查询ADG812供应商

# **ANALOG DEVICES**

捷多邦,专业PCB打样工厂,24小时加急出货

# < 0.5 $\Omega$ CMOS 1.65 V to 3.6 V Quad SPST Switches

# ADG811/ADG812/ADG813

#### FEATURES

0.5 Ω typ on resistance 0.8 Ω max on resistance at 125°C 1.65 V to 3.6 V operation Automotive temperature range: -40°C to +125°C High current carrying capability: 300 mA continuous Rail-to-rail switching operation Fast switching times: <25 ns Typical power consumption < 0.1 μW

#### **APPLICATIONS**

Cellular phones MP3 players Power routing Battery-powered systems PCMCIA cards Modems Audio and video signal routing Communications systems



The ADG811, ADG812, and ADG813 are low voltage CMOS devices containing four independently selectable switches. These switches offer ultralow on resistance of less than 0.8  $\Omega$  over the full temperature range. The digital inputs can handle 1.8 V logic with a 2.7 V to 3.6 V supply.

These devices contain four independent single-pole/singlethrow (SPST) switches. The ADG811 and ADG812 differ only in that the digital control logic is inverted. The ADG811 switches are turned on with a logic low on the appropriate control input, while a logic high is required to turn on the switches of the ADG812. The ADG813 contains two switches whose digital control logic is similar to the ADG811, while the logic is inverted on the other two switches.

Each switch conducts equally well in both directions when on and has an input signal range that extends to the supplies. The ADG813 exhibits break-before-make switching action.

The ADG811, ADG812, and ADG813 are fully specified for 3.3 V, 2.5 V, and 1.8 V supply operation. They are available in a 16-lead TSSOP package.



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and

#### FUNCTIONAL BLOCK DIAGRAMS



Figure 1.

#### **PRODUCT HIGHLIGHTS**

- 1. <0.8  $\Omega$  over full temperature range of -40°C to +125°C.
- 2. Single 1.65 V to 3.6 V operation.
- 3. Operational with 1.8 V CMOS logic.
- 4. High current handling capability (300 mA continuous current at 3.3 V).
- 5. Low THD+N (0.02% typ).

### **TABLE OF CONTENTS**

| ADG811/ADG812/ADG813—Specifications          |
|----------------------------------------------|
| Absolute Maximum Ratings                     |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions7 |

| Typical Performance Characteristics | 8  |
|-------------------------------------|----|
| Test Circuits                       | 11 |
| Outline Dimensions                  | 13 |
| Ordering Guide                      | 13 |

#### **REVISION HISTORY**

#### 5/04—Data Sheet Changed from Rev. 0 to Rev. A

| Updated Format          | .Universal |
|-------------------------|------------|
| Updated Package Choices | .Universal |

11/03—Revision 0: Initial Version

### ADG811/ADG812/ADG813—SPECIFICATIONS

Table 1.  $V_{DD} = 2.7$  V to 3.6 V, GND = 0 V, unless otherwise noted<sup>1</sup>

| Parameter                                               | +25°C | –40°C to +85°C | -40°C to +125°C   | Unit    | <b>Test Conditions/Comments</b>                                                                                                     |
|---------------------------------------------------------|-------|----------------|-------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                           |       |                |                   |         |                                                                                                                                     |
| Analog Signal Range                                     |       |                | $0 V$ to $V_{DD}$ | V       |                                                                                                                                     |
| On Resistance (R <sub>ON</sub> )                        | 0.5   |                |                   | Ω typ   | $V_{DD} = 2.7 \text{ V}, \text{ V}_{\text{S}} = 0 \text{ V} \text{ to } \text{V}_{\text{DD}}, \text{ I}_{\text{S}} = 10 \text{ mA}$ |
|                                                         | 0.65  | 0.75           | 0.8               | Ωmax    | Figure 18                                                                                                                           |
| On Resistance Match between                             | 0.04  |                |                   | Ωtyp    | $V_{DD} = 2.7 \text{ V}, \text{ V}_{\text{S}} = 0.5 \text{ V}, \text{ I}_{\text{S}} = 10 \text{ mA}$                                |
| Channels (ΔR <sub>ON</sub> )                            |       | 0.075          | 0.08              | Ωmax    |                                                                                                                                     |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.1   |                |                   | Ωtyp    | $V_{DD} = 2.7 \text{ V}, \text{ V}_{\text{S}} = 0 \text{ V} \text{ to } \text{V}_{\text{DD}}, \text{ I}_{\text{S}} = 10 \text{ mA}$ |
|                                                         |       | 0.15           | 0.16              | Ωmax    |                                                                                                                                     |
| LEAKAGE CURRENTS                                        |       |                |                   |         | $V_{DD} = 3.6 V$                                                                                                                    |
| Source Off Leakage Is (OFF)                             | ±0.2  |                |                   | nA typ  | $V_{\rm S} = 0.6 \text{ V}/3.3 \text{ V}, V_{\rm D} = 3.3 \text{ V}/0.6 \text{ V};$                                                 |
|                                                         | ±1    | ±8             | ±80               | nA max  | Figure 19                                                                                                                           |
| Drain Off Leakage I <sub>D</sub> (OFF)                  | ±0.2  |                |                   | nA typ  | $V_{\rm S} = 0.6 \text{ V}/3.3 \text{ V}, V_{\rm D} = 3.3 \text{ V}/0.6 \text{ V};$                                                 |
| 2                                                       | ±1    | ±8             | ±80               | nA max  | Figure 19                                                                                                                           |
| Channel On Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.2  |                |                   | nA typ  | $V_{\rm S} = V_{\rm D} = 0.6$ V or 3.3 V; Figure 20                                                                                 |
| <b>2</b> · · · ·                                        | ±1    | ±15            | ±90               | nA max  |                                                                                                                                     |
| DIGITAL INPUTS                                          |       |                |                   |         |                                                                                                                                     |
| Input High Voltage, V <sub>INH</sub>                    |       |                | 2                 | V min   |                                                                                                                                     |
| Input Low Voltage, VINL                                 |       |                | 0.8               | V max   |                                                                                                                                     |
|                                                         | 0.005 |                |                   | µA typ  | $V_{IN} = V_{INL} \text{ or } V_{INH}$                                                                                              |
| •                                                       |       |                | ±0.1              | µA max  |                                                                                                                                     |
| C <sub>IN</sub> , Digital Input Capacitance             | 6     |                |                   | pF typ  |                                                                                                                                     |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |       |                |                   |         |                                                                                                                                     |
| ton                                                     | 21    |                |                   | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                      |
|                                                         | 25    | 26             | 28                | ns max  | Vs = 1.5 V/0 V; Figure 21                                                                                                           |
| toff                                                    | 4     |                |                   | ns typ  | $R_L = 50 \Omega$ , $C_L = 35 pF$                                                                                                   |
|                                                         | 5     | 6              | 7                 | ns max  | V <sub>s</sub> = 1.5 V; Figure 21                                                                                                   |
| Break-Before-Make Time Delay (t <sub>BBM</sub> )        | 17    |                |                   | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                      |
| (ADG813 only)                                           |       |                | 5                 | ns min  | $V_{s1} = V_{s2} = 1.5 V$ ; Figure 22                                                                                               |
| Charge Injection                                        | 30    |                |                   | pC typ  | $V_s = 1.5 V, R_s = 0 \Omega, C_L = 1 nF;$                                                                                          |
|                                                         |       |                |                   | F - 7F  | Figure 23                                                                                                                           |
| Off Isolation                                           | -67   |                |                   | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;                                                                                  |
|                                                         |       |                |                   |         | Figure 24                                                                                                                           |
| Channel-to-Channel Crosstalk                            | -90   |                |                   | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;<br>Figure 26                                                                     |
| Total Harmonic Distortion (THD + N)                     | 0.02  |                |                   | %       | $R_L = 32 \Omega$ , f = 20 Hz to 20 kHz,<br>V <sub>s</sub> = 2 V p-p                                                                |
| Insertion Loss                                          | -0.05 |                |                   | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 \text{ kHz}$                                                                            |
| –3 dB Bandwidth                                         | 90    |                |                   | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Figure 25                                                                                        |
| C <sub>s</sub> (OFF)                                    | 30    |                |                   | pF typ  |                                                                                                                                     |
| $C_{D}$ (OFF)                                           | 35    |                |                   | pF typ  |                                                                                                                                     |
| C <sub>D</sub> , C <sub>s</sub> (ON)                    | 60    |                |                   | pF typ  |                                                                                                                                     |
| POWER REQUIREMENTS                                      |       |                |                   | P. 9P   | V <sub>DD</sub> = 3.6 V                                                                                                             |
|                                                         | 0.003 |                |                   | μA typ  | Digital inputs = $0 \text{ V}$ or $3.6 \text{ V}$                                                                                   |
| עטי                                                     | 0.005 | 1.0            | 4                 | μA max  |                                                                                                                                     |
|                                                         |       | 1.0            | т                 |         |                                                                                                                                     |

<sup>1</sup>Temperature range for the Y version is –40°C to +125°C. <sup>2</sup>Guaranteed by design, not subject to production test.

| Parameter                                           | +25°C | –40°C to +85°C | -40°C to +125°C        | Unit    | <b>Test Conditions/Comments</b>                                                                                               |
|-----------------------------------------------------|-------|----------------|------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                       |       |                |                        |         |                                                                                                                               |
| Analog Signal Range                                 |       |                | 0 V to V <sub>DD</sub> | V       |                                                                                                                               |
| On Resistance (R <sub>ON</sub> )                    | 0.65  |                |                        | Ωtyp    | $V_{DD} = 2.3 V$ , $V_{S} = 0 V$ to $V_{DD}$ , $I_{S} = 10 mA$                                                                |
|                                                     | 0.72  | 0.8            | 0.88                   | Ωmax    | Figure 18                                                                                                                     |
| On Resistance Match between                         | 0.04  |                |                        | Ωtyp    | $V_{DD} = 2.3 \text{ V}; \text{ V}_{\text{S}} = 0.55 \text{ V}, \text{ I}_{\text{S}} = 10 \text{ mA}$                         |
| Channels ( $\Delta R_{ON}$ )                        |       | 0.08           | 0.085                  | Ωmax    |                                                                                                                               |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )     | 0.16  |                |                        | Ωtyp    | $V_{DD} = 2.3 \text{ V}; \text{ V}_{\text{S}} = 0 \text{ V} \text{ to } \text{ V}_{DD}, \text{ I}_{\text{S}} = 10 \text{ mA}$ |
|                                                     |       | 0.23           | 0.24                   | Ωmax    |                                                                                                                               |
| LEAKAGE CURRENTS                                    |       |                |                        |         | $V_{DD} = 2.7 V$                                                                                                              |
| Source Off Leakage Is (OFF)                         | ±0.2  |                |                        | nA typ  | $V_{\rm S} = 0.6 \text{ V}/2.4 \text{ V}, V_{\rm D} = 2.4 \text{ V}/0.6 \text{ V};$                                           |
|                                                     | ±1    | ±6             | ±35                    | nA max  | Figure 19                                                                                                                     |
| Drain Off Leakage I <sub>D</sub> (OFF)              | ±0.2  |                |                        | nA typ  | $V_{\rm S} = 0.6 \text{ V}/2.4 \text{ V}, V_{\rm D} = 2.4 \text{ V}/0.6 \text{ V};$                                           |
|                                                     | ±1    | ±6             | ±35                    | nA max  | Figure 19                                                                                                                     |
| Channel On Leakage I <sub>D</sub> , Is (ON)         | ±0.2  |                |                        | nA typ  | $V_{\rm S} = V_{\rm D} = 0.6$ V or 2.4 V; Figure 20                                                                           |
|                                                     | ±1    | ±11            | ±70                    | nA max  | _                                                                                                                             |
| DIGITAL INPUTS                                      |       |                |                        |         |                                                                                                                               |
| Input High Voltage, V <sub>INH</sub>                |       |                | 1.7                    | V min   |                                                                                                                               |
| Input Low Voltage, VINL                             |       |                | 0.7                    | V max   |                                                                                                                               |
| Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 |                |                        | μA typ  | $V_{IN} = V_{INL} \text{ or } V_{INH}$                                                                                        |
| -                                                   |       |                | ±0.1                   | µA max  |                                                                                                                               |
| C <sub>IN</sub> , Digital Input Capacitance         | 6     |                |                        | pF typ  |                                                                                                                               |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                |       |                |                        |         |                                                                                                                               |
| t <sub>on</sub>                                     | 22    |                |                        | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                |
|                                                     | 27    | 29             | 30                     | ns max  | V <sub>s</sub> = 1.5 V/ 0 V; Figure 21                                                                                        |
| t <sub>OFF</sub>                                    | 4     |                |                        | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                |
|                                                     | 6     | 7              | 8                      | ns max  | Vs = 1.5 V; Figure 21                                                                                                         |
| Break-Before-Make Time Delay (t <sub>BBM</sub> )    | 18    |                |                        | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                |
| (ADG813 only)                                       |       |                | 5                      | ns min  | $V_{S1} = V_{S2} = 1.5 V$ ; Figure 22                                                                                         |
| Charge Injection                                    | 25    |                |                        | pC typ  | $V_s = 1.25 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ;<br>Figure 23                                                               |
| Off Isolation                                       | -67   |                |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;<br>Figure 24                                                               |
| Channel-to-Channel Crosstalk                        | -90   |                |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;<br>Figure 26                                                               |
| Total Harmonic Distortion (THD + N)                 | 0.022 |                |                        | %       | $R_L = 32 \Omega$ , f = 20 Hz to 20 kHz,<br>V <sub>s</sub> = 1.5 V p-p                                                        |
| Insertion Loss                                      | -0.06 |                |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$                                                                              |
| –3 dB Bandwidth                                     | 90    |                |                        | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Figure 25                                                                                  |
| C <sub>s</sub> (OFF)                                | 32    |                |                        | pF typ  |                                                                                                                               |
| C <sub>D</sub> (OFF)                                | 37    |                |                        | pF typ  |                                                                                                                               |
| C <sub>D</sub> , C <sub>s</sub> (ON)                | 60    |                |                        | pF typ  |                                                                                                                               |
| POWER REQUIREMENTS                                  |       |                |                        |         | $V_{DD} = 2.7 V$                                                                                                              |
| IDD                                                 | 0.003 |                |                        | μA typ  | Digital inputs = 0 V or 2.7 V                                                                                                 |
|                                                     |       | 1.0            | 4                      | µA max  |                                                                                                                               |

#### Table 2. $V_{DD} = 2.5 \text{ V} \pm 0.2 \text{ V}$ , GND = 0 V, unless otherwise noted<sup>1</sup>

 $<sup>^1</sup>$  Temperature range for the Y version is –40°C to +125°C.  $^2$  Guaranteed by design, not subject to production test.

| Parameter                                                | +25°C | –40°C to +85°C | –40°C to +125°C        | Unit    | <b>Test Conditions/Comments</b>                                                                                             |
|----------------------------------------------------------|-------|----------------|------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                            |       |                |                        |         |                                                                                                                             |
| Analog Signal Range                                      |       |                | 0 V to V <sub>DD</sub> | V       |                                                                                                                             |
| On Resistance (R <sub>ON</sub> )                         | 1     |                |                        | Ωtyp    | $V_{DD} = 1.8 V$ , $V_{S} = 0 V$ to $V_{DD}$ , $I_{S} = 10 mA$ ;                                                            |
|                                                          | 1.4   | 2.2            | 2.2                    | Ωmax    | Figure 18                                                                                                                   |
|                                                          | 2.5   | 4              | 4                      | Ωmax    | $V_{DD} = 1.65 \text{ V}, \text{V}_{\text{S}} = 0 \text{ V} \text{ to } \text{V}_{DD}, \text{I}_{\text{S}} = 10 \text{ mA}$ |
| On Resistance Match between Channels ( $\Delta R_{ON}$ ) | 0.1   |                |                        | Ωtyp    | $V_{DD} = 1.65 \text{ V}, \text{ V}_{\text{S}} = 0.7 \text{ V}, \text{ I}_{\text{S}} = 10 \text{ mA}$                       |
| LEAKAGE CURRENTS                                         |       |                |                        |         | $V_{DD} = 1.95 V$                                                                                                           |
| Source Off Leakage Is (OFF)                              | ±0.2  |                |                        | nA typ  | $V_{s} = 0.6 \text{ V}/1.65 \text{ V}, V_{D} = 1.65 \text{ V}/0.6 \text{ V};$                                               |
|                                                          | ±1    | ±5             | ±30                    | nA max  | Figure 19                                                                                                                   |
| Drain Off Leakage I <sub>D</sub> (OFF)                   | ±0.2  |                |                        | nA typ  | $V_{s} = 0.6 \text{ V}/1.65 \text{ V}, V_{D} = 1.65 \text{ V}/0.6 \text{ V};$                                               |
|                                                          | ±1    | ±5             | ±30                    | nA max  | Figure 19                                                                                                                   |
| Channel On Leakage I <sub>D</sub> , I <sub>S</sub> (ON)  | ±0.2  |                |                        | nA typ  | $V_{s} = V_{D} = 0.6 V \text{ or } 1.65 V;$ Figure 20                                                                       |
| -                                                        | ±1    | ±9             | ±60                    | nA max  |                                                                                                                             |
| DIGITAL INPUTS                                           |       |                |                        |         |                                                                                                                             |
| Input High Voltage, VINH                                 |       |                | 0.65V <sub>DD</sub>    | V min   |                                                                                                                             |
| Input Low Voltage, VINL                                  |       |                | 0.35V <sub>DD</sub>    | V max   |                                                                                                                             |
| Input Current, IINL or IINH                              | 0.005 |                |                        | μA typ  | $V_{IN} = V_{INL} \text{ or } V_{INH}$                                                                                      |
|                                                          |       |                | ±0.1                   | µA max  |                                                                                                                             |
| CIN, Digital Input Capacitance                           | 6     |                |                        | pF typ  |                                                                                                                             |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |       |                |                        |         |                                                                                                                             |
| t <sub>on</sub>                                          | 27    |                |                        | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                                                                                              |
|                                                          | 35    | 36             | 37                     | ns max  | Vs = 1.5 V/ 0 V; Figure 21                                                                                                  |
| toff                                                     | 6     |                |                        | ns typ  | $R_L = 50 \Omega$ , $C_L = 35 pF$                                                                                           |
|                                                          | 8     | 9              | 10                     | ns max  | V <sub>s</sub> = 1.5 V; Figure 21                                                                                           |
| Break-Before-Make Time Delay (t <sub>BBM</sub> )         | 20    |                |                        | ns typ  | $R_L = 50 \Omega$ , $C_L = 35 pF$                                                                                           |
| (ADG813 only)                                            |       |                | 5                      | ns min  | $V_{s1} = V_{s2} = 1 V$ ; Figure 22                                                                                         |
| Charge Injection                                         | 15    |                |                        | pC typ  | $V_s = 1 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ;<br>Figure 23                                                                |
| Off Isolation                                            | -67   |                |                        | dB typ  | R∟ = 50 Ω, C∟ = 5 pF, f = 100 kHz;<br>Figure 24                                                                             |
| Channel-to-Channel Crosstalk                             | -90   |                |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$ ;<br>Figure 26                                                             |
| Total Harmonic Distortion (THD + N)                      | 0.14  |                |                        | %       | $R_L$ = 32 Ω, f = 20 Hz to 20 kHz,<br>V <sub>s</sub> = 1.2 V p-p                                                            |
| Insertion Loss                                           | -0.08 |                |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 100 kHz$                                                                            |
| –3 dB Bandwidth                                          | 90    |                |                        | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Figure 25                                                                                |
| Cs (OFF)                                                 | 32    |                |                        | pF typ  | _                                                                                                                           |
| C <sub>D</sub> (OFF)                                     | 38    |                |                        | pF typ  |                                                                                                                             |
| C <sub>D</sub> , C <sub>s</sub> (ON)                     | 60    |                |                        | pF typ  |                                                                                                                             |
| POWER REQUIREMENTS                                       |       |                |                        |         | V <sub>DD</sub> = 1.95 V                                                                                                    |
| IDD                                                      | 0.003 |                |                        | μA typ  | Digital inputs = 0 V or 1.95 V                                                                                              |
|                                                          |       | 1.0            | 4                      | µA max  |                                                                                                                             |

#### Table 3. $V_{DD} = 1.65$ V to 1.95 V. GND = 0 V. unless otherwise noted<sup>1</sup>

<sup>1</sup>Temperature range for the Y version is –40°C to +125°C. <sup>2</sup>Guaranteed by design, not subject to production test.

### **ABSOLUTE MAXIMUM RATINGS**

#### Table 4. $T_A = 25^{\circ}$ C, unless otherwise noted

| Parameter                                             | Rating                                                   |
|-------------------------------------------------------|----------------------------------------------------------|
| V <sub>DD</sub> to GND                                | –0.3 V to +4.6 V                                         |
| Analog Inputs <sup>1</sup>                            | -0.3 V to V <sub>DD</sub> + 0.3 V                        |
| Digital Inputs <sup>1</sup>                           | GND – 0.3 V to 4.6 V or 10 mA,<br>whichever occurs first |
| Peak Current, S or D                                  | (Pulsed at 1 ms,<br>10% Duty Cycle Max)                  |
| 3.3 V Operation                                       | 500 mA                                                   |
| 2.5 V Operation                                       | 460 mA                                                   |
| 1.8 V Operation                                       | 420 mA                                                   |
| Continuous Current, S or D                            |                                                          |
| 3.3 V Operation                                       | 300 mA                                                   |
| 2.5 V Operation                                       | 275 mA                                                   |
| 1.8 V Operation                                       | 250 mA                                                   |
| Operating Temperature Range<br>Automotive (Y Version) | –40°C to +125°C                                          |
| Storage Temperature Range                             | –65°C to +150°C                                          |
| Junction Temperature                                  | 150°C                                                    |
| TSSOP Package                                         |                                                          |
| $\theta_{JA}$ Thermal Impedance                       | 150°C/W                                                  |
| θ <sub>JC</sub> Thermal Impedance                     | 27°C/W                                                   |
| IR Reflow, Peak Temperature<br><20 sec                | 235°C                                                    |

#### Table 5. ADG811/ADG812 Truth Table

| ADG811 IN | ADG812 IN | Switch Condition |
|-----------|-----------|------------------|
| 0         | 1         | On               |
| 1         | 0         | Off              |

#### Table 6. ADG813 Truth Table

| Logic | Switch 1, Switch 4 | Switch 2, Switch 3 |
|-------|--------------------|--------------------|
| 0     | Off                | On                 |
| 1     | On                 | Off                |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



<sup>&</sup>lt;sup>1</sup> Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 2.

#### Table 7. Terminology

| Term                                 | Definition                                                                                                                                       |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub>                      | Most positive power supply potential.                                                                                                            |
| I <sub>DD</sub>                      | Positive supply current.                                                                                                                         |
| GND                                  | Ground (0 V) reference.                                                                                                                          |
| S                                    | Source terminal. May be an input or output.                                                                                                      |
| D                                    | Drain terminal. May be an input or output.                                                                                                       |
| IN                                   | Logic control input.                                                                                                                             |
| V <sub>D</sub> , V <sub>S</sub>      | Analog voltage on Terminals D, S.                                                                                                                |
| R <sub>ON</sub>                      | Ohmic resistance between D and S.                                                                                                                |
| RFLAT (ON)                           | Flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog signal range. |
| $\Delta R_{ON}$                      | On resistance match between any two channels, i.e., $R_{ON}$ max – $R_{ON}$ min.                                                                 |
| Is (OFF)                             | Source leakage current with the switch off.                                                                                                      |
| I <sub>D</sub> (OFF)                 | Drain leakage current with the switch off.                                                                                                       |
| I <sub>D</sub> , Is (ON)             | Channel leakage current with the switch on.                                                                                                      |
| V <sub>INL</sub>                     | Maximum input voltage for Logic 0.                                                                                                               |
| VINH                                 | Minimum input voltage for Logic 1.                                                                                                               |
| I <sub>INL</sub> (I <sub>INH</sub> ) | Input current of the digital input.                                                                                                              |
| Cs (OFF)                             | Off switch source capacitance. Measured with reference to ground.                                                                                |
| C <sub>D</sub> (OFF)                 | Off switch drain capacitance. Measured with reference to ground.                                                                                 |
| C <sub>D</sub> , C <sub>s</sub> (ON) | On switch capacitance. Measured with reference to ground.                                                                                        |
| CIN                                  | Digital input capacitance.                                                                                                                       |
| ton                                  | Delay time between the 50% and the 90% points of the digital input and switch on condition.                                                      |
| toff                                 | Delay time between the 50% and the 90% points of the digital input and switch off condition.                                                     |
| t <sub>BBM</sub>                     | On or off time measured between the 80% points of both switches, when switching from one to another.                                             |
| Charge Injection                     | A measure of the glitch impulse transferred from the digital input to the analog output during on-to-off switching.                              |
| Off Isolation                        | A measure of unwanted signal coupling through an off switch.                                                                                     |
| Crosstalk                            | A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.                           |
| –3 dB Bandwidth                      | The frequency at which the output is attenuated by 3 dB.                                                                                         |
| On Response                          | The frequency response of the on switch.                                                                                                         |
| Insertion Loss                       | The loss due to the on resistance of the switch.                                                                                                 |
| THD + N                              | The ratio of the harmonic amplitudes plus noise of a signal to the fundamental.                                                                  |



### **TYPICAL PERFORMANCE CHARACTERISTICS**



04306-A-003



Figure 4. On Resistance vs.  $V_D$  (V<sub>s</sub>),  $V_{DD}$  = 2.5 V ± 0.2 V



Figure 5. On Resistance vs.  $V_D$  ( $V_S$ ),  $V_{DD} = 1.8 V \pm 0.15 V$ 



Figure 6. On Resistance vs.  $V_D$  (V<sub>S</sub>) for Different Temperatures,  $V_{DD} = 3.3 V$ 



Figure 7. On Resistance vs.  $V_D$  (V<sub>s</sub>) for Different Temperatures,  $V_{DD} = 2.5 V$ 



Figure 8. On Resistance vs.  $V_D$  (V<sub>s</sub>) for Different Temperatures,  $V_{DD} = 1.8$  V



Figure 9. Leakage Currents vs. Temperature,  $V_{DD} = 3.3 V$ 



Figure 10. Leakage Currents vs. Temperature,  $V_{DD} = 2.5 V$ 



Figure 11. Leakage Currents vs. Temperature,  $V_{DD} = 1.8 V$ 

Day Al Daga O of 16



Figure 12. Charge Injection vs. Source Voltage



Figure 13. ton/toff Times vs. Temperature

04306-A-013

04306-A-014





Figure 16. Off Isolation vs. Frequency



Figure 17. Total Harmonic Distortion

### **TEST CIRCUITS**







Figure 18. On Resistance







Figure 21. Switching Times



Figure 22. Break-Before-Make Time Delay, t<sub>BBM</sub> (ADG813)



Figure 23. Charge Injection



Figure 24. Off Isolation







Figure 26. Channel-to-Channel Crosstalk

### **OUTLINE DIMENSIONS**



Figure 27. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model           | Temperature Range | Package Description               | Package Option |
|-----------------|-------------------|-----------------------------------|----------------|
| ADG811YRU       | -40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG811YRU-REEL  | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG811YRU-REEL7 | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| AADG812YRU      | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG812YRU-REEL  | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG812YRU-REEL7 | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG813YRU       | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG813YRU-REEL  | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |
| ADG813YRU-REEL7 | –40°C to +125°C   | Thin Shrink Small Outline (TSSOP) | RU-16          |

### NOTES

NOTES

### NOTES

© 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C04306–0–5/04(A)



www.analog.com

Pov A | Page 16 of 16

中发网 WWW.ZFA.CN

全球最大的PDF中文下载站

中发网 www.zfa.c



## PDF 资料下载尽在中发网