## Low Cost，General－Purpose High Speed JFET Amplifier

## ANALOG DEVICES <br> D

## FEATURES

High speed
41 MHz，－3 dB bandwidth
$125 \mathrm{~V} / \mu \mathrm{s}$ slew rate
80 ns settling time
Input bias current of $\mathbf{2 0} \mathrm{pA}$ and noise current of $10 \mathrm{fA} / \sqrt{ } \mathrm{Hz}$ Input voltage noise of $\mathbf{1 2 n V / \sqrt { H z }}$
Fully specified power supplies：$\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$
Low distortion：－76 dB at 1 MHz
High output drive capability
Drives unlimited capacitance load
50 mA min output current
No phase reversal when input is at rail
Available in 8－lead SOIC

## APPLICATIONS

## CCDs

Low distortion filters
Mixed gain stages
Audio amplifiers
Photo detector interfaces
ADC input buffers
DAC output buffers

## GENERAL DESCRIPTION

The AD825 is a superbly optimized operational amplifier for high speed，low cost，and dc parameters，making it ideally suited for a broad range of signal conditioning and data acquisition applications．The ac performance，gain，bandwidth，slew rate， and drive capability are all very stable over temperature．The AD825 also maintains stable gain under varying load conditions．

The unique input stage has ultralow input bias current and input current noise．Signals that go to either rail on this high performance input do not cause phase reversals at the output． These features make the AD825 a good choice as a buffer for MUX outputs，creating minimal offset and gain errors．

The AD825 is fully specified for operation with dual $\pm 5 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ supplies．This power supply flexibility，and the low supply current of 6.5 mA with excellent ac characteristics under all supply conditions，makes the AD825 well－suited for many demanding applications．


Figure 3．Performance with Rail－to－Rail Input Signals

## TABLE OF CONTENTS

Specifications ..... 3
Absolute Maximum Ratings ..... 5
Pin Configurations .....  5
ESD Caution .....  .5
Typical Performance Characteristics ..... 6
Driving Capacitive Loads ..... 10
Theory of Operation ..... 10
Input Consideration ..... 10
Grounding and Bypassing ..... 10
Second-Order Low-Pass Filter ..... 11
Outline Dimensions ..... 12
Ordering Guide ..... 12

## REVISION HISTORY

10/04-Data Sheet Changed from Rev. E to Rev. F
Changes to Figure 1 .....  1
Changes to Figure 4 ..... 5
Changes to Figure 21 ..... 8
3/04-Data Sheet Changed from Rev. D to Rev. E Changes to Specifications ..... 3
Addition of 16-Lead SOIC Pin Configuration ..... 5
Changes to Figure 27. ..... 9
Updated Outline Dimensions ..... 12
Updated Ordering Guide ..... 12
2/01-Data Sheet Changed from Rev. C to Rev. D
Addition of 16-lead SOIC package (R-16)
Connection Diagram .....  4
Addition to Absolute Maximum Ratings .....  4
Addition to Ordering Guide (R-16) ..... 4
Addition of 16-lead SOIC package (R-16)
Outline Dimensions11

## SPECIFICATIONS

All limits are determined to be at least four standard deviations away from mean value. At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$, unless otherwise noted.
Table 1.

| Parameter | Conditions | Vs | AD825A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| Unity Gain Bandwidth |  | $\pm 15 \mathrm{~V}$ | 23 | 26 |  | MHz |
| Bandwidth for 0.1 dB Flatness | Gain $=+1$ | $\pm 15 \mathrm{~V}$ | 18 | 21 |  | MHz |
| -3 dB Bandwidth | Gain $=+1$ | $\pm 15 \mathrm{~V}$ | 44 | 46 |  | MHz |
| Slew Rate | $\mathrm{R}_{\text {LOAD }}=1 \mathrm{k} \Omega, \mathrm{G}=+1$ | $\pm 15 \mathrm{~V}$ | 125 | 140 |  | V/ $/ \mathrm{s}$ |
| Settling Time to 0.1\% | 0 V to 10 V Step, $\mathrm{A}_{\mathrm{v}}=-1$ | $\pm 15 \mathrm{~V}$ |  | 150 | 180 |  |
| to $0.1 \%$ | 0 V to 10 V Step, $\mathrm{A}_{\mathrm{v}}=-1$ | $\pm 15 \mathrm{~V}$ |  | 180 | 220 |  |
| Total Harmonic Distortion | $\mathrm{F}_{\mathrm{C}}=1 \mathrm{MHz}, \mathrm{G}=-1$ | $\pm 15 \mathrm{~V}$ |  | -77 |  | dB |
| Differential Gain Error | NTSC | $\pm 15 \mathrm{~V}$ |  | 1.3 |  |  |
| (RLOAD $=150 \Omega$ ) | Gain $=+2$ |  |  |  |  |  |
| Differential Phase Error | NTSC | $\pm 15 \mathrm{~V}$ |  | 2.1 |  | Degrees |
| $\left(\mathrm{R}_{\text {LOAD }}=150 \Omega\right.$ ) | Gain $=+2$ |  |  |  |  |  |
| INPUT OFFSET VOLTAGE |  | $\pm 15 \mathrm{~V}$ |  | 1 | 2 | mV |
|  | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ |  |  |  | 5 | mV |
| Offset Drift |  |  |  | 10 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| INPUT BIAS CURRENT |  | $\pm 15 \mathrm{~V}$ |  | 15 | 40 | pA |
|  | $\mathrm{T}_{\text {MIN }}$ |  | 5 |  |  | pA |
|  | $\mathrm{T}_{\text {MAX }}$ |  |  |  | 700 | pA |
| INPUT OFFSET CURRENT |  | $\pm 15 \mathrm{~V}$ |  | 20 | 30 | pA |
|  | $\mathrm{T}_{\text {min }}$ |  | 5 |  |  | PA |
|  | $\mathrm{T}_{\text {Max }}$ |  |  |  | 440 | pA |
| OPEN-LOOP GAIN | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ |  |  |  |  |
|  | $\mathrm{R}_{\text {LOAD }}=1 \mathrm{k} \Omega$ |  | 70 | 76 |  | dB |
|  | $\mathrm{V}_{\text {Out }}= \pm 7.5 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ |  |  |  |  |
|  | $\mathrm{R}_{\text {LOAD }}=1 \mathrm{k} \Omega$ |  | 70 | 76 |  | dB |
|  | $\mathrm{V}_{\text {OUT }}= \pm 7.5 \mathrm{~V}$ | $\pm 15 \mathrm{~V}$ |  |  |  |  |
|  | RLOAD $=150 \mathrm{k} \Omega$ ( 50 mA Output) |  | 68 | 74 |  | dB |
| COMMON-MODE REJECTION | $\mathrm{V}_{\text {CM }}= \pm 10$ | $\pm 15 \mathrm{~V}$ | 71 | 80 |  | dB |
| INPUT VOLTAGE NOISE | $\mathrm{f}=10 \mathrm{kHz}$ | $\pm 15 \mathrm{~V}$ |  | 12 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| INPUT CURRENT NOISE | $\mathrm{f}=10 \mathrm{kHz}$ | $\pm 15 \mathrm{~V}$ |  | 10 |  | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ |
| INPUT COMMON-MODE VOLTAGE RANGE |  | $\pm 15 \mathrm{~V}$ |  | $\pm 13.5$ |  | V |
| OUTPUT VOLTAGE SWING | RLOAD $=1 \mathrm{k} \Omega$ | $\pm 15 \mathrm{~V}$ | 13 | $\pm 13.3$ |  | V |
|  | $\mathrm{R}_{\text {LOAD }}=500 \Omega$ | $\pm 15 \mathrm{~V}$ | 12.9 | $\pm 13.2$ |  | V |
| Output Current |  | $\pm 15 \mathrm{~V}$ | 50 |  |  | mA |
| Short-Circuit Current |  |  |  | 100 |  |  |
| INPUT RESISTANCE |  |  |  | $5 \times 10^{11}$ |  | $\Omega$ |
|  |  |  |  | 6 |  | pF |
| OUTPUT RESISTANCE | Open Loop |  |  | 8 |  | $\Omega$ |
| POWER SUPPLYQuiescent Current |  |  |  |  |  |  |
|  |  | $\pm 15 \mathrm{~V}$ |  | 6.5 | 7.2 | mA |
|  | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\pm 15 \mathrm{~V}$ |  |  |  | mA |

## AD825

All limits are determined to be at least four standard deviations away from mean value. At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ unless otherwise noted.
Table 2.


## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Internal Power Dissipation ${ }^{1}$ |  |
| $\quad$ Small Outline (R) | See Figure 6 |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{S}}$ |
| Output Short-Circuit Duration | See Figure 6 |
| Storage Temperature Range (R, R-16) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature Range | $300^{\circ} \mathrm{C}$ |
| (Soldering 10 sec) |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{1}$ Specification is for device in free air: 8 -lead SOIC package: $\theta_{\mathrm{JA}}=155^{\circ} \mathrm{C} / \mathrm{W}$ 16-lead SOIC package: $\theta_{\mathrm{JA}}=85^{\circ} \mathrm{C} / \mathrm{W}$

## PIN CONFIGURATIONS



Figure 5. 16-Lead SOIC


Figure 6. Maximum Power Dissipation vs. Temperature

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 7. Output Voltage Swing vs. Supply Voltage


Figure 8. Output Voltage Swing vs. Load Resistance


Figure 9. Quiescent Supply Current vs. Supply Voltage for Various Temperatures


Figure 10. Closed-Loop Output Impedance vs. Frequency


Figure 11. Unity Gain Bandwidth and Phase Margin vs. Temperature


Figure 12. Open-Loop Gain and Phase Margin vs. Frequency


Figure 13. Open-Loop Gain vs. Load Resistance


Figure 14. Power Supply Rejection vs. Frequency


Figure 15. Common-Mode Rejection vs. Frequency


Figure 16. Large Signal Frequency Response; $G=+2$


Figure 17. Output Swing and Error vs. Settling Time


Figure 18. Harmonic Distortion vs. Frequency

## AD825



Figure 19. Slew Rate vs. Temperature


Figure 20. Closed-Loop Gain vs. Frequency, Gain $=+1$


Figure 21. Closed-Loop Gain vs. Frequency, Gain = - 1


Figure 22. Noninverting Amplifier Connection

Figure 23. Noninverting Large Signal Pulse Response, $R_{L}=1 \mathrm{k} \Omega$


Figure 24. Noninverting Small Signal Pulse Response, $R_{L}=1 \mathrm{k} \Omega$


Figure 25. Noninverting Large Signal Pulse Response, $R_{L}=150 \Omega$


Figure 26. Noninverting Small Signal Pulse Response, $R_{L}=150 \Omega$

Figure 27. Inverting Amplifier Connection



Figure 28. Inverting Large Signal Pulse Response, $R_{L}=1 \mathrm{k} \Omega$


Figure 29. Inverting Small Signal Pulse Response, $R_{L}=1 \mathrm{k} \Omega$

## DRIVING CAPACITIVE LOADS

The internal compensation of the AD825, together with its high output current drive, permits excellent large signal performance while driving extremely high capacitive loads.


Figure 30. Inverting Amplifier Driving a Capacitive Load


Figure 31. Inverting Amplifier Pulse Response While Driving a 400 pF Capacitive Load

## THEORY OF OPERATION

The AD825 is a low cost, wideband, high performance FET input operational amplifier. With its unique input stage design, the AD825 ensures no phase reversal, even for inputs that exceed the power supply voltages, and its output stage is designed to drive heavy capacitive or resistive loads with small changes relative to no load conditions.

The AD825 (Figure 32) consists of common-drain, commonbase FET input stage driving a cascoded, common-base matched NPN gain stage. The output buffer stage uses emitter followers in a Class AB amplifier that can deliver large current to the load while maintaining low levels of distortion.


Figure 32. Simplified Schematic
The capacitor, $\mathrm{C}_{\mathrm{F}}$, in the output stage, enables the AD825 to drive heavy capacitive loads. For light loads, the gain of the output buffer is close to unity, $\mathrm{C}_{\mathrm{F}}$ is bootstrapped, and not much happens. As the capacitive load is increased, the gain of the output buffer is decreased and the bandwidth of the amplifier is reduced through a portion of $\mathrm{C}_{\mathrm{F}}$ adding to the dominant pole. As the capacitive load is further increased, the amplifier's bandwidth continues to drop, maintaining the stability of the AD825.

## INPUT CONSIDERATION

The AD825 with its unique input stage ensures no phase reversal for signals as large as or even larger than the supply voltages. Also, layout considerations of the input transistors ensure functionality even with a large differential signal.

The need for a low noise input stage calls for a larger FET transistor. One should consider the additional capacitance that is added to ensure stability. When filters are designed with the AD825, one needs to consider the input capacitance ( 5 pF to 6 pF ) of the AD825 as part of the passive network.

## GROUNDING AND BYPASSING

The AD825 is a low input bias current FET amplifier. Its high frequency response makes it useful in applications, such as photodiode interfaces, filters, and audio circuits. When designing high frequency circuits, some special precautions are in order. Circuits must be built with short interconnects, and resistances should have low inductive paths to ground. Power supply leads should be bypassed to common as close as possible to the amplifier pins. Ceramic capacitors of $0.1 \mu \mathrm{~F}$ are recommended.

## SECOND-ORDER LOW-PASS FILTER

A second-order Butterworth low-pass filter can be implemented using the AD825 as shown in Figure 33. The extremely low bias currents of the AD825 allow the use of large resistor values and, consequently, small capacitor values without concern for developing large offset errors. Low current noise is another factor in permitting the use of large resistors without having to worry about the resultant voltage noise.

With the values shown, the corner frequency will be 1 MHz . The equations for component selection are shown below. Note that the noninverting input (and the inverting input) has an input capacitance of 6 pF . As a result, the calculated value of C 1 $(12 \mathrm{pF})$ is reduced to 6 pF .

$$
\begin{aligned}
& C 1=\frac{1.414}{2 \pi f_{\text {CUTOFF }} R 1} \\
& C 2(\text { farads })=\frac{0.707}{2 \pi f_{\text {CUTOFF }} R 1}
\end{aligned}
$$

$$
R 1=R 2=\text { User Selected }(\text { Typically } 10 \mathrm{k} \Omega \text { to } 100 \mathrm{k} \Omega)
$$

A plot of the filter frequency response is shown in Figure 34; better than 40 dB of high frequency rejection is provided.


Figure 33. Second-Order Butterworth Low-Pass Filter


Figure 34. Frequency Response of Second-Order Butterworth Filter

## AD825

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 35. 8-Lead Standard Small Outline Package [SOIC] Narrow Body (R-8)
Dimensions shown in millimeters (inches)


Figure 36. 16-Lead Standard Small Outline Package [SOIC] Wide Body (R-16)
Dimensions shown in millimeters (inches)

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :---: | :---: | :---: | :---: |
| AD825AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | R-8 |
| AD825AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, 13" Tape and Reel | R-8 |
| AD825AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC, 7" Tape and Reel | R-8 |
| AD825AR-16 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC | R-16 |
| AD825AR-16-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC, 13" Tape and Reel | R-16 |
| AD825AR-16-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC, 7 " Tape and Reel | R-16 |
| AD825ARZ-161 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC | R-16 |
| AD825ARZ-16-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC, 13" Tape and Reel | R-16 |
| AD825ARZ-16-REEL7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead SOIC, 7" Tape and Reel | R-16 |

[^0]
## 中发网 <br> WWW．Zfa．©n


[^0]:    ${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.

