## feATURES

－Five Selectable Differential Reference Inputs
－Four Differential／Eight Single－Ended Inputs
－4－Way MUX for Multiple Ratiometric Measurements
－Up to 8kHz Output Rate
－Up to 4 kHz Multiplexing Rate
－Selectable Speed／Resolution： $2 \mu V_{\text {RMS }}$ Noise at 1.76 kHz Output Rate $200 n V_{\text {rms }}$ Noise at 13.8 Hz Output Rate with Simultaneous $50 / 60 \mathrm{~Hz}$ Rejection
－Guaranteed Modulator Stability and Lock－Up Immunity for any Input and Reference Conditions
－ $0.0005 \%$ INL，No Missing Codes
－Autosleep Enables $20 \mu \mathrm{~A}$ Operation at 6.9 Hz
－$<5 \mu \mathrm{~V}$ Offset $\left(4.5 \mathrm{~V}<\mathrm{V}_{\text {cc }}<5.5 \mathrm{~V},-40^{\circ} \mathrm{C}\right.$ to $85^{\circ} \mathrm{C}$ ）
－Differential Input and Differential Reference with GND to V ${ }^{\text {cc }}$ Common Mode Range
－No Latency Mode，Each Conversion is Accurate Even After a New Channel is Selected
－Internal Oscillator－No External Components
－LTC2447 Includes MUXOUT／ADCIN for External Buffering or Gain
－Tiny QFN 5mm x 7mm Package

## APPLICATIONS

## DESCRIPTIOn

The LTC ${ }^{\circledR} 2446 /$ LTC2447 4 －terminal switching enables multiplexed ratiometric measurements．Four sets of se－ lectable differential inputs coupled with four sets of differ－ ential reference inputs allow multiple RTDs，bridges and other sensors to be digitized by a single converter．A fifth differential reference input can be selected for any input channel not requiring ratiometric measurements（ther－ mocouples，voltages，current sense，etc．）．The flexible input multiplexer allows single－ended or differential in－ puts coupled with a slaved reference input or a universal reference input．
A proprietary delta－sigma architecture results in absolute accuracy（offset，full－scale，linearity）of 15ppm，noise as low as $200 \mathrm{nV} V_{\text {RMS }}$ and speeds as high as 8 kHz ．Through a simple 4 －wire interface，ten speed／resolution combina－ tions can be selected．The first conversion following a speed，resolution，channel change or reference change is valid since there is no settling time between conversions， enabling scan rates of up to 4 kHz ．Additionally，a $2 x$ mode can be selected for any speed－enabling output rates up to 8 kHz with one cycle of latency．
$\boldsymbol{\triangle}$ ，LTC and LT are registered trademarks of Linear Technology Corporation．
Protected by U．S．Patents，including 6140950，6169506，6208279，6411242， 6639526
－Flow
－Weight Scales
－Pressure
－Direct Temperature Measurement
－Gas Chromatography

## TYPICAL APPLICATION

Multiple Ratiometric Measurement System


LTC2446 Speed vs RMS Noise


## LTC2446/LTC2447

## ABSOLUTE MAXIMUM RATIOGS (Notes 1, 2)

Supply Voltage (VCC) to GND ...................... -0.3 V to 6 V
Analog Input Pins Voltage
to GND .................................. -0.3 V to $\left(\mathrm{V}_{C C}+0.3 \mathrm{~V}\right)$
Reference Input Pins Voltage
to GND ............................... -0.3 V to $\left(\mathrm{V}_{C C}+0.3 \mathrm{~V}\right)$
Digital Input Voltage to GND ....... -0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$

Digital Output Voltage to GND ..... -0.3 V to ( $\left.\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ Operating Temperature Range LTC2446C/LTC2447C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2446I/LTC2447I $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

## PACKAGE/ORDER INFORMATION

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| ORDER PART NUMBER | QFN PART MARKING* | ORDER PART NUMBER | QFN PART <br> MARKING* |
| LTC2446CUHF LTC2446IUHF | 2446 | LTC2447CUHF <br> LTC2447IUHF | 2447 |
| Order Options Tape and Reel: Add \#TR Lead Free: Add \#PBF Lead Free Tape and Reel: Add \#TRPBF Lead Free Part Marking: http://www.linear.com/leadfree/ |  |  |  |

[^0]ELECTRICAL CHARACTERISTICS
The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 3, 4)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) | $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }},-0.5 \cdot \mathrm{~V}_{\text {REF }} \leq \mathrm{V}_{\text {IN }} \leq 0.5 \bullet \mathrm{~V}_{\text {REF }}$, (Note 5) | $\bullet$ | 24 |  |  | Bits |
| Integral Nonlinearity | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{REF}^{+}=5 \mathrm{~V}, \mathrm{REF}^{-}=\mathrm{GND}, \mathrm{~V}_{\text {INCM }}=2.5 \mathrm{~V} \text {, (Note 6) } \\ & \text { REF }^{+}=2.5 \mathrm{~V}, \text { REF }^{-}=\mathrm{GND}^{2} \mathrm{~V}_{\text {INCM }}=1.25 \mathrm{~V} \text {, (Note 6) } \end{aligned}$ | - |  | $\begin{aligned} & 5 \\ & 3 \end{aligned}$ | 15 | ppm of $V_{\text {REF }}$ <br> ppm of $V_{\text {REF }}$ |
| Offset Error | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{REF}^{+} \leq \mathrm{V}_{\mathrm{CC}}, \text { REF }^{-}=\mathrm{GND}, \\ & \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }} \text { (Note 12) } \end{aligned}$ | $\bullet$ |  | 2.5 | 5 | $\mu \mathrm{V}$ |
| Offset Error Drift | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{REF}^{+} \leq \mathrm{V}_{C C}, \text { REF }^{-}=\mathrm{GND}, \\ & G N D \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  |  | 20 |  | $n V /{ }^{\circ} \mathrm{C}$ |
| Positive Full-Scale Error | $\begin{aligned} & \text { REF }^{+}=5 \mathrm{~V}, \mathrm{REF}^{-}=\mathrm{GND}^{2}, \mathrm{IN}^{+}=3.75 \mathrm{~V}, \mathrm{IN}^{-}=1.25 \mathrm{~V} \\ & \mathrm{REF}^{+}=2.5 \mathrm{~V}, \mathrm{REF}^{-}=\mathrm{GND}, \mathrm{IN}^{+}=1.875 \mathrm{~V}, \mathrm{IN}^{-}=0.625 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | ppm of $V_{\text {REF }}$ <br> ppm of $V_{\text {REF }}$ |
| Positive Full-Scale Error Drift | $\begin{aligned} & 2.5 \mathrm{~V} \leq \text { REF }^{+} \leq \mathrm{V}_{\text {CC }}, \text { REF }^{-}=\text {GND, } \\ & \mathrm{IN}^{+}=0.75 \mathrm{REF}^{+}, \text {IN }^{-}=0.25 \cdot \text { REF }^{+} \end{aligned}$ |  |  | 0.2 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Negative Full-Scale Error | $\begin{aligned} & \mathrm{REF}^{+}=5 \mathrm{~V}, \mathrm{REF}^{-}=\mathrm{GND}^{2}, \mathrm{IN}^{+}=1.25 \mathrm{~V}, \mathrm{IN}^{-}=3.75 \mathrm{~V} \\ & \mathrm{REF}^{+}=2.5 \mathrm{~V}, \mathrm{REF}^{-}=\mathrm{GND}, \mathrm{IN}^{+}=0.625 \mathrm{~V}, \mathrm{IN}^{-}=1.875 \mathrm{~V} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | ppm of $V_{\text {REF }}$ ppm of $\mathrm{V}_{\text {REF }}$ |
| Negative Full-Scale Error Drift | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{REF}^{+} \leq \mathrm{V}_{\mathrm{CC}}, \mathrm{REF}^{-}=\mathrm{GND} \\ & \mathrm{IN}^{+}=0.25 \cdot \mathrm{REF}^{+}, \mathrm{IN}^{-}=0.75 \cdot \mathrm{REF}^{+} \end{aligned}$ |  |  | 0.2 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Total Unadjusted Error |  |  |  | $\begin{aligned} & 15 \\ & 15 \\ & 15 \\ & \hline \end{aligned}$ |  | ppm of $V_{\text {REF }}$ ppm of $V_{\text {REF }}$ ppm of $\mathrm{V}_{\text {REF }}$ |
| Input Common Mode Rejection DC | $\begin{aligned} & 2.5 \mathrm{~V} \leq \mathrm{REF}^{+} \leq \mathrm{V}_{\mathrm{CC}}, \text { REF }^{-}=\mathrm{GND}, \\ & \text { GND } \leq \mathrm{IN}^{-}=\mathrm{IN}^{+} \leq \mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  |  | 120 |  | dB |

## AПALOG IПPUT AПP RGFEREПCE The • denotes specifications which apply over the full operating

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{~N}^{+}$ | Absolute/Common Mode IN+ Voltage |  | $\bullet$ | GND - 0.3V |  | $\mathrm{V}_{\text {CC }}+0.3 \mathrm{~V}$ | V |
| $\mathrm{IN}^{-}$ | Absolute/Common Mode IN- Voltage |  | $\bullet$ | GND - 0.3V |  | $\mathrm{V}_{\text {CC }}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Input Differential Voltage Range $\left(\mathrm{IN}^{+}-\mathrm{IN}^{-}\right)$ |  | $\bullet$ | $-\mathrm{V}_{\text {REF }} / 2$ |  | $\mathrm{V}_{\text {REF }} / 2$ | V |
| REF+ | Absolute/Common Mode REF+ Voltage |  | $\bullet$ | 0.1 |  | $V_{C C}$ | V |
| REF- | Absolute/Common Mode REF-Voltage |  | $\bullet$ | GND |  | $\mathrm{V}_{\text {CC }}-0.1 \mathrm{~V}$ | V |
| $V_{\text {REF }}$ | Reference Differential Voltage Range $\text { (REF } \left.{ }^{+} \text {- REF }{ }^{-}\right)$ |  | $\bullet$ | 0.1 |  | $V_{C C}$ | V |
| $\mathrm{C}_{\text {S(IN+) }}$ | IN ${ }^{+}$Sampling Capacitance |  |  |  | 2 |  | pF |
| $\mathrm{C}_{\text {S(IN-) }}$ | IN- Sampling Capacitance |  |  |  | 2 |  | pF |
| $\mathrm{C}_{\text {S(REF+ }}$ | REF+ Sampling Capacitance |  |  |  | 2 |  | pF |
| $\mathrm{C}_{\text {S(REF-) }}$ | REF- Sampling Capacitance |  |  |  | 2 |  | pF |
| IDC_LEAK(IN+, IN-, REF+, REF-) | Leakage Current, Inputs and Reference | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{IN}^{+}=\mathrm{GND}, \mathrm{IN}^{-}=\mathrm{GND}, \\ & \mathrm{REF}^{+}=5 \mathrm{~V}, \text { REF }^{-}=\mathrm{GND} \end{aligned}$ | $\bullet$ | -15 | 1 | 15 | nA |
| $I_{\text {SAMPLE }}$ IN+, IN-, REF+, REF-) | Average Input/Reference Current During Sampling |  |  | Varies, See | plicatio | s Section | nA |
| topen | MUX Break-Before-Make |  |  |  | 50 |  | ns |
| QIRR | MUX Off Isolation | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P }} \mathrm{DC}$ to 1.8 MHz |  |  | 120 |  | dB |

## LTC2446/LTC2447

DGGITALIMPUTS AMP PIGITALOUTPUTS The o denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ | $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$ | $\bullet$ | 2.5 |  |  | V |
| VIL | Low Level Input Voltage $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ | $4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}$ | $\bullet$ |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage SCK | $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$ (Note 8) | $\bullet$ | 2.5 |  |  | V |
| VIL | Low Level Input Voltage SCK | $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$ (Note 8) | $\bullet$ |  |  | 0.8 | V |
| 1 IN | Digital Input Current $\overline{\mathrm{CS}}, \mathrm{F}_{0}, \overline{\mathrm{EXT}}, \mathrm{SOI}$ | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\overline{\mathrm{IN}}$ | Digital Input Current SCK | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ (Note 8) | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ |  |  |  | 10 |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance SCK | (Note 8) |  |  | 10 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage SDO, BUSY | $\mathrm{I}_{0}=-800 \mu \mathrm{~A}$ | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.5 \mathrm{~V}$ |  |  | V |
| $\mathrm{V}_{0}$ | Low Level Output Voltage SDO, BUSY | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ | $\bullet$ |  |  | 0.4 V | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage SCK | $\mathrm{I}_{0}=-800 \mu \mathrm{~A}$ (Note 9) | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.5 \mathrm{~V}$ |  |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage SCK | $\mathrm{I}_{0}=1.6 \mathrm{~mA}($ Note 9$)$ | $\bullet$ |  |  | 0.4 V | V |
| $10 Z$ | Hi-Z Output Leakage SDO |  | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

POUER REQUREMTETS The o denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |  |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply Voltage |  | $\bullet$ | 4.5 |  | 5.5 | V |
| ICC | Supply Current |  |  |  |  |  |  |
|  | Conversion Mode | $\overline{C S}=0 V($ Note 7) | $\bullet$ |  | 8 | 11 | mA |
|  | Sleep Mode | $\overline{C S}=V_{\text {CC }}($ Note 7) | $\bullet$ | 8 | 30 | $\mu \mathrm{~A}$ |  |

TIMING CHARACTERISTICS The • denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fEOSC | External Oscillator Frequency Range |  | $\bullet$ | 0.1 |  | 20 | MHz |
| theo | External Oscillator High Period |  | $\bullet$ | 25 |  | 10000 | ns |
| tLEO | External Oscillator Low Period |  | $\bullet$ | 25 |  | 10000 | ns |
| $t_{\text {conv }}$ | Conversion Time | $\begin{aligned} & \text { OSR }=256 \\ & \text { OSR }=32768 \end{aligned}$ <br> External Oscillator (Notes 10, 13) |  | $\begin{aligned} & 0.99 \\ & 126 \end{aligned}$ | $\begin{array}{r} 1.13 \\ 145 \\ \cdot \text { OSR } \\ \hline \text { OSC (k } \end{array}$ | $\begin{aligned} & 1.33 \\ & 170 \end{aligned}$ | ms ms ms |
| fisck | Internal SCK Frequency | Internal Oscillator (Note 9) <br> External Oscillator (Notes 9, 10) | $\bullet$ | 0.8 | $\begin{array}{r} 0.9 \\ \mathrm{f}_{\mathrm{EOSC}} /-1 \end{array}$ | 1 | MHz Hz |
|  |  |  |  |  |  |  | 24467fa |

# timing CHARACTGRISTICS 

The © denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DISCK | Internal SCK Duty Cycle | (Note 9) | $\bullet$ | 45 |  | 55 | \% |
| feSck | External SCK Frequency Range | (Note 8) | $\bullet$ |  |  | 20 | MHz |
| t LESCK | External SCK Low Period | (Note 8) | $\bullet$ | 25 |  |  | ns |
| thesck | External SCK High Period | (Note 8) | $\bullet$ | 25 |  |  | ns |
| tout_ISCK | Internal SCK 32-Bit Data Output Time | Internal Oscillator (Notes 9, 11) <br> External Oscillator (Notes 9, 10) | $\bullet$ | 41.6 | $\begin{gathered} 35.3 \\ 320 / \mathrm{f}_{\mathrm{EOSC}} \\ \hline \end{gathered}$ | 30.9 | $\mu \mathrm{S}$ S |
| tDOUT_ESCK | External SCK 32-Bit Data Output Time | (Note 8) | $\bullet$ |  | 32/feSck |  | s |
| $\mathrm{t}_{1}$ | $\overline{C S} \downarrow$ to SDO Low Z | (Note 12) | $\bullet$ | 0 |  | 25 | ns |
| $\mathrm{t}_{2}$ | $\overline{\text { CS } \uparrow \text { to SDO High Z }}$ | (Note 12) | $\bullet$ | 0 |  | 25 | ns |
| ${ }^{\text {t }}$ | $\overline{\mathrm{CS}} \downarrow$ to SCK $\downarrow$ | (Note 9) |  |  | 5 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{4}$ | $\overline{\text { CS }} \downarrow$ to SCK $\uparrow$ | (Notes 8, 12) | $\bullet$ | 25 |  |  | ns |
| tıamaX | SCK $\downarrow$ to SDO Valid |  | $\bullet$ |  |  | 25 | ns |
| $\mathrm{t}_{\text {KQMIN }}$ | SDO Hold After SCK $\downarrow$ | (Note 5) | $\bullet$ | 15 |  |  | ns |
| $\mathrm{t}_{5}$ | SCK Setup Before $\overline{C S} \downarrow$ |  | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{6}$ | SCK Hold After $\overline{C S} \downarrow$ |  | $\bullet$ |  |  | 50 | ns |
| $\mathrm{t}_{7}$ | SDI Setup Before SCK $\uparrow$ | (Note 5) | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{8}$ | SDI Hold After SCK $\uparrow$ | (Note 5) | $\bullet$ | 10 |  |  | ns |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltage values are with respect to GND.
Note 3: $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V unless otherwise specified.
$V_{\text {REF }}=$ REF $^{+}-$REF $^{-}, V_{\text {REFCM }}=\left(\right.$ REF $^{+}+$REF $\left.^{-}\right) / 2 ;$ REF $^{+}$is the positive reference input, REF ${ }^{-}$is the negative reference input; $\mathrm{V}_{I N}=I \mathrm{~N}^{+}-I N^{-}$, $V_{\text {INCM }}=\left(\mathrm{IN}^{+}+\mathrm{IN}^{-}\right) / 2$.
Note 4: Fo pin tied to GND or to external conversion clock source with $\mathrm{f}_{\text {EOSC }}=10 \mathrm{MHz}$ unless otherwise specified.
Note 5: Guaranteed by design, not subject to test.
Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve.
The deviation is measured from the center of the quantization band.

Note 7: The converter uses the internal oscillator.
Note 8: The converter is in external SCK mode of operation such that the SCK pin is used as a digital input. The frequency of the clock signal driving SCK during the data output is $\mathrm{f}_{\mathrm{ESCK}}$ and is expressed in Hz .
Note 9: The converter is in internal SCK mode of operation such that the SCK pin is used as a digital output. In this mode of operation, the SCK pin has a total equivalent load capacitance of $C_{\text {LOAD }}=20 \mathrm{pF}$.
Note 10: The external oscillator is connected to the $\mathrm{F}_{0}$ pin. The external oscillator frequency, $\mathrm{f}_{\mathrm{EOSC}}$, is expressed in Hz .
Note 11: The converter uses the internal oscillator. $\mathrm{F}_{0}=0 \mathrm{~V}$.
Note 12: Guaranteed by design and test correlation.
Note 13: There is an internal reset that adds an additional $1 \mu \mathrm{~S}(\mathrm{typ})$ to the conversion time.

## PIn functions

GND (Pins 1, 4, 5, 6, 31, 32, 33): Ground. Multiple ground pins internally connected for optimum ground current flow and $\mathrm{V}_{\text {CC }}$ decoupling. Connect each one of these pins to a common ground plane through a low impedance connection. All seven pins must be connected to ground for proper operation.
BUSY (Pin 2): Conversion in Progress Indicator. This pin is HIGH while the conversion is in progress and goes LOW indicating the conversion is complete and data is ready. It remains LOW during the sleep and data output states. At the conclusion of the data output state, it goes HIGH indicating a new conversion has begun.

EXT (Pin 3): Internal/External SCK Selection Pin. This pin is used to select internal or external SCK for outputting/ inputting data. If EXT is tied low, the device is in the external SCK mode and data is shifted out of the device under the control of a user applied serial clock. If EXT is tied high, the internal serial clock mode is selected. The device generates its own SCK signal and outputs this on the SCK pin. A framing signal BUSY (Pin 2) goes low indicating data is being output.
COM (Pin 7): The common negative input ( $\mathrm{IN}^{-}$) for all single ended multiplexer configurations. The voltage on $\mathrm{CHO}-\mathrm{CH} 7$ and COM pins can have any value between GND

## PIn functions

-0.3 V to $\mathrm{V}_{C C}+0.3 \mathrm{~V}$. Within these limits, the two selected inputs $\left(\mathrm{IN}^{+}\right.$and $\left.\mathrm{IN}^{-}\right)$provide a bipolar input range $\left(\mathrm{V}_{\text {IN }}=\right.$ $\left.I N^{+}-I \mathbb{N}^{-}\right)$from $-0.5 \bullet V_{\text {REF }}$ to $0.5 \bullet V_{\text {REF. }}$. Outside this input range, the converter produces unique over-range and under-range output codes.
CHO to CH7 (Pins 8, 9, 12, 13, 16, 17, 20, 21): Analog Inputs. May be programmed for Single-ended or Differential mode.
$\mathrm{V}_{\text {REF01 }}{ }^{+}$(Pin 11), $\mathrm{V}_{\text {REF01 }}{ }^{-}(\operatorname{Pin} 10) \mathrm{V}_{\text {REF23 }}{ }^{+}(\operatorname{Pin} 15)$, $\mathbf{V}_{\text {REF23 }}{ }^{-}$(Pin 14), $\mathbf{V}_{\text {REF45 }}{ }^{+}$(Pin 19), $\mathbf{V}_{\text {REF45 }}{ }^{-}$(Pin 18), $\mathbf{V}_{\text {REF67 }}{ }^{+}$(Pin 23), $\mathbf{V}_{\text {REF67 }}{ }^{-}$(Pin 22): Differential Reference Inputs. The voltage on these pins can be anywhere between OV and $\mathrm{V}_{\mathrm{CC}}$ as long as the positive reference input $\left(\mathrm{V}_{\text {EF01 }}{ }^{+}, \mathrm{V}_{\text {REF23 }}{ }^{+}, \mathrm{V}_{\text {REF45 }}{ }^{+}, \mathrm{V}_{\text {REF67 }}{ }^{+}\right)$is greater than the corresponding negative reference input ( $\mathrm{V}_{\text {REFO1 }}{ }^{-}$, $\mathrm{V}_{\text {REF23 }}{ }^{-}, \mathrm{V}_{\text {REF45 }}{ }^{-}, \mathrm{V}_{\text {REF67 }}{ }^{-}$) by at least 100 mV .
NC (Pins 24, 25, 26, 27): LTC2446 No Connect. These pins can either be tied to ground or left floating.

MUXOUTP (Pin 24): LTC2447 Positive Input Channel Multiplexer Output. Used to drive the input to an external buffer/amplifier for the selected positive input signal (IN ${ }^{+}$).

ADCINP (Pin 25): LTC2447 Positive ADC Input. Tie to output of buffer/amplifier driven by MUXOUTP.
ADCINN (Pin 26): LTC2447 Negative ADC Input. Tie to output of buffer/amplifier driven by MUXOUTN.
MUXOUTN (Pin 27): LTC2447 Negative Input Channel Multiplexer Output. Used to drive the input to an external buffer/amplifier for the selected negative input signal $\left(\mathrm{IN}^{-}\right)$.
$V_{\text {CC }}$ (Pin 28): Positive Supply Voltage. Bypass to GND with a $10 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor as close to the part as possible.
$\mathbf{V}_{\text {REFG }}{ }^{+}$(Pin 29), $\mathbf{V}_{\text {REFG }}{ }^{-}$(Pin 30): Global Reference Input. This differential reference input can be used for any input channel selected through a single bit in the digital input word.
SDI (Pin 34): Serial Data Input. This pin is used to select the speed, 1 x or 2 x mode, resolution, input channel and reference input for the next conversion cycle. At initial power-up, the default mode of operation is $\mathrm{CHO}-\mathrm{CH} 1$, $V_{\text {REF01 }}$, OSR of 256, and $1 x$ mode. The serial data input
contains an enable bit which determines if a new channel/ speed is selected. If this bit is low the following conversion remains at the same speed and selected channel. The serial data input is applied to the device under control of the serial clock (SCK) during the data output cycle. The first conversion following a new channel/speed is valid.
$\mathrm{F}_{0}$ (Pin 35): Frequency Control Pin. Digital input that controls the internal conversion clock. When $\mathrm{F}_{0}$ is connected to $\mathrm{V}_{\mathrm{CC}}$ or GND, the converter uses its internal oscillator running at 9 MHz . The conversion rate is determined by the selected OSR such that $\mathrm{t}_{\text {CONv }}(\mathrm{ms})=(40 \cdot$ OSR + 170)/fosc (kHz). The first digital filter null is located at $8 / \mathrm{t}_{\mathrm{conv}}, 7 \mathrm{kHz}$ at $0 \mathrm{SR}=256$ and 55 Hz (Simultaneous $50 /$ 60 Hz ) at $\mathrm{OSR}=32768$. This pin may be driven with a maximum external clock of 10.24 MHz resulting in a maximum 8 kHz output rate ( $O S R=64,2 x$ Mode).
$\overline{\mathrm{CS}}$ (Pin 36): Active Low Chip Select. A LOW on this pin enables the SDO digital output and wakes up the ADC. Following each conversion the ADC automatically enters the sleep mode and remains in this low power state as long as $\overline{\mathrm{CS}}$ is HIGH. A LOW-to-HIGH transition on $\overline{\mathrm{CS}}$ during the Data Output aborts the data transfer and starts a new conversion.
SDO (Pin 37): Three-State Digital Output. During the data output period, this pin is used as serial data output. When the chip select $\overline{C S}$ is HIGH $\left(\overline{C S}=V_{C C}\right)$ the SDO pin is in a high impedance state. During the conversion and sleep periods, this pin is used as the conversion status output. The conversion status can be observed by pulling $\overline{\mathrm{CS}}$ LOW. This signal is HIGH while the conversion is in progress and goes LOW once the conversion is complete.
SCK (Pin 38): Bidirectional Digital Clock Pin. In internal serial clock operation mode, SCK is used as a digital output for the internal serial interface clock during the data output period. In the external serial clock operation mode, SCK is used as the digital input for the external serial interface clock during the data output period. The serial clock operation mode is determined by the logic level applied to the EXT pin.
Exposed Pad (Pin 39): Ground. The exposed pad on the bottom of the package must be soldered to the PCB ground. For Prototyping purposes, this pin may remain floating.

## fUnCTIONAL BLOCK DIAGRAM



Figure 1. Functional Block Diagram

## TEST CIRCUITS



$\mathrm{Hi}-\mathrm{Z}$ TO $\mathrm{V}_{\mathrm{OH}}$ $\mathrm{V}_{\mathrm{OH}}$ TO Hi-Z


## APPLICATIONS INFORMATION

## CONVERTER OPERATION

## Converter Operation Cycle

The LTC2446/LTC2447 are multichannel, multireference high speed, delta-sigma analog-to-digital converters with an easy to use 3- or 4-wire serial interface (see Figure 1). Their operation is made up of three states. The converter operating cycle begins with the conversion, followed by the low power sleep state and ends with the data output/ input (see Figure 2). The 4-wire interface consists of serial data input (SDI), serial data output (SDO), serial clock (SCK) and chip select (CS). The interface, timing, operation cycle and data out format is compatible with Linear's entire family of $\Delta \Sigma$ converters.
Initially, the LTC2446/LTC2447 perform a conversion. Once the conversion is complete, the device enters the


Figure 2. LTC2446/LTC2447 State Transition Diagram

## LTC2446/LTC2447

## APPLICATIONS InFORMATION

sleep state. While in this sleep state, power consumption is reduced below $10 \mu \mathrm{~A}$. The part remains in the sleep state as long as $\overline{\mathrm{CS}}$ is HIGH. The conversion result is held indefinitely in a static shift register while the converter is in the sleep state.

Once $\overline{C S}$ is pulled LOW, the device begins outputting the conversion result. There is no latency in the conversion result while operating in the 1x mode. The data output corresponds to the conversion just performed. This result is shifted out on the serial data out pin (SDO) under the control of the serial clock (SCK). Data is updated on the falling edge of SCK allowing the user to reliably latch data on the rising edge of SCK (see Figure 3). The data output state is concluded once 32 bits are read out of the ADC or when CS is brought HIGH. The device automatically initiates a new conversion and the cycle repeats.
Through timing control of the $\overline{\mathrm{CS}}$, SCK and $\overline{\text { EXT pins, the }}$ LTC2446/LTC2447 offer several flexible modes of operation (internal or external SCK). These various modes do not require programming configuration registers; moreover, they do not disturb the cyclic operation described above. These modes of operation are described in detail in the Serial Interface Timing Modes section.

## Ease of Use

The LTC2446/LTC2447 data output has no latency, filter settling delay or redundant data associated with the conversion cycle while operating in the $1 \times$ mode. There is a one-to-one correspondence between the conversion and the output data. Therefore, multiplexing multiple analog voltages and references is easy. Speed/resolution adjustments may be made seamlessly between two conversions without settling errors.
The LTC2446/LTC2447 perform offset and full-scale calibrations every conversion cycle. This calibration is transparent to the user and has no effect on the cyclic operation described above. The advantage of continuous calibration is extreme stability of offset and full-scale readings with respectto time, supply voltage change and temperature drift.

## Power-Up Sequence

The LTC2446/LTC2447 automatically enter an internal reset state when the power supply voltage $V_{C C}$ drops
below approximately 2.2 V . This feature guarantees the integrity of the conversion result and of the serial interface mode selection.

When the $\mathrm{V}_{\text {CC }}$ voltage rises above this critical threshold, the converter creates an internal power-on-reset (POR) signal with a duration of approximately 0.5 ms . The POR signal clears all internal registers. The conversion immediately following a POR is performed on the input channel $\mathrm{IN}^{+}=\mathrm{CHO}, \mathrm{IN}^{-}=\mathrm{CH} 1, \mathrm{REF}^{+}=\mathrm{V}_{\mathrm{REFO1}}{ }^{+}, \mathrm{REF}^{-} \mathrm{V}_{\mathrm{REFO1}}{ }^{-}$at an OSR = 256 in the $1 x$ mode. Following the POR signal, the LTC2446/LTC2447 start a normal conversion cycle and follow the succession of states described above. The first conversion result following POR is accurate within the specifications of the device if the power supply voltage is restored within the operating range ( 4.5 V to 5.5 V ) before the end of the POR time interval.

## Reference Voltage Range

These converters accept truly differential external reference voltages. Each set of five reference inputs may be independently driven to any common mode voltage over the entire supply range of the device (GND to $\mathrm{V}_{\mathrm{CC}}$ ). For correct converter operation, each positive reference pin REF ${ }^{+}\left(\mathrm{V}_{\text {REF01 }}{ }^{+}, \mathrm{V}_{\text {REF23 }}{ }^{+}, \mathrm{V}_{\text {REF45 }}{ }^{+}, \mathrm{V}_{\text {REF67 }}{ }^{+}, \mathrm{V}_{\text {REFG }}{ }^{+}\right)$must be more positive than its corresponding negative reference pin REF ${ }^{-}$($V_{\text {REF01 }}{ }^{-}, V_{\text {REF23 }}{ }^{-}, V_{\text {REF45 }}{ }^{-}$, $\mathrm{V}_{\text {REF67 }}{ }^{-}$, $\mathrm{V}_{\text {REFG }}{ }^{-}$) by at least 100 mV .

The LTC2446/LTC2447 can accept a differential reference from 0.1 V to $\mathrm{V}_{\text {CC }}$ on each set of reference input pins. The converter output noise is determined by the thermal noise of the front-end circuits, and as such, its value in microvolts is nearly constant with reference voltage. A decrease in reference voltage will not significantly improve the converter's effective resolution. On the other hand, a reduced reference voltage will improve the converter's overall INL performance.

## Input Voltage Range

The analog input is truly differential with an absolute/ common mode range for the $\mathrm{CHO}-\mathrm{CH} 7$ and COM input pins extending from GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. Outside these limits, the ESD protection devices begin to turn on and the errors due to input leakage current increase rapidly. Within these limits, the LTC2446/LTC2447

## APPLICATIONS INFORMATION

convert the bipolar differential input signal, $\mathrm{V}_{\mathrm{IN}}=\mathrm{IN}^{+}-$ $\mathrm{IN}^{-}$(where $\mathrm{IN}{ }^{+}$and $\mathrm{IN}^{-}$are the selected input channels), from -FS $=-0.5 \cdot \mathrm{~V}_{\text {REF }}$ to $+F S=0.5 \cdot \mathrm{~V}_{\text {REF }}$ where $\mathrm{V}_{\text {REF }}=$ $\mathrm{REF}^{+}-\mathrm{REF}^{-}$(REF+ and $\mathrm{REF}^{-}$are the selected references). Outside this range, the converter indicates the overrange or the underrange condition using distinct output codes.

## MUXOUT/ADCIN

There are two differences between the LTC2446 and the LTC2447. The first is the RMS noise performance. For a given OSR, the LTC2447 noise level is approximately $\sqrt{2}$ times lower ( 0.5 effective bits)than that of the LTC2446.
The second difference is the LTC2447 includes MUXOUT/ ADCIN pins. These pins enable an external buffer or gain block to be inserted between the selected input channel of the multiplexer and the input to the ADC. Since the buffer is driven by the output of the multiplexer, only one circuit is required for all 8 input channels. Additionally, the transparent calibration feature of the LTC244X family automatically removes the offset errors of the external buffer.

In order to achieve optimum performance, the MUXOUT and ADCIN pins should not be shorted together. In applications where the MUXOUT and ADCIN need to be shorted together, the LTC2446 should be used because the MUXOUT and ADCIN are internally connected for optimum performance.

## Output Data Format

The LTC2446/LTC2447 serial output data stream is 32 bits long. The first 3 bits represent status information indicating the sign and conversion state. The next 24 bits are the conversion result, MSB first. The remaining 5 bits are sub LSBs beyond the 24-bit level that may be included in averaging or discarded without loss of resolution. In the case of ultrahigh resolution modes, more than 24 effective bits of performance are possible (see Table 4). Under these conditions, sub LSBs are included in the conversion result and represent useful information beyond the 24-bit level. The third and fourth bit together are also used to indicate an underrange condition (the differential input voltage is below -FS) or an overrange condition (the differential input voltage is above +FS ).

Bit 31 (first output bit) is the end of conversion ( $\overline{\mathrm{EOC}}$ ) indicator. This bit is available at the SDO pin during the conversion and sleep states whenever the $\overline{\mathrm{CS}}$ pin is LOW. This bit is HIGH during the conversion and goes LOW when the conversion is complete.
Bit 30 (second output bit) is a dummy bit (DMY) and is always LOW.
Bit 29 (third output bit) is the conversion result sign indicator (SIG). If $\mathrm{V}_{\text {IN }}$ is $>0$, this bit is HIGH. If $\mathrm{V}_{\text {IN }}$ is $<0$, this bit is LOW.

Bit 28 (fourth output bit) is the most significant bit (MSB) of the result. This bit in conjunction with Bit 29 also provides the underrange or overrange indication. If both Bit 29 and Bit 28 are HIGH, the differential input voltage is above +FS. If both Bit 29 and Bit 28 are LOW, the differential input voltage is below -FS.

The function of these bits is summarized in Table 1.
Table 1. LTC2446/LTC2447 Status Bits

| INPUT RANGE | BIT 31 <br> EOC | BIT 30 <br> DMY | BIT 29 <br> SIG | BIT 28 <br> MSB |
| :--- | :---: | :---: | :---: | :---: |
| $V_{\text {IN }} \geq 0.5 \cdot V_{\text {REF }}$ | 0 | 0 | 1 | 1 |
| $0 \mathrm{~V} \leq V_{\text {IN }}<0.5 \cdot V_{\text {REF }}$ | 0 | 0 | 1 | 0 |
| $-0.5 \cdot V_{\text {REF }} \leq V_{\text {IN }}<0 V$ | 0 | 0 | 0 | 1 |
| $V_{\text {IN }}<-0.5 \cdot V_{\text {REF }}$ | 0 | 0 | 0 | 0 |

Bits 28-5 are the 24-bit conversion result MSB first.
Bit 5 is the least significant bit (LSB).
Bits 4-0 are sub LSBs below the 24-bit level. Bits 4-0 may be included in averaging or discarded without loss of resolution.

Data is shifted out of the SDO pin under control of the serial clock (SCK), see Figure 3. Whenever CS is HIGH, SDO remains high impedance and SCK is ignored.
In order to shift the conversion result out of the device, $\overline{\mathrm{CS}}$ must first be driven LOW. EOC is seen at the SDO pin of the device once $\overline{C S}$ is pulled LOW. $\overline{E O C}$ changes real time from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 31 (EOC) can be captured on the first

## LTC2446/LTC2447

## APPLICATIONS InfORMATION



Figure 3. SDI Speed/Resolution, Channel Selection, and Data Output Timing
rising edge of SCK. Bit 30 is shifted out of the device on the first falling edge of SCK. The final data bit (Bit 0 ) is shifted out on the falling edge of the 31st SCK and may be latched on the rising edge of the 32nd SCK pulse. On the falling edge of the 32nd SCK pulse, SDO goes HIGH indicating the initiation of a new conversion cycle. This bit serves as EOC (Bit 31) for the next conversion cycle. Table 2 summarizes the output data format.

As long as the voltage on the $\mathrm{I} \mathrm{N}^{+}$and $\mathrm{I} \mathrm{N}^{-}$pins is maintained within the -0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ absolute maximum operating range, a conversion result is generated for any differential input voltage $\mathrm{V}_{\text {IN }}$ from $-F S=-0.5 \bullet \mathrm{~V}_{\text {REF }}$ to $+F S=0.5 \bullet V_{\text {REF }}$. For differential input voltages greater than
+FS, the conversion result is clamped to the value corresponding to the + FS +1 LSB . For differential input voltages below -FS, the conversion result is clamped to the value corresponding to -FS - 1LSB.

## SERIAL INTERFACE PINS

The LTC2446/LTC2447 transmit the conversion results and receive the start of conversion command through a synchronous 3 - or 4 -wire interface. During the conversion and sleep states, this interface can be used to assess the converter status and during the data output state it is used to read the conversion result and program the speed, resolution and input channel.

Table 2. LTC2446/LTC2447 Output Data Format

| Differential Input Voltage $V_{I N} *$ | $\frac{\text { Bit } 31}{\text { EOC }}$ | Bit 30 DMY | $\begin{gathered} \text { Bit } 29 \\ \text { SIG } \end{gathered}$ | $\begin{aligned} & \text { Bit } 28 \\ & \text { MSB } \end{aligned}$ | Bit 27 | Bit 26 | Bit 25 | $\ldots$ | Bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}{ }^{*} \geq 0.5 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}$ | 0 | 0 | 1 | 1 | 0 | 0 | 0 | $\ldots$ | 0 |
| $0.5 \cdot V_{\text {REF }}{ }^{* *}-1$ LSB | 0 | 0 | 1 | 0 | 1 | 1 | 1 | $\ldots$ | 1 |
| $0.25 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}$ | 0 | 0 | 1 | 0 | 1 | 0 | 0 | $\ldots$ | 0 |
| $0.25 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}-1$ LSB | 0 | 0 | 1 | 0 | 0 | 1 | 1 | ... | 1 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | $\ldots$ | 0 |
| -1LSB | 0 | 0 | 0 | 1 | 1 | 1 | 1 | $\ldots$ | 1 |
| $-0.25 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}$ | 0 | 0 | 0 | 1 | 1 | 0 | 0 | $\ldots$ | 0 |
| $-0.25 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}-1$ LSB | 0 | 0 | 0 | 1 | 0 | 1 | 1 | $\ldots$ | 1 |
| $-0.5 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}$ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | $\ldots$ | 0 |
| $\mathrm{V}_{\text {IN }}{ }^{*}<-0.5 \cdot \mathrm{~V}_{\text {REF }}{ }^{* *}$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | $\ldots$ | 1 |

*The differential input voltage $\mathrm{V}_{\mathrm{IN}}=\mathrm{IN}^{+}-\mathrm{IN}^{-} . \quad{ }^{* *}$ The differential reference voltage $\mathrm{V}_{\text {REF }}=\mathrm{REF}^{+}-\mathrm{REF}^{-}$.

## APPLICATIONS INFORMATION

## Serial Clock Input/Output (SCK)

The serial clock signal present on SCK (Pin 38) is used to synchronize the data transfer. Each bit of data is shifted out the SDO pin on the falling edge of the serial clock.
In the Internal SCK mode of operation, the SCK pin is an output and the LTC2446/LTC2447 create their own serial clock. In the External SCK mode of operation, the SCK pin is used as input. The internal or external SCK mode is selected by tying EXT (Pin 3) LOW for external SCK and HIGH for internal SCK.

## Serial Data Output (SDO)

The serial data output pin, SDO (Pin 37), provides the result of the last conversion as a serial bit stream (MSB first) during the data output state. In addition, the SDO pin is used as an end of conversion indicator during the conversion and sleep states.
When $\overline{C S}$ (Pin 36) is HIGH, the SDO driver is switched to a high impedance state. This allows sharing the serial interface with other devices. If CS is LOW during the convert or sleep state, SDO will output EOC. If $\overline{C S}$ is LOW during the conversion phase, the EOC bit appears HIGH on the SDO pin. Once the conversion is complete, EOC goes LOW. The device remains in the sleep state until the first rising edge of SCK occurs while $\overline{C S}=$ LOW.

## Chip Select Input ( $\overline{\mathrm{CS}}$ )

The active LOW chip select, $\overline{C S}$ (Pin 36), is used to test the conversion status and to enable the data output transfer as described in the previous sections.
In addition, the $\overline{C S}$ signal can be used to trigger a new conversion cycle before the entire serial data transfer has been completed. The LTC2446/LTC2447 will abort any serial data transfer in progress and start a new conversion cycle anytime a LOW-to-HIGH transition is detected at the $\overline{C S}$ pin after the converter has entered the data output state.

## Serial Data Input (SDI)

The serial data input (SDI, Pin 34) is used to select the speed/resolution input channel and reference of the LTC2446/LTC2447. SDI is programmed by a serial input data stream under the control of SCK during the data output cycle, see Figure 3.

Initially, after powering up, the device performs a conversion with $\mathrm{IN}^{+}=\mathrm{CHO}, \mathrm{IN}^{-}=\mathrm{CH} 1, \mathrm{REF}^{+}=\mathrm{V}_{\text {REF01 }}{ }^{+}, \mathrm{REF}^{-}=$ $\mathrm{V}_{\mathrm{REFO}}{ }^{-}, \mathrm{OSR}=256$ (output rate nominally 880 Hz ), and 1 x speed mode (no Latency). Once this first conversion is complete, the device enters the sleep state and is ready to outputthe conversion resultand receive the serial data input stream programming the speed/resolution, input channel and reference for the next conversion. At the conclusion of each conversion cycle, the device enters this state.
In order to change the speed/resolution, reference or input channel, the first 3 bits shifted into the device are 101. This is compatible with the programming sequence of the LTC2414/LTC2418/LTC2444/LTC2445/LTC2448/ LTC2449. If the sequence is set to 000 or 100, the following input data is ignored (don't care) and the previously selected speed/resolution, channel and reference remain valid for the next conversion. Combinations other than 101, 100 , and 000 of the 3 control bits should be avoided.
If the first 3 bits shifted into the device are 101, then the following 5 bits select the input channel/reference for the following conversion (see Table 3). The next 5 bits select the speed/resolution and mode $1 x$ (no Latency) $2 x$ (double output rate with one conversion latency), see Table 4. If these 5 bits are set to all 0's, the previous speed remains selected for the next conversion. This is useful in applications requiring a fixed output rate/resolution but need to change the input channel or reference. In this case, the timing and input sequence is compatible with the LTC2414/ LTC2418.
When an update operation is initiated (the first 3 bits are 101) the next 5 bits are the channel/reference address. The first bit, SGL, determines if the input selection is differential $(S G L=0)$ or single-ended $(S G L=1)$. For $S G L=0$, two adjacent channels can be selected to form a differential input. For SGL = 1, one of 8 channels is selected as the positive input. The negative input is COM for all single ended operations. The global $\mathrm{V}_{\text {REF }}$ bit (GLBL) is used to determine which reference is selected. GLBL $=0$ selects the individual reference slaved to a given channel. Each set of channels has a corresponding differential input reference. If $\mathrm{GLBL}=1$, a global reference $\mathrm{V}_{\text {REFG }}{ }^{+} \mathrm{V}_{\text {REFG }}{ }^{-}$is selected. The global reference input may be used for any input channel selected. Table 3 shows a summary of input/ reference selection. The remaining bits (ODD, A1, A0) determine which channel is selected.

## LTC2446/LTC2447

## APPLICATIONS InfORMATION

Table 3. Channel Selection for the LTC2446/LTC2447

| MUX ADDRESS |  |  |  | CHANNEL INPUT |  |  |  |  |  |  |  |  | REFERENCE INPUT |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL | $\begin{aligned} & \text { ODD/ } \\ & \text { SIGN } \end{aligned}$ | GLBL A1 | AO | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | COM | 01+ | 01- | $23^{+}$ | $23^{-}$ | $45^{+}$ | 45- | $67^{+}$ | $67^{-}$ | G ${ }^{+}$ | $\mathrm{G}^{-}$ |
| * 0 | 0 | 00 | 0 | $\mathrm{IN}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  | REF ${ }^{+}$ | REF- |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 1 |  |  | $1 \mathrm{~N}^{+}$ | $1 \mathrm{~N}^{-}$ |  |  |  |  |  |  |  | REF+ | REF- |  |  |  |  |  |  |
| 0 | 0 | 01 | 0 |  |  |  |  | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  | REF+ | REF- |  |  |  |  |
| 0 | 0 | 01 | 1 |  |  |  |  |  |  | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  | REF ${ }^{+}$ | REF- |  |  |
| 0 | 1 | 0 | 0 | $\mathrm{IN}^{-}$ | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  | REF+ | REF- |  |  |  |  |  |  |  |  |
| 0 | 1 | 0 | 1 |  |  | $\mathrm{IN}^{-}$ | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  | REF ${ }^{+}$ | REF- |  |  |  |  |  |  |
| 0 | 1 | 01 | 0 |  |  |  |  | $1 \mathrm{~N}^{-}$ | $\mathrm{IN}^{+}$ |  |  |  |  |  |  |  | REF+ | REF- |  |  |  |  |
| 0 | 1 | 01 | 1 |  |  |  |  |  |  | $1 \mathrm{~N}^{-}$ | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  | REF+ | REF- |  |  |
| 1 | 0 | 00 | 0 | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  | $\mathrm{IN}^{-}$ | REF+ | REF- |  |  |  |  |  |  |  |  |
| 1 | 0 | 0 | 1 |  |  | $1 \mathrm{~N}^{+}$ |  |  |  |  |  | $\mathrm{IN}^{-}$ |  |  | REF+ | REF- |  |  |  |  |  |  |
| 1 | 0 | 01 | 0 |  |  |  |  | $\mathrm{IN}^{+}$ |  |  |  | $\mathrm{IN}^{-}$ |  |  |  |  | REF+ | REF- |  |  |  |  |
| 1 | 0 | 01 | 1 |  |  |  |  |  |  | $1 \mathrm{~N}^{+}$ |  | IN- |  |  |  |  |  |  | REF+ | REF- |  |  |
| 1 | 1 | 0 | 0 |  | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  | $\mathrm{IN}^{-}$ | REF+ | REF- |  |  |  |  |  |  |  |  |
| 1 | 1 | 0 | 1 |  |  |  | $1 \mathrm{~N}^{+}$ |  |  |  |  | $\mathrm{IN}^{-}$ |  |  | REF+ | REF- |  |  |  |  |  |  |
| 1 | 1 | 01 | 0 |  |  |  |  |  | $\mathrm{IN}^{+}$ |  |  | $\mathrm{IN}^{-}$ |  |  |  |  | REF+ | REF- |  |  |  |  |
| 1 | 1 | 01 | 1 |  |  |  |  |  |  |  | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  | REF+ | REF- |  |  |
| 0 | 0 | 10 | 0 | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 0 | 0 | 10 | 1 |  |  | $1 \mathrm{~N}^{+}$ | $1 \mathrm{~N}^{-}$ |  |  |  |  |  |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 0 | 0 | 11 | 0 |  |  |  |  | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 0 | 0 | 11 | 1 |  |  |  |  |  |  | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 0 | 1 | 10 | 0 | $\mathrm{IN}^{-}$ | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 0 | 1 | 10 | 1 |  |  | $\mathrm{IN}^{-}$ | $\mathrm{IN}^{+}$ |  |  |  |  |  |  |  |  |  |  |  |  |  | REF+ | REF- |
| 0 | 1 | 11 | 0 |  |  |  |  | IN- | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  |  |  |  |  | REF+ | REF- |
| 0 | 1 | 11 | 1 |  |  |  |  |  |  | $\mathrm{IN}^{-}$ | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 0 | 10 | 0 | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 0 | 10 | 1 |  |  | $1 \mathrm{~N}^{+}$ |  |  |  |  |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 0 | 11 | 0 |  |  |  |  | $\mathrm{IN}^{+}$ |  |  |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 0 | 11 | 1 |  |  |  |  |  |  | $\mathrm{IN}^{+}$ |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF- |
| 1 | 1 | 10 | 0 |  | $1 \mathrm{~N}^{+}$ |  |  |  |  |  |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 1 | 10 | 1 |  |  |  | $\mathrm{IN}^{+}$ |  |  |  |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 1 | 11 | 0 |  |  |  |  |  | $\mathrm{IN}^{+}$ |  |  | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |
| 1 | 1 | 11 | 1 |  |  |  |  |  |  |  | $1 \mathrm{~N}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |  |  |  |  |  | REF+ | REF ${ }^{-}$ |

[^1]
## APPLICATIONS INFORMATION

Table 4. LTC2446/LTC2447 Speed/Resolution Selection

| OSR3 | OSR2 | OSR1 | OSRO | TWOX | CONVERSION RATE |  | $\begin{gathered} \text { RMS } \\ \text { NOISE } \\ \text { LTC2446 } \end{gathered}$ | $\begin{gathered} \text { RMS } \\ \text { NOISE } \\ \text { LTC2447 } \end{gathered}$ | $\begin{gathered} \text { ENOB } \\ \text { LTC2446 } \end{gathered}$ | $\begin{array}{c\|} \hline \text { ENOB } \\ \text { LTC2447 } \end{array}$ | OSR | LATENCY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { INTERNAL } \\ \text { 9MHz } \\ \text { CLOCK } \\ \hline \end{array}$ | $\begin{array}{\|l} \hline \text { EXTERNAL } \\ 10.24 M H z \\ \text { CLOCK } \\ \hline \end{array}$ |  |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 0 | Keep Previous Speed/Resolution |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 1 | 0 | 3.52 kHz | 4kHz | $23 \mu \mathrm{~V}$ | $23 \mu \mathrm{~V}$ | 17 | 17 | 64 | None |
| 0 | 0 | 1 | 0 | 0 | 1.76 kHz | 2kHz | $4.4 \mu \mathrm{~V}$ | $3.5 \mu \mathrm{~V}$ | 20.1 | 20.1 | 128 | None |
| 0 | 0 | 1 | 1 | 0 | 880Hz | 1 kHz | $2.8 \mu \mathrm{~V}$ | $2 \mu \mathrm{~V}$ | 20.8 | 21.3 | 256 | None |
| 0 | 1 | 0 | 0 | 0 | 440 Hz | 500 Hz | $2 \mu \mathrm{~V}$ | $1.4 \mu \mathrm{~V}$ | 21.3 | 21.8 | 512 | None |
| 0 | 1 | 0 | 1 | 0 | 220 Hz | 250 Hz | $1.4 \mu \mathrm{~V}$ | $1 \mu \mathrm{~V}$ | 21.8 | 22.4 | 1024 | None |
| 0 | 1 | 1 | 0 | 0 | 110 Hz | 125 Hz | $1.1 \mu \mathrm{~V}$ | 750nV | 22.1 | 22.9 | 2048 | None |
| 0 | 1 | 1 | 1 | 0 | 55 Hz | 62.5 Hz | 720 nV | 510 nV | 22.7 | 23.4 | 4096 | None |
| 1 | 0 | 0 | 0 | 0 | 27.5 Hz | 31.25 Hz | 530 nV | 375 nV | 23.2 | 24 | 8192 | None |
| 1 | 0 | 0 | 1 | 0 | 13.75 Hz | 15.625 Hz | 350 nV | 250 nV | 23.8 | 24.4 | 16384 | None |
| 1 | 1 | 1 | 1 | 0 | 6.875 Hz | 7.8125 Hz | 280nV | 200nV | 24.1 | 24.6 | 32768 | none |
| 0 | 0 | 0 | 0 | 1 | Keep Previous Speed/Resolution |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 1 | 1 | 7.04kHz | 8kHz | $23 \mu \mathrm{~V}$ | $23 \mu \mathrm{~V}$ | 17 | 17 | 64 | 1 Cycle |
| 0 | 0 | 1 | 0 | 1 | 3.52 kHz | 4kHz | $4.4 \mu \mathrm{~V}$ | $3.5 \mu \mathrm{~V}$ | 20.1 | 20.1 | 128 | 1 Cycle |
| 0 | 0 | 1 | 1 | 1 | 1.76 kHz | 2kHz | $2.8 \mu \mathrm{~V}$ | $2 \mu \mathrm{~V}$ | 20.8 | 21.3 | 256 | 1 Cycle |
| 0 | 1 | 0 | 0 | 1 | 880Hz | 1 kHz | $2 \mu \mathrm{~V}$ | $1.4 \mu \mathrm{~V}$ | 21.3 | 21.8 | 512 | 1 Cycle |
| 0 | 1 | 0 | 1 | 1 | 440 Hz | 500 Hz | $1.4 \mu \mathrm{~V}$ | $1 \mu \mathrm{~V}$ | 21.8 | 22.4 | 1024 | 1 Cycle |
| 0 | 1 | 1 | 0 | 1 | 220 Hz | 250 Hz | $1.1 \mu \mathrm{~V}$ | 750nV | 22.1 | 22.9 | 2048 | 1 Cycle |
| 0 | 1 | 1 | 1 | 1 | 110 Hz | 125 Hz | 720 nV | 510 nV | 22.7 | 23.4 | 4096 | 1 Cycle |
| 1 | 0 | 0 | 0 | 1 | 55 Hz | 62.5 Hz | 530 nV | 375 nV | 23.2 | 24 | 8192 | 1 Cycle |
| 1 | 0 | 0 | 1 | 1 | 27.5 Hz | 31.25 Hz | 350 nV | 250 nV | 23.8 | 24.4 | 16384 | 1 Cycle |
| 1 | 1 | 1 | 1 | 1 | 13.75 Hz | 15.625 Hz | 280 nV | 200 nV | 24.1 | 24.6 | 32768 | 1 Cycle |

## LTC2446/LTC2447

## APPLICATIONS INFORMATION

## Speed Multiplier Mode

In addition to selecting the speed/resolution, a speed multiplier mode is used to double the output rate while maintaining the selected resolution. The last bit of the 5-bit speed/resolution control word (TWOX, see Table 4) determines if the output rate is $1 x$ (no speed increase) or $2 x$ (double the selected speed).
While operating in the $1 \times$ mode, the device combines two internal conversions for each conversion result in order to remove the ADC offset. Every conversion cycle, the offset and offset drift are transparently calibrated greatly simplifying the user interface. The conversion result has no latency. The first conversion following a newly selected speed/resolution and/or input/reference is valid. This is identical to the operation of the LTC2440, LTC2444, LTC2445, LTC2448, LTC2449, LTC2414 and LTC2418.

While operating in the $2 x$ mode, the device performs a running average of the last two conversion results. This automatically removes the offset and drift of the device while increasing the output rate by $2 x$. The resolution (noise) remains the same as the $1 x$ mode. If a new channel/reference is selected, the conversion result is valid for all conversions after the first conversion (one cycle latency). If a new speed/resolution is selected, the first conversion result is valid but the resolution (noise) is a function of the running average. All subsequent conversion results are valid. If the mode is changed from either 1 x to 2 x or 2 x to 1 x without changing the resolution or channel, the first conversion result is valid.

If an external buffer/amplifier circuit is used for the LTC2447, the $2 x$ mode can be used to increase the settling time of the amplifier between readings. While operating in the $2 x$ mode, the multiplexer output (input to the external buffer/amplifier) is switched at the end of each conversion cycle. Prior to concluding the data out/in cycle, the analog multiplexer output is switched. This occurs at the end of
the conversion cycle (just prior to the data output cycle) for auto calibration. The time required to read the conversion enables more settling time for the external buffer/ amplifier. The offset/offset drift of the external amplifiers are automatically removed by the converter's auto calibration sequence for both the $1 x$ and $2 x$ speed modes.
While operating in the $1 x$ mode, if a new input channel/ reference is selected the multiplexer is switched on the falling edge of the 14th SCK (once the complete data input word is programmed). The remaining data output sequence time can be used to allow the external buffer/ amplifier to settle.

## BUSY

The BUSY output (Pin 2) is used to monitor the state of conversion, data output and sleep cycle. While the part is converting, the BUSY pin is HIGH. Once the conversion is complete, BUSY goes LOW indicating the conversion is complete and data out is ready. The part now enters the LOW power sleep state. BUSY remains LOW while data is shifted out of the device and SDI is shifted into the device. It goes HIGH at the conclusion of the data input/output cycle indicating a new conversion has begun. This rising edge may be used to flag the completion of the data read cycle.

## SERIAL INTERFACE TIMING MODES

The LTC2446/LTC2447's 3- or 4-wire interface is SPI and MICROWIRE compatible. This interface offers several flexible modes of operation. These include internal/external serial clock, 3- or 4-wire I/0, single cycle conversion and autostart. The following sections describe each of these serial interface timing modes in detail. In all these cases, the converter can use the internal oscillator ( $\mathrm{F}_{0}=\mathrm{LOW}$ ) or an external oscillator connected to the $\mathrm{F}_{0}$ pin. Refer to Table 5 for a summary.

Table 5. LTC2446/LTC2447 Interface Timing Modes

|  | SCK <br> SOURCE | CONVERSION <br> CYCLE <br> CONTROL | DATA <br> OUTPUT <br> CONTROL | CONNECTION <br> AND |
| :--- | :---: | :---: | :---: | :---: |
| CONFIGURATION | External | $\overline{\text { CS }}$ and SCK | $\overline{\text { CS }}$ and SCK | Figures 4,5 |
| External SCK, Single Cycle Conversion | External | SCK | SCK | Figure 6 |
| External SCK, 3-Wire I/O | Internal | $\overline{C S} \downarrow$ | $\overline{\text { CS }} \downarrow$ | Figures 7, 8 |
| Internal SCK, Single Cycle Conversion | Internal | Continuous | Internal | Figure 9 |
| Internal SCK, 3-Wire I/0, Continuous Conversion |  |  | 24467 fa |  |

## APPLICATIONS INFORMATION

## External Serial Clock, Single Cycle Operation (SPI/MICROWIRE Compatible)

This timing mode uses an external serial clock to shift out the conversion result and a CS signal to monitor and control the state of the conversion cycle, see Figure 4.
The serial clock mode is selected by the EXT pin. To select the external serial clock mode, EXT must be tied low.
The serial data output pin (SDO) is Hi-Z as long as $\overline{\mathrm{CS}}$ is HIGH. At any time during the conversion cycle, $\overline{\mathrm{CS}}$ may be pulled LOW in order to monitor the state of the converter. While $\overline{C S}$ is pulled LOW, $\overline{E O C}$ is output to the SDO pin. $\overline{E O C}=1$ (BUSY =1) while a conversion is in progress and $\overline{E O C}=0(B U S Y=0)$ if the device is in the sleep state. Independent of $\overline{\mathrm{CS}}$, the device automatically enters the low power sleep state once the conversion is complete.

When the device is in the sleep state ( $\overline{\mathrm{EOC}}=0$ ), its conversion result is held in an internal static shift register. The device remains in the sleep state until the first rising edge of SCK is seen. Data is shifted out the SDO pin on each falling edge of SCK. This enables external circuitry to latch the output on the rising edge of SCK. $\overline{\text { EOC }}$ can be latched on the first rising edge of SCK and the last bit of the conversion result can be latched on the 32nd rising edge of SCK. On the 32nd falling edge of SCK, the device begins a new conversion. SDO goes HIGH ( $\overline{\mathrm{EOC}}=1$ ) and BUSY goes HIGH indicating a conversion is in progress.
At the conclusion of the data cycle, $\overline{\mathrm{CS}}$ may remain LOW and $\overline{\mathrm{EOC}}$ monitored as an end-of-conversion interrupt. Alternatively, $\overline{\mathrm{CS}}$ may be driven HIGH setting SDO to $\mathrm{Hi}-\mathrm{Z}$ and BUSY monitored for the completion of a conversion.


Figure 4. External Serial Clock, Single Cycle Operation

## LTC2446/LTC2447

## APPLICATIONS INFORMATION

As described above, $\overline{C S}$ may be pulled LOW at any time in order to monitor the conversion status on the SDO pin.
Typically, $\overline{\text { CS }}$ remains LOW during the data output state. However, the data output state may be aborted by pulling CS HIGH anytime between the fifth falling edge and the 32nd falling edge of SCK, see Figure 5. On the rising edge of $\overline{\mathrm{CS}}$, the device aborts the data output state and immediately initiates a new conversion. Thirteen serial input data bits are required in order to properly program the speed/resolution and input/reference channel. If the data
output sequence is aborted prior to the 13th rising edge of SCK, the new input data is ignored, and the previously selected speed/resolution and channel are used for the next conversion cycle. This is useful for systems not requiring all 32 bits of output data, aborting an invalid conversion cycle or synchronizing the start of a conversion. If a new channel is being programmed, the rising edge of CS must come after the 14th falling edge of SCK in order to store the data input sequence.


Figure 5. External Serial Clock, Reduced Output Data Length

## APPLICATIONS INFORMATION

## External Serial Clock, 3-Wire I/0

This timing mode utilizes a 3 -wire serial I/O interface. The conversion result is shifted out of the device by an externally generated serial clock (SCK) signal, see Figure 6. $\overline{\mathrm{CS}}$ may be permanently tied to ground, simplifying the user interface or isolation barrier. The external serial clock mode is selected by tying EXT LOW.
Since $\overline{\mathrm{CS}}$ is tied LOW, the end-of-conversion ( $\overline{\mathrm{EOC}}$ ) can be continuously monitored at the SDO pin during the convert and sleep states. Conversely, BUSY (Pin 2) may be used to monitor the status of the conversion cycle. EOC or BUSY may be used as an interrupt to an external controller
indicating the conversion result is ready. $\overline{\mathrm{EOC}}=1$ (BUSY =1) while the conversion is in progress and $\overline{E O C}=0(B U S Y=0)$ once the conversion enters the low power sleep state. On the falling edge of $\overline{\mathrm{EOC}} / \mathrm{BUSY}$, the conversion result is loaded into an internal static shift register. The device remains in the sleep state until the first rising edge of SCK. Data is shifted out the SDO pin on each falling edge of SCK enabling external circuitry to latch data on the rising edge of SCK. EOC can be latched on the first rising edge of SCK. On the 32nd falling edge of SCK, SDO and BUSY go HIGH ( $\overline{\mathrm{EOC}}=1$ ) indicating a new conversion has begun.


Figure 6. External Serial Clock, $\overline{\mathrm{CS}}=0$ Operation (3-Wire)

## LTC2446/LTC2447

## APPLICATIONS INFORMATION

Internal Serial Clock, Single Cycle Operation
This timing mode uses an internal serial clock to shift out the conversion result and a CS signal to monitor and control the state of the conversion cycle, see Figure 7.
In order to select the internal serial clock timing mode, the $\overline{\text { EXT }}$ pin must be tied HIGH.
The serial data output pin (SDO) is $\mathrm{Hi}-\mathrm{Z}$ as long as $\overline{\mathrm{CS}}$ is HIGH. At any time during the conversion cycle, CS may be pulled LOW in order to monitor the state of the converter. Once $\overline{\mathrm{CS}}$ is pulled LOW, SCK goes LOW and $\overline{\mathrm{EOC}}$ is output to the SDO pin. EOC $=1$ while a conversion is in progress and $\overline{E O C}=0$ if the device is in the sleep state. Alternatively, BUSY (Pin 2) may be used to monitor the status of the conversion in progress. BUSY is HIGH during the conver-
sion and goes LOW at the conclusion. It remains LOW until the result is read from the device.
When testing $\overline{\mathrm{EOC}}$, if the conversion is complete $(\overline{\mathrm{EOC}}=0)$, the device will exit the sleep state and enter the data output state if $\overline{C S}$ remains LOW. In order to prevent the device from exiting the low power sleep state, $\overline{\mathrm{CS}}$ must be pulled HIGH before the first rising edge of SCK. In the internal SCK timing mode, SCK goes HIGH and the device begins outputting data at time $\mathrm{t}_{\text {EOCtest }}$ after the falling edge of CS (if EOC $=0$ ) or $t_{\text {EOCtest }}$ after EOC goes LOW (if CS is LOW during the falling edge of EOC ). The value of $\mathrm{t}_{\mathrm{EOCtest}}$ is 500 ns . If $\overline{C S}$ is pulled HIGH before time $t_{\text {EOCtest }}$, the device remains in the sleep state. The conversion result is held in the internal static shift register.


Figure 7. Internal Serial Clock, Single Cycle Operation

## APPLICATIONS INFORMATION

If $\overline{\mathrm{CS}}$ remains LOW longer than $\mathrm{t}_{\text {EOCtest }}$, the first rising edge of SCK will occur and the conversion result is serially shifted out of the SDO pin. The data output cycle begins on this first rising edge of SCK and concludes after the 32nd rising edge. Data is shifted out the SDO pin on each falling edge of SCK. The internally generated serial clock is output to the SCK pin. This signal may be used to shift the conversion result into external circuitry. $\overline{\mathrm{EOC}}$ can be latched on the first rising edge of SCK and the last bit of the conversion result on the 32nd rising edge of SCK. After the 32nd rising edge, SDO goes HIGH (EOC = 1), SCK stays HIGH and a new conversion starts.
Typically, $\overline{\mathrm{CS}}$ remains LOW during the data output state. However, the data output state may be aborted by pulling CS HIGH anytime between the first and 32nd rising edge
of SCK, see Figure 8 . On the rising edge of $\overline{C S}$, the device aborts the data output state and immediately initiates a new conversion. This is useful for systems not requiring all 32 bits of output data, aborting an invalid conversion cycle, or synchronizing the start of a conversion. Thirteen serial input data bits are required in order to properly program the speed/resolution and input channel. If the data output sequence is aborted prior to the 13th rising edge of SCK, the new input data is ignored, and the previously selected speed/resolution and channel are used for the next conversion cycle. If a new channel is being programmed, the rising edge of $\overline{\mathrm{CS}}$ must come after the 14th falling edge of SCK in order to store the data input sequence.


Figure 8. Internal Serial Clock, Reduced Data Output Length

## LTC2446/LTC2447

## APPLICATIONS INFORMATION

Internal Serial Clock, 3-Wire I/O, Continuous Conversion
This timing mode uses a 3-wire, all output (SCK and SDO) interface. The conversion result is shifted out of the device by an internally generated serial clock (SCK) signal, see Figure 9. $\overline{C S}$ may be permanently tied to ground, simplifying the user interface or isolation barrier. The internal serial clock mode is selected by tying EXT HIGH.
During the conversion, the SCK and the serial data output pin (SDO) are HIGH $(\overline{\mathrm{EOC}}=1)$ and $\mathrm{BUSY}=1$. Once the conversion is complete, SCK, BUSY and SDO go LOW $(\overline{E O C}=0)$ indicating the conversion has finished and the
device has entered the low power sleep state. The part remains in the sleep state a minimum amount of time ( $\approx 500 \mathrm{~ns}$ ) then immediately begins outputting data. The data output cycle begins on the first rising edge of SCK and ends after the 32nd rising edge. Data is shifted out the SDO pin on each falling edge of SCK. The internally generated serial clock is output to the SCK pin. This signal may be used to shift the conversion result into external circuitry. EOC can be latched on the first rising edge of SCK and the last bit of the conversion result can be latched on the 32nd rising edge of SCK. After the 32nd rising edge, SDO goes HIGH (EOC = 1) indicating a new conversion is in progress. SCK remains HIGH during the conversion.


Figure 9. Internal Serial Clock, Continuous Operation

## APPLICATIONS INFORMATION

## Normal Mode Rejection and Antialiasing

One of the advantages delta-sigma ADCs offer over conventional ADCs is on-chip digital filtering. Combined with a large oversampling ratio, the LTC2446/LTC2447 significantly simplify antialiasing filter requirements.
The LTC2446/LTC2447's speed/resolution is determined by the over sample ratio (OSR) of the on-chip digital filter. The OSR ranges from 64 for 3.5 kHz output rate to 32,768 for 6.9 Hz (in 1x mode) output rate. The value of OSR and the sample rate $f_{S}$ determine the filter characteristics of the device. The first NULL of the digital filter is at $\mathrm{f}_{\mathrm{N}}$ and multiples of $f_{N}$ where $f_{N}=f_{S} /$ OSR, see Figure 10 and Table 6 . The rejection at the frequency $f_{N} \pm 14 \%$ is better than 80dB, see Figure 11.


Figure 10. LTC2446/LTC2447 Normal Mode Rejection (Internal Oscillator)


Figure 11. LTC2446/LTC2447
Normal Mode Rejection (Internal Oscillator)

Table 6. OSR vs Notch Frequency ( $\mathbf{f}_{\mathrm{N}}$ ) (with Internal Oscillator Running at 9MHz)

| OSR | NOTCH (f $\mathbf{N}_{\mathrm{N}}$ ) |
| :---: | :---: |
| 64 | 28.16 kHz |
| 128 | 14.08 kHz |
| 256 | 7.04 kHz |
| 512 | 3.52 kHz |
| 1024 | 1.76 kHz |
| 2048 | 880 Hz |
| 4096 | 440 Hz |
| 8192 | 220 Hz |
| 16384 | 110 Hz |
| $32768^{*}$ | 55 Hz |

*Simultaneous $50 / 60 \mathrm{~Hz}$ rejection
If $F_{0}$ is grounded, $f_{S}$ is set by the on-chip oscillator at $1.8 \mathrm{MHz} \pm 5 \%$ (over supply and temperature variations). At an OSR of 32,768 , the first NULL is at $f_{N}=55 \mathrm{~Hz}$ and the no latency output rate is $f_{N} / 8=6.9 \mathrm{~Hz}$. At the maximum OSR, the noise performance of the device is $280 \mathrm{nV}_{\text {RMS }}$ (LTC2446) and 200nV RMS (LTC2447) with better than 80 dB rejection of $50 \mathrm{~Hz} \pm 2 \%$ and $60 \mathrm{~Hz} \pm 2 \%$. Since the OSR is large $(32,768)$ the wide band rejection is extremely large and the antialiasing requirements are simple. The first multiple of $\mathrm{f}_{\mathrm{S}}$ occurs at $55 \mathrm{~Hz} \cdot 32,768=1.8 \mathrm{MHz}$, see Figure 12.
The first NULL becomes $f_{N}=7.04 \mathrm{kHz}$ with an OSR of 256 (an output rate of 880 Hz ) and $\mathrm{F}_{0}$ grounded. While the NULL has shifted, the sample rate remains constant. As a result of constant modulator sampling rate, the linearity,


Figure 12. LTC2446/LTC2447
Normal Mode Rejection (Internal Oscillator)

## LTC2446/LTC2447

## APPLICATIONS INFORMATION

offset and full-scale performance remain unchanged as does the first multiple of $\mathrm{f}_{\mathrm{S}}$.
The sample rate $f_{S}$ and NULL $f_{N}$, may also be adjusted by driving the $F_{0}$ pin with an external oscillator. The sample rate is $f_{S}=f_{\text {EOSC }} / 5$, where $f_{\text {EOSC }}$ is the frequency of the clock applied to $\mathrm{F}_{0}$. Combining a large OSR with a reduced sample rate leads to notch frequencies $f_{N}$ near DC while maintaining simple antialiasing requirements. A 100 kHz clock applied to $F_{0}$ results in a NULL at 0.6 Hz plus all harmonics up to 20 kHz , see Figure 13. This is useful in applications requiring digitalization of the DC component of a noisy input signal and eliminates the need of placing a 0.6 Hz filter in front of the ADC.


Figure 13. LTC2446/LTC2447 Normal Mode Rejection (External Oscillator at 90kHz)

An external oscillator operating from 100 kHz to 20 MHz can be implemented using the LTC1799 (resistor set SOT-23 oscillator), see Figure 14. By floating pin 4 (DIV) of the LTC1799, the output oscillator frequency is:

$$
\mathrm{f}_{\mathrm{OSC}}=10 \mathrm{MHz} \cdot\left(\frac{10 \mathrm{k}}{10 \cdot \mathrm{R}_{\mathrm{SET}}}\right)
$$

The normal mode rejection characteristic shown in Figure 13 is achieved by applying the output of the LTC1799 (with $\mathrm{R}_{\text {SET }}=100 \mathrm{k}$ ) to the $\mathrm{F}_{0}$ pin on the LTC2446/LTC2447 with SDI tied HIGH (OSR = 32768) .

## Multiple Ratiometric and Absolute Measurements

The LTC2446/LTC2447 combine a high precision, high speed delta-sigma converter with a versatile front-end


Figure 14. Simple External Clock Source
multiplexer. The unique no latency architecture allows seamless changes in both input channel and reference while the absolute accuracy ensures excellent matching between both analog input channels and reference channels. Any set of inputs (differential or single-ended) can perform a conversion with one of two references. For Bridges, RTDs and other ratiometric devices, each set of channels can perform a conversion with respect to a unique reference voltage. For Thermocouples, voltage sense, current sense and other absolute sensors, each set of channels can perform a conversion with respect to a single global reference voltage (see Figure 15). This allows users to measure both multiple absolute and multiple ratio metric sensors with the same device in such applications as flow, gas chromatography, multiple RTDs or bridges, or universal data acquisition.

## Average Input Current

The LTC2446 switches the input and reference to a 2 pF capacitor at a frequency of 1.8 MHz . A simplified equivalent circuit is shown in Figure 16. The sample capacitor for the LTC2447 is 4pF, and its average input current is externally buffered from the input source.

The average input and reference currents can be expressed in terms of the equivalent input resistance of the sample capacitor, where: Req $=1 /\left(\mathrm{f}_{\mathrm{sw}} \bullet \mathrm{Ceq}\right)$.

## APPLICATIONS INFORMATION



Figure 15. Versatile 4-Way Multiplexer Measures Multiple Ratiometric/Absolute Sensors


Figure 16. LTC2446 Input Structure

When using the internal oscillator, $\mathrm{f}_{\mathrm{SW}}$ is 1.8 MHz and the equivalent resistance is approximately $110 \mathrm{k} \Omega$.

## Input Bandwidth and Frequency Rejection

The combined effect of the internal SINC ${ }^{4}$ digital filter and the digital and analog autocalibration circuits determines the LTC2446/LTC2447 input bandwidth and rejection characteristics. The digital filter's response can be adjusted by setting the oversample ratio (OSR) through the SPI interface or by supplying an external conversion clock to the $\mathrm{f}_{0}$ pin.
Table 7 lists the properties of the LTC2446/LTC2447 with various combinations of oversample ratio and clock frequency. Understanding these properties is the key to fine tuning the characteristics of the LTC2446/LTC2447 to the application.

## LTC2446/LTC2447

## APPLICATIONS INFORMATION

Table 7. Performance vs Over-Sample Ratio

| OVERSAMPLE RATIO (OSR) | $\begin{gathered} \text { *RMS } \\ \text { NOISE } \\ \text { LTC2446 } \end{gathered}$ | $\begin{gathered} \text { *RMS } \\ \text { NOISE } \\ \text { LTC2447 } \end{gathered}$ | $\begin{gathered} \text { ENOB } \\ \left(V_{\text {REF }}=5 \mathrm{~V}\right) \end{gathered}$ |  | MAXIMUM CONVERSION RATE |  | FIRST NOTCH FREQUENCY |  | EFFECTIVE NOISE BW |  | $\begin{gathered} -3 \mathrm{~dB} \\ \text { POINT (Hz) } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{aligned} & \text { INTERNAL } \\ & 9 \mathrm{MHz} \\ & \text { CLOCK } \end{aligned}$ | EXTERNAL $f_{0}$ | $\begin{aligned} & \text { INTERNAL } \\ & \text { 9MHz } \\ & \text { CLOCK } \end{aligned}$ | $\begin{array}{\|c} \text { EXTERNAL } \\ \mathrm{f}_{0} \end{array}$ | $\begin{aligned} & \text { INTERNAL } \\ & \text { 9MHz } \\ & \text { CLOCK } \end{aligned}$ | INTERNAL EXTERNAL $f_{0}$ | $\begin{aligned} & \text { 9MHz } \\ & \text { CLOCK } \end{aligned}$ | $\begin{gathered} \text { EXTERNAL } \\ \mathrm{f}_{0} \end{gathered}$ |
| 64 | $23 \mu \mathrm{~V}$ | $23 \mu \mathrm{~V}$ | 17 | 17 | 3515.6 | $\mathrm{f}_{0} / 2560$ | 28125 | $\mathrm{f}_{0} / 320$ | 3148 | $\mathrm{f}_{0} / 5710$ | 1696 | $\mathrm{f}_{0} / 5310$ |
| 128 | $4.5 \mu \mathrm{~V}$ | $3.5 \mu \mathrm{~V}$ | 20.1 | 20 | 1757.8 | $\mathrm{f}_{0} / 5120$ | 14062.5 | $\mathrm{f}_{0} / 640$ | 1574 | $\mathrm{f}_{0} / 2860$ | 848 | $\mathrm{f}_{0} / 10600$ |
| 256 | $2.8 \mu \mathrm{~V}$ | $2 \mu \mathrm{~V}$ | 20.8 | 21.3 | 878.9 | $\mathrm{f}_{0} / 10240$ | 7031.3 | $\mathrm{f}_{0} / 1280$ | 787 | $\mathrm{f}_{0} / 1140$ | 424 | $\mathrm{f}_{0} / 21200$ |
| 512 | $2 \mu \mathrm{~V}$ | $1.4 \mu \mathrm{~V}$ | 21.3 | 21.8 | 439.5 | $\mathrm{f}_{0} / 20480$ | 3515.6 | $\mathrm{f}_{0} / 2560$ | 394 | $\mathrm{f}_{0} / 2280$ | 212 | $\mathrm{f}_{0} / 42500$ |
| 1024 | $1.4 \mu \mathrm{~V}$ | $1 \mu \mathrm{~V}$ | 21.8 | 22.4 | 219.7 | $\mathrm{f}_{0} / 40960$ | 1757.8 | $\mathrm{f}_{0} / 5120$ | 197 | $\mathrm{f}_{0} / 4570$ | 106 | $\mathrm{f}_{0} / 84900$ |
| 2048 | $1.1 \mu \mathrm{~V}$ | 750 nV | 22.1 | 22.9 | 109.9 | $\mathrm{f}_{0} / 81920$ | 878.9 | $\mathrm{f}_{0} / 1020$ | 98.4 | $\mathrm{f}_{0} / 9140$ | 53 | $\mathrm{f}_{0} / 170000$ |
| 4096 | 720 nV | 510 nV | 22.7 | 23.4 | 54.9 | $\mathrm{f}_{0} / 163840$ | 439.5 | $\mathrm{f}_{0} / 2050$ | 49.2 | $\mathrm{f}_{0} / 18300$ | 26.5 | $\mathrm{f}_{0} / 340000$ |
| 8192 | 530 nV | 375 nV | 23.2 | 24 | 27.5 | $\mathrm{f}_{0} / 327680$ | 219.7 | $\mathrm{f}_{0} / 4100$ | 24.6 | $\mathrm{f}_{0} / 36600$ | 13.2 | $\mathrm{f}_{0} / 679000$ |
| 16384 | 350 nV | 250 nV | 23.8 | 24.4 | 13.7 | $\mathrm{f}_{0} / 655360$ | 109.9 | $\mathrm{f}_{0} / 8190$ | 12.4 | $\mathrm{f}_{0} / 73100$ | 6.6 | $\mathrm{f}_{0} / 1358000$ |
| 32768 | 280 nV | 200 nV | 24.1 | 24.6 | 6.9 | $\mathrm{f}_{0} / 1310720$ | 54.9 | $\mathrm{f}_{0} / 16380$ | 6.2 | $\mathrm{f}_{0} / 146300$ | 3.3 | $\mathrm{f}_{0} / 2717000$ |

*ADC noise increases by approximately $\sqrt{2}$ when OSR is decreased by a factor of 2 for OSR 32768 to OSR 256. The ADC noise at OSR 128 and OSR 64 include effects from internal modulator quantization noise.

## Maximum Conversion Rate

The maximum conversion rate is the fastest possible rate at which conversions can be performed.

## First Notch Frequency

This is the first notch in the SINC ${ }^{4}$ portion of the digital filter and depends on the $f_{0}$ clock frequency and the oversample ratio. Rejection at this frequency and its multiples (up to the modulator sample rate of 1.8 MHz ) exceeds 120 dB . This is 8 times the maximum conversion rate.

## Effective Noise Bandwidth

The LTC2446/LTC2447 has extremely good input noise rejection from the first notch frequency all the way out to the modulator sample rate (typically 1.8 MHz ). Effective noise bandwidth is a measure of how the ADC will reject wideband input noise up to the modulator sample rate. The example on the following page shows how the noise rejection of the LTC2446/LTC2447 reduces the effective noise of an amplifier driving its input.
Example:
If an amplifier (e.g. LT1219) driving the input of an LTC2446/LTC2447 has wideband noise of $33 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, band-limited to 1.8 MHz , the total noise entering the ADC input is:

When the ADC digitizes the input, its digital filter rejects the wideband noise from the input signal. The noise reduction depends on the oversample ratio which defines the effective bandwidth of the digital filter.
At an oversample of 256 , the noise bandwidth of the ADC is 787 Hz which reduces the total amplifier noise to:

$$
33 \mathrm{nV} / \sqrt{\mathrm{Hz}} \cdot \sqrt{787 \mathrm{~Hz}}=0.93 \mu \mathrm{~V} .
$$

The total noise is the RMS sum of this noise with the $2 \mu \mathrm{~V}$ noise of the ADC at OSR=256.

$$
\sqrt{(0.93 \mu \mathrm{~V})^{2}+(2 \mathrm{uV})^{2}}=2.2 \mu \mathrm{~V}
$$

Increasing the oversample ratio to 32768 reduces the noise bandwidth of the ADC to 6.2 Hz which reduces the total amplifier noise to:

$$
33 \mathrm{nV} / \sqrt{\mathrm{Hz}} \cdot \sqrt{6.2 \mathrm{~Hz}}=82 \mathrm{nV} .
$$

The total noise is the RMS sum of this noise with the 200 nV noise of the ADC at $\mathrm{OSR}=32768$.

$$
\sqrt{(82 n V)^{2}+(200 n V)^{2}}=216 n V .
$$

In this way, the digital filter with its variable oversampling ratio can greatly reduce the effects of external noise sources.

$$
33 \mathrm{nV} / \sqrt{\mathrm{Hz}} \bullet \sqrt{1.8 \mathrm{MHz}}=44.3 \mu \mathrm{~V} .
$$

## APPLICATIONS INFORMATION

## Automatic Offset Calibration of External Buffers/Amplifiers

The LTC2447 enables an external amplifier to be inserted between the multiplexer output and the ADC input. This enables one external buffer/amplifier circuit to be shared between all nine analog inputs (eight single-ended or four differential). The LTC2447 performs an internal offset calibration every conversion cycle in order to remove the offset and drift of the ADC. This calibration is performed through a combination of front end switching and digital processing. Since the external amplifier is placed between the multiplexer and the ADC, it is inside the correction loop. This results in automatic offset correction and offset drift removal of the external amplifier.
The LT1368 is an excellent amplifier for this function. It has rail-to-rail inputs and outputs, and it operates on a single 5 V supply. Its open-loop gain is 1 M and its input bias current is 10 nA . It also requires at least a $0.1 \mu \mathrm{~F}$ load capacitor for compensation. It is this feature that sets it apart from other amplifiers-the load capacitor
attenuates sampling glitches from the LTC2447 ADCIN terminal, allowing it to achieve full performance of the ADC with high impedance at the multiplexer inputs.
Another benefit of the LT1368 is that it can be powered from supplies equal to or greater than that of the ADC. This can allow the inputs to span the entire absolute maximum of GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. Using a positive supply of 7.5 V to 10 V and a negative supply of -2.5 to -5 V gives the amplifier plenty of headroom over the LTC2447 input range.

## Interfacing Sensors to the LTC2447

Figure 18 shows a few of the ways that the multiple reference inputs of the LTC2447 greatly simplify sensor interfacing. Each of the four references is fully differential and has a differential range of 100 mV to 5 V . This opens up many possibilities for sensing voltages and currents, eliminating much of the analog signal conditioning circuitry required for interfacing to conventional ADCs.


Figure 17. External Buffers Provide High Impedance Inputs and Amplifier Offsets are Cancelled

## APPLICATIONS InFORMATION

Figure 18a is a standard $350 \Omega$, voltage excited strain gauge with sense wires for the excitation voltage. REFO1+ and REFO1- sense the excitation voltage at the gauge, compensating for voltage drop along the high current excitation supply wires. This can be a significant error, as the excitation current is 14 mA when excited with 5 V . Reference loading capacitors at the ADC are necessary to average the reference current during sampling. Both ADC inputs are always close to mid-reference, and hence close to midsupply when using 5 V excitation.
Figure 18b is a novel way to interface the LTC2447 to abridge that is specified for constant currentexcitation. The Fujikura FPM-120PG is a 120 psig pressure sensor that is not trimmed forabsolute accuracy, but is temperature compensated for low drift when excited by a constant current source. The LTC2447's fully differential reference allows sensing the excitation current with a resistor in series with the bridge excitation. Changes in ambient temperature and supply voltage will cause the current to vary, but the LTC2447 compensates by using the current sense voltage as its reference. The input common mode will be slightly higher than mid-reference, but still far enough away from the positive supply to eliminate concerns about the buffer amplifier's headroom.
Figure 18c is an Omega 44018 linear output thermistor. Two fixed resistors linearize the output from the thermistors. The recommended $5700 \Omega$ series resistor is broken up into two $2850 \Omega$ resistors to give a differential output centered around mid-reference. This ensures that the buffer amplifiers have enough headroom at the negative supply. Note that the excitation is 3 V , the maximum recommended by the manufacturer to prevent self-heating errors. The LTC2447 senses this reference voltage.

Figure 18d shows a standard $100 \Omega$ platinum RTD. This circuit shows how to use the LTC2447 to make a direct resistance measurement, where the output code is the RTD resistance divided by the reference resistance. A $500 \Omega$ sense resistor allows measurement of resistance up to $250 \Omega$. (A standard $\alpha=0.00385$ RTD has a resistance of $247.09 \Omega$ at $400^{\circ} \mathrm{C}$.)

The LTC2446 multiplexes rail-to-rail inputs directly to the ADC modulator and is suitable for low impedance resistive sources such as $100 \Omega$ RTDs and $350 \Omega$ strain gauges that are located close to the ADC. In applications where the source resistance is high or the source is located more than 5 cm to 10 cm from the ADC, the LTC2447 (with an LT1368 buffer) is appropriate. The LTC2447 automatically removes offset, drift and $1 / f$ noise of the $L T^{\circledR} 1368$. One consideration for single supply applications is that both ADC inputs should always be at least 100 mV from the LT1368's supply rails. All of the applications shown in Figure 18 are designed to keep both analog inputs far enough away from ground and $V_{C C}$ so that the LT1368 can operate on the same 5 V supply as the LTC2447. Although the LT1368 has rail-to-rail inputs and outputs, these amplifiers still need some degree of headroom to work at the resolution level of the LTC2447. For input signals running rail-to-rail, the supply voltage of the LT1368 can be increased in order to provide the extra headroom.
The LTC2446/LTC2447 reference have no such limitations -they are truly rail-to-rail, and will even operate up to 300 mV outside the supply rails. Reference terminals may be connected directly to the ground plane or to a reference voltage that is decoupled to the ground plane with a $1 \mu \mathrm{~F}$ or larger capacitor without any degradation of performance provided the connection is lessthan 5cm fromthe LTC2446/ LTC2447. If the reference terminals are sensing a point more than 5 cm to 10 cm away from the ADC, the reference pins should be decoupled to the ground plane with $1 \mu \mathrm{~F}$ capacitors.

The reference terminals can also sense a resistive source with a resistance up to $500 \Omega$ located close to the LTC2446/ LTC2447, however parasitic capacitance must be kept to a minimum. If the sense point is more than 5 cm from the ADC, then it should be buffered. The LT1368 is also an outstanding reference buffer. While offsets are not cancelled as in the ADC input circuit, the 200 mV offset and $2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ drift will not degrade the performance of most sensors. The LT1369 is a quad version of the LT1368, and can serve as the input buffer for an LTC2447 and two reference buffers.

## PACKAGE DESCRIPTIOी

UHF Package
38-Lead Plastic QFN ( $5 \mathrm{~mm} \times 7 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1701)


## LTC2446/LTC2447

## APPLICATIONS INFORMATION


(18a) Full-Bridge, Voltage Sense

(18c) Half-Bridge, Voltage Sense

(18b) Full-Bridge, Current Sense

(18d) Half-Bridge, Current Sense

Figure 18. Muxed Inputs/References Enable Multiple Ratiometric Measurements with the Same Device

## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1236A-5 | Precision Bandgap Reference, 5V | 0.05\% Max, 5ppm/ ${ }^{\circ} \mathrm{C}$ Drift |
| LT1461 | Micropower Series Reference, 2.5V | 0.04\% Max, 3ppm/ ${ }^{\circ} \mathrm{C}$ Max Drift |
| LTC1799 | Resistor Set SOT-23 Oscillator | Single Resistor Frequency Set |
| LTC2053 | Rail-to-Rail Instrumentation Amplifier | $10 \mu \mathrm{~V}$ Offset with $50 \mathrm{nV} /{ }^{\circ} \mathrm{C}$ Drift, $2.5 \mu \mathrm{~V}_{\text {P-p }}$ Noise 0.01 Hz to 10 Hz |
| LTC2412 | 2-Channel, Differential Input, 24-Bit, No Latency $\triangle \Sigma$ ADC | 0.16ppm Noise, 2ppm INL, 200 $\mathrm{\mu}$ A |
| LTC2415 | 1-Channel, Differential Input, 24-Bit, No Latency $\triangle \Sigma$ ADC | 0.23ppm Noise, 2ppm INL, 2x Speedup |
| LTC2414/LTC2418 | 4-/8-Channel, Differential Input, 24-Bit, No Latency $\triangle \Sigma$ ADC | 0.2ppm Noise, 2ppm INL, 200 $\mu \mathrm{A}$ |
| LTC2430/LTC2431 | 1-Channel, Differential Input, 20-Bit, No Latency $\triangle \Sigma$ ADC | 0.56ppm Noise, 3ppm INL, 200 $\mu \mathrm{A}$ |
| LTC2436-1 | 2-Channel, Differential Input, 16-Bit, No Latency $\triangle \Sigma$ ADC | $800 \mathrm{nV} \mathrm{V}_{\text {RMS }}$ Noise, 0.12 LBS INL, 0.006 LBS Offset, $200 \mu \mathrm{~A}$ |
| LTC2440 | 1-Channel, Differential Input, High Speed/Low Noise, 24-Bit, No Latency $\Delta \Sigma$ ADC | $2 \mu \mathrm{~V}_{\text {RMS }}$ Noise at $880 \mathrm{~Hz}, 200 \mathrm{nV} \mathrm{V}_{\text {RMS }}$ Noise at 6.9 Hz , $0.0005 \%$ INL, Up to 3.5 kHz Output Rate |
| LTC2444/LTC2445 <br> LTC2448/LTC2449 | 8-/16-Channel, Differential Input, High Speed/Low Noise, 24-Bit, No Latency $\Delta \Sigma$ ADC | $2 \mu \mathrm{~V}_{\text {RMS }}$ Noise at $1.76 \mathrm{kHz}, 200 \mathrm{n} \mathrm{V}_{\text {RMS }}$ Noise at 13.8 Hz , $0.0005 \%$ INL, Up to 8 kHz Output Rate |
|  |  | 24467 |


[^0]:    *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for parts specified with wider operating temperature ranges.

[^1]:    *Default at power up

