#### 查询MAX1535D供应商

19-3261; Rev 2; 10/05

EVALUATION KIT AVAILABLE

# Highly Integrated Level 2 SMBus Battery Chargers

## **General Description**

The MAX1535B/MAX1535C/MAX1535D are highly integrated, multichemistry battery chargers that simplify construction of advanced smart chargers with a minimum number of external components. They use Intel's system management bus (SMBus™) to control the charge voltage, charge current, and the maximum current drawn from the AC adapter. High efficiency is achieved through use of a constant off-time step-down topology with synchronous rectification.

In addition to support of the Smart-Battery-Charger Specifications Rev 1.1, the MAX1535B/MAX1535C/ MAX1535D include additional features. The maximum current drawn from the AC adapter is programmable to avoid overloads when supplying the load and the battery charger simultaneously. This enables the user to reduce the cost of the AC adapter. The MAX1535B/MAX1535C/ MAX1535D provide a digital output that indicates the presence of an AC adapter. Based on the presence or absence of the AC adapter, the MAX1535B/MAX1535C/ MAX1535D automatically select the appropriate source for supplying power to the system by controlling two external p-channel MOSFETs. Under system control, the MAX1535B/MAX1535C/MAX1535D allow the battery to undergo a relearning or conditioning cycle in which the battery is completely discharged through the system load and then recharged.

The MAX1535B/MAX1535C/MAX1535D are capable of charging 2, 3, or 4 lithium-ion (Li+) cells in series, providing charge currents as high as 8A. The DC-DC converter in the MAX1535B/MAX1535C/MAX1535D uses a high-side p-channel switch with an n-channel synchronous rectifier. The charge current and input current-limit sense amplifiers have low input-offset errors and can use small-value sense resistors (0.01 $\Omega$ , typ).

The MAX1535B/MAX1535C/MAX1535D are available in a 5mm x 5mm, 32-pin, thin QFN package and operate over the extended -40°C to +85°C temperature range. An evaluation kit is available to reduce design time.

## **Applications**

Notebook and Subnotebook Computers

Portable Equipment with Rechargeable Batteries

SMBus is a trademark of Intel Corp.

PDF

MIXIM

#### **Features**

 Compliant with Level 2 Smart-Battery-Charger Specifications Rev 1.1

捷多邦,专业PCB打样工厂,24小时加急出货

- Intel SMBus 2-Wire Serial Interface
- ±0.5% Charge-Voltage Accuracy
- 11-Bit Charge-Voltage Resolution
- ±3% Input Current-Limit Accuracy
- Use Small (10mΩ) Current-Sense Resistors
- ♦ 8A Maximum Charge Current
- 6-Bit Input and Charge-Current Resolution
- 8V to 28V Input Voltage Range
- 175s Charge Safety Timer
- Automatic Selection of System Power Source
- Charge Any Battery Chemistry (Li+, NiCd, NiMH, Lead Acid, etc.)

## \_Ordering Information

| PART        | TEMP RANGE     | PIN-<br>PACKAGE            | PKG<br>CODE |
|-------------|----------------|----------------------------|-------------|
| MAX1535BETJ | -40°C to +85°C | 32 Thin QFN<br>(5mm x 5mm) | T3255-4     |

Ordering Information continued at end of data sheet.

## **Pin Configuration**



\_\_\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at

## **ABSOLUTE MAXIMUM RATINGS**

| DCIN, CSSP, CSSN, SRC, ACOK to GND                | 0.3V to +30V                    |
|---------------------------------------------------|---------------------------------|
| DHIV to SRC                                       | 6V to +0.3V                     |
| DHI, PDL, PDS to GND                              | 0.3V to V <sub>SRC</sub> + 0.3V |
| BATT, CSIP, CSIN to GND                           | -0.3V to +20V                   |
| CSIP to CSIN, or CSSP to CSSN                     | -0.3V to +0.3V                  |
| CCI, CCS, CCV, DAC, REF to GND                    | 0.3V to V <sub>LDO</sub> + 0.3V |
| V <sub>DD</sub> , ACIN, SCL, SDA, DLOV, LDO, THM, | ĪNT, IMAX,                      |
| VMAX to GND                                       | -0.3V to +6V                    |
| DLOV to LDO                                       | -0.3V to +0.3V                  |

| DLO to PGND<br>PGND to GND<br>LDO Short-Circuit Current | 0.3V to +0.3V     |
|---------------------------------------------------------|-------------------|
|                                                         |                   |
| Continuous Power Dissipation ( $T_A = +70^{\circ}$      |                   |
| 32-Pin Thin QFN (derate 21.3mW/°C at                    | ove +70°C) 1702mW |
| Operating Temperature Range                             | 40°C to +85°C     |
| Junction Temperature                                    | +150°C            |
| Storage Temperature Range                               |                   |
| Lead Temperature (soldering, 10s)                       |                   |
|                                                         |                   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                         | CONDITIONS                                                                                  | MIN    | ТҮР    | МАХ    | UNITS |
|---------------------------------------------------|---------------------------------------------------------------------------------------------|--------|--------|--------|-------|
| CHARGE-VOLTAGE REGULATIO                          | N                                                                                           |        |        |        |       |
|                                                   | ChargeVoltage() = 0x41A0 and 0x3130                                                         | -0.5   |        | +0.5   |       |
| Charge-Voltage Accuracy                           | ChargeVoltage() = 0x20D0                                                                    | -0.8   |        | +0.8   | %     |
|                                                   | ChargeVoltage() = 0x1060                                                                    | -1.0   |        | +1.0   |       |
|                                                   | ChargeVoltage() = 0x41A0                                                                    | 16.716 | 16.800 | 16.884 |       |
| Full-Charge Voltage                               | ChargeVoltage() = 0x3130                                                                    | 12.529 | 12.592 | 12.655 | V     |
|                                                   | ChargeVoltage() = 0x20D0                                                                    | 8.332  | 8.400  | 8.468  | V     |
|                                                   | ChargeVoltage() = 0x1060                                                                    | 4.150  | 4.192  | 4.234  |       |
| CHARGE-CURRENT REGULATION                         | ON                                                                                          |        |        |        |       |
| CSIP-to-CSIN Full-Scale Current-<br>Sense Voltage | V <sub>BATT</sub> = 12V                                                                     | 76.60  | 80.64  | 84.67  | mV    |
| Compliance Current Accuracy                       | $10m\Omega$ sense resistor (R2 in Figure 1) between CSIP and CSIN; ChargeCurrent() = 0x1F80 | -5     |        | +5     | %     |
|                                                   | $10m\Omega$ sense resistor (R2 in Figure 1) between CSIP and CSIN; ChargeCurrent() = 0x1F80 | 7.660  | 8.064  | 8.467  | A     |
| Charge Current                                    | $10m\Omega$ sense resistor (R2 in Figure 1) between CSIP and CSIN; ChargeCurrent() = 0x0080 |        | 128    |        | mA    |
| BATT/CSIP/CSIN Input Voltage<br>Range             |                                                                                             | 0      |        | 19     | V     |
|                                                   | V <sub>DCIN</sub> = 0V, or charger not switching                                            |        | 0.1    | 1.0    |       |
| CSIP/CSIN Input Current                           | V <sub>CSIP</sub> = V <sub>CSIN</sub> = 12V                                                 |        | 300    | 700    | μA    |
| INPUT-CURRENT REGULATION                          |                                                                                             |        |        |        |       |
| CSSP-to-CSSN Full-Scale<br>Current-Sense Voltage  | V <sub>DCIN</sub> = 18V                                                                     | 104.5  | 110.0  | 115.5  | mV    |

# MAX1535B/MAX1535C/MAX1535D

# Highly Integrated Level 2 SMBus Battery Chargers

## **ELECTRICAL CHARACTERISTICS (continued)**

| Input Current-Limit Accuracy         CSSN: InputCurrent() = 0x1000 (8.192A)         -6.5         +6.5           10mΩ sense resistor (R1 in Figure 1) between CSSP and<br>CSSN: InputCurrent() = 0x0800 (4.096A)         -6.5         +6.5           POR (InputCurrent() = 0x0800)         256         r           CSSP/CSSN Input Voltage Range         8         28           CSSP/CSSN Input Current         VDCIN = 0V         0.1         1.0           SUPPLY AND LINEAR REGULATOR         0000         300         750           DCIN Input Voltage Range         8         28           DCIN Undervoltage-Lockout Trip         DCIN falling         7.0         7.4           Point         DCIN resing         0.1         1.0           BATT Input Current         VBATT = 19V, VDCIN = 0V, or charger not switching         0.1         1.0           VBATT = 2V to 19V, VDCIN = 0V, or charger not switching         0.1         1.0         100           UDO Undervoltage Lockout Trip         VDCIN < 28V, no load         5.25         5.40         5.50           LDO Load Regulation         0 < I_LO < 10mA         34         100         r           LDO Undervoltage Lockout Trip         VDCIN = 8V         3.20         4.00         5.15           VDD Range         2.5         2.7                                                                                                                                                                                                                  | PARAMETER                             | CONDITIONS                                                                                 | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Input Current-Limit Accuracy         CSSN: InputCurrent() = 0x1000 (8.192A)         -3         +3           10mQ sense resistor (R1 in Figure 1) between CSSP and<br>CSSN; InputCurrent() = 0x0800 (4.096A)         -6.5         +6.5           POR (InputCurrent() = 0x0800)         256         r           CSSP/CSSN Input Voltage Range         8         28           CSSP/CSSN Input Current         VDCIN = 0V         0.1         1.0           VCSSP = VCSSN = VDCIN > 8.0V         300         750         750           SUPPLY AND LINEAR REGULATOR         0.01 falling         7.0         7.4           Point         DCIN falling         7.50         7.85           DCIN Quiescent Current         8V < VDCIN < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                       |                                                                                            | -5    |       | +5    |       |
| $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Current-Limit Accuracy          |                                                                                            | -3    |       | +3    | %     |
| CSSP/CSSN Input Voltage Range         Number Notation         Number Notation |                                       |                                                                                            | -6.5  |       | +6.5  |       |
| VDCIN = 0V         0.1         1.0           CSSP/CSSN Input Current         VDCIN = 0V         300         750           SUPPLY AND LINEAR REGULATOR         300         750         300         750           DCIN Input Voltage Range         8         28           DCIN Undervoltage-Lockout Trip         DCIN falling         7.0         7.4           Point         DCIN vising         7.50         7.85           DCIN Quiescent Current         8V < VDCIN < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       | POR (InputCurrent() = 0x0080)                                                              |       | 256   |       | mA    |
| CSSP/CSSN Input Current $V_{CSP} = V_{CSN} = V_{DCIN} > 8.0V$ 300         750           SUPPLY AND LINEAR REGULATOR           DCIN Input Voltage Range         8         28           DCIN Undervoltage-Lockout Trip<br>Point         DCIN rising         7.0         7.4           DCIN Quiescent Current         8V < $V_{DCIN} < 28V$ 2.7         6.0         r           BATT Input Current $V_{BATT} = 19V, V_{DCIN} = 0V, or charger not switching         0.1         1.0         1.0           LDO Output Voltage         8V < V_{DCIN} < 28V         2.55         5.40         5.50         1.00           LDO Load Regulation         0 < I_LDO < 10mA         3.4         100         r           LDO Undervoltage Lockout TripPoint         V_{DCIN} = 8V S.20 2.7 5.5 5.40 5.15           VDD Range         2.7 5.5 7.0 7.4 7.50 7.50           VDD Range         2.7 5.5 7.40 7.50 7.50 7.50           VDD QUEO Rising Threshold         V_{DCIN} = 8V 3.20 4.00 5.15 7.55           VDD QUEO Rising Threshold         V_{DCIN} < 6V, V_{DD} = 5.5V, V_{SCL} = V$                                                                                                                                                                                                                                                                                                                                                                                                                                               | CSSP/CSSN Input Voltage Range         |                                                                                            | 8     |       | 28    | V     |
| VCSSP = VCSSN = VDCIN > 8.0V         300         750           SUPPLY AND LINEAR REGULATOR           DCIN Input Voltage Range         8         28           DCIN Undervoltage-Lockout Trip<br>Point         DCIN falling         7.0         7.4           DCIN Quiescent Current         8V < VDCIN < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       | V <sub>DCIN</sub> = 0V                                                                     |       | 0.1   | 1.0   | μA    |
| DCIN Input Voltage Range         8         28           DCIN Undervoltage-Lockout Trip<br>Point         DCIN falling         7.0         7.4           DCIN Quiescent Current         8V < VDCIN < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                       | $V_{CSSP} = V_{CSSN} = V_{DCIN} > 8.0V$                                                    |       | 300   | 750   | μΑ    |
| DCIN Undervoltage-Lockout Trip<br>Point         DCIN falling         7.0         7.4           DCIN Quiescent Current         8V < V_DCIN < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SUPPLY AND LINEAR REGULAT             | OR                                                                                         |       |       |       |       |
| Doint         DCIN rising         7.50         7.85           DCIN Quiescent Current         8V < V <sub>DCIN</sub> < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DCIN Input Voltage Range              |                                                                                            | 8     |       | 28    | V     |
| Point         DCIN rising         7.50         7.85           DCIN Quiescent Current         8V < V <sub>DCIN</sub> < 28V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DCIN Undervoltage-Lockout Trip        | DCIN falling                                                                               | 7.0   | 7.4   |       | V     |
| $\begin{array}{ c c c c c c } BATT Input Current & VBATT = 19V, VDCIN = 0V, or charger not switching & 0.1 & 1.0 \\ \hline VBATT = 2V to 19V, VDCIN > VBATT + 0.3V & 200 & 500 \\ \hline LDO Output Voltage & 8V < VDCIN < 28V, no load & 5.25 & 5.40 & 5.50 \\ \hline LDO Load Regulation & 0 < I_{LDO} < 10mA & 34 & 100 & r \\ \hline LDO Undervoltage Lockout Trip Point & V_{DCIN} = 8V & 3.20 & 4.00 & 5.15 \\ \hline VDD Range & 2.7 & 5.5 & V_{DD} UVLO Rising Threshold & 2.5 & 2.7 & V_{DD} UVLO Rising Threshold & 100 & r \\ \hline VDD Quiescent Current & V_{DCIN} < 6V, V_{DD} = 5.5V, V_{SCL} = V_{SDA} = 5.5V & 17 & 27 & r \\ \hline REF RERCE & & & & & \\ REF Output Voltage & 0 < I_{REF} < 500 \mu A & 4.083 & 4.096 & 4.109 & \\ REF Indervoltage-Lockout Trip Point & REF falling & 3.1 & 3.9 & \\ \hline TRIP POINTS & & & & \\ BATT POWER_FAIL Threshold & V_{DCIN} - V_{BATT, DCIN falling} & 50 & 100 & 150 & r \\ BATT POWER_FAIL Threshold & V_{DCIN} - VBATT, DCIN falling & 100 & 200 & 300 & r \\ \hline Hysteresis & & & & \\ \hline \end{tabular}$                                                                                                                                                                                                                                                                                                                                                                                                                                         | Point                                 | DCIN rising                                                                                |       | 7.50  | 7.85  | v     |
| BATT Input Current $V_{BATT} = 2V \text{ to } 19V, V_{DCIN} > V_{BATT} + 0.3V$ 200500LDO Output Voltage $8V < V_{DCIN} < 28V, \text{ no load}$ $5.25$ $5.40$ $5.50$ LDO Load Regulation $0 < I_{LDO} < 10mA$ $34$ $100$ $r$ LDO Undervoltage Lockout Trip<br>Point $V_{DCIN} = 8V$ $3.20$ $4.00$ $5.15$ VDD Range $2.7$ $5.5$ $2.7$ VDD Range $2.7$ $5.5$ $2.7$ VDD UVLO Rising Threshold $2.5$ $2.7$ $7$ VDD Quiescent Current $V_{DCIN} < 6V, V_{DD} = 5.5V, V_{SCL} = V_{SDA} = 5.5V$ $17$ $27$ REFERENCE $8FF$ Output Voltage $0 < I_{REF} < 500 \mu A$ $4.083$ $4.096$ $4.109$ REF Undervoltage-Lockout Trip<br>PointREF falling $3.1$ $3.9$ $3.1$ $3.9$ TRIP POINTSBATT POWER_FAIL Threshold $V_{DCIN} - V_{BATT}, DCIN falling$ $50$ $100$ $150$ $r$ BATT POWER_FAIL Threshold $V_{DCIN} - V_{BATT}, DCIN falling$ $50$ $100$ $150$ $r$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DCIN Quiescent Current                | 8V < V <sub>DCIN</sub> < 28V                                                               |       | 2.7   | 6.0   | mA    |
| LDO Output Voltage $V_{BATT} = 2V$ to 19V, $V_{DCIN} > V_{BATT} + 0.3V$ 200500LDO Output Voltage $8V < V_{DCIN} < 28V$ , no load $5.25$ $5.40$ $5.50$ LDO Load Regulation $0 < I_{LDO} < 10mA$ $34$ $100$ rLDO Undervoltage Lockout Trip<br>Point $V_{DCIN} = 8V$ $3.20$ $4.00$ $5.15$ VDD Range $2.7$ $5.5$ $V_{DD}$ UVLO Rising Threshold $2.5$ $2.7$ VDD UVLO Rising Threshold $2.5$ $2.7$ $5.5$ $V_{DD}$ UVLO Hysteresis $100$ rVDD UVLO Hysteresis $100$ $100$ $7$ $7$ $7$ REFERENCE $REF$ Output Voltage $0 < I_{REF} < 500 \mu A$ $4.083$ $4.096$ $4.109$ REF Undervoltage-Lockout Trip<br>PointREF falling $3.1$ $3.9$ $3.1$ $3.9$ REF Undervoltage-Lockout Trip<br>PointREF falling $50$ $100$ $150$ rBATT POWER_FAIL Threshold $V_{DCIN} - V_{BATT}$ , DCIN falling $50$ $100$ $150$ rBATT POWER_FAIL Threshold $V_{DCIN} - V_{BATT}$ , DCIN falling $50$ $100$ $300$ r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                       | $V_{BATT} = 19V, V_{DCIN} = 0V$ , or charger not switching                                 |       | 0.1   | 1.0   | μA    |
| LDO Load Regulation $0 < I_{LDO} < 10mA$ $34$ $100$ rLDO Undervoltage Lockout Trip<br>Point $V_{DCIN} = 8V$ $3.20$ $4.00$ $5.15$ V_DD Range $2.7$ $5.5$ $2.7$ $5.5$ V_DD UVLO Rising Threshold $2.5$ $2.7$ $7$ V_DD UVLO Hysteresis $100$ rV_DD Quiescent Current $V_{DCIN} < 6V, V_{DD} = 5.5V, V_{SCL} = V_{SDA} = 5.5V$ $17$ $27$ REFERENCE $17$ $27$ $17$ $27$ $17$ REF Output Voltage $0 < I_{REF} < 500 \mu A$ $4.083$ $4.096$ $4.109$ REF Undervoltage-Lockout Trip<br>PointREF falling $3.1$ $3.9$ $3.1$ RATT POWER_FAIL Threshold $V_{DCIN} - V_{BATT}, DCIN falling$ $50$ $100$ $150$ rBATT POWER_FAIL Threshold $V_{DCIN} - V_{BATT}, DCIN falling$ $100$ $200$ $300$ r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | BATT Input Current                    | $V_{BATT} = 2V$ to 19V, $V_{DCIN} > V_{BATT} + 0.3V$                                       |       | 200   | 500   |       |
| LDO Undervoltage Lockout Trip<br>Point         VDCIN = 8V         3.20         4.00         5.15           VDD Range         2.7         5.5            VDD UVLO Rising Threshold         2.5         2.7            VDD UVLO Hysteresis         100         rr            VDD Quiescent Current         VDCIN < 6V, VDD = 5.5V, VSCL = VSDA = 5.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LDO Output Voltage                    | 8V < V <sub>DCIN</sub> < 28V, no load                                                      | 5.25  | 5.40  | 5.50  | V     |
| Point         VDCIN = 8V         3.20         4.00         5.15           VDD Range         2.7         5.5            VDD UVLO Rising Threshold         2.5         2.7            VDD UVLO Hysteresis         100         r           VDD Quiescent Current         VDCIN < 6V, VDD = 5.5V, VSCL = VSDA = 5.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LDO Load Regulation                   | 0 < I <sub>LDO</sub> < 10mA                                                                |       | 34    | 100   | mV    |
| VDD UVLO Rising Threshold2.52.7VDD UVLO Hysteresis100rVDD Quiescent CurrentVDCIN < 6V, VDD = 5.5V, VSCL = VSDA = 5.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>S</b> .                            | V <sub>DCIN</sub> = 8V                                                                     | 3.20  | 4.00  | 5.15  | V     |
| V <sub>DD</sub> UVLO Hysteresis         100         r           V <sub>DD</sub> Quiescent Current         V <sub>DCIN</sub> < 6V, V <sub>DD</sub> = 5.5V, V <sub>SCL</sub> = V <sub>SDA</sub> = 5.5V         17         27         1 <b>REFERENCE</b> REF Output Voltage         0 < I <sub>REF</sub> < 500µA         4.083         4.096         4.109           REF Undervoltage-Lockout Trip<br>Point         REF falling         3.1         3.9         3.1         3.9 <b>TRIP POINTS</b> BATT POWER_FAIL Threshold         V <sub>DCIN</sub> - V <sub>BATT</sub> , DCIN falling         50         100         150         r           BATT POWER_FAIL Threshold         V <sub>DCIN</sub> - V <sub>BATT</sub> , DCIN falling         100         200         300         r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>DD</sub> Range                 |                                                                                            | 2.7   |       | 5.5   | V     |
| VDD Quiescent CurrentVDCIN < 6V, VDD = 5.5V, VSCL = VSDA = 5.5V1727 <b>REFERENCE</b> REF Output Voltage $0 < I_{REF} < 500\mu A$ $4.083$ $4.096$ $4.109$ REF Undervoltage-Lockout Trip<br>PointREF falling $3.1$ $3.9$ <b>TRIP POINTS</b> BATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling $50$ $100$ $150$ rBATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling $100$ $200$ $300$ r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>DD</sub> UVLO Rising Threshold |                                                                                            |       | 2.5   | 2.7   | V     |
| REFERENCEREF Output Voltage0 < I_{REF} < 500 µA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>DD</sub> UVLO Hysteresis       |                                                                                            |       | 100   |       | mV    |
| REF Output Voltage0 < I_{REF} < 500 µA4.0834.0964.109REF Undervoltage-Lockout Trip<br>PointREF falling3.13.9TRIP POINTSBATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling50100150rBATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling100200300r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>DD</sub> Quiescent Current     | V <sub>DCIN</sub> < 6V, V <sub>DD</sub> = 5.5V, V <sub>SCL</sub> = V <sub>SDA</sub> = 5.5V |       | 17    | 27    | μA    |
| REF Undervoltage-Lockout Trip<br>PointREF falling3.13.9TRIP POINTSBATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling50100150rBATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling100200300r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | REFERENCE                             |                                                                                            |       |       |       |       |
| PointREF failing3.13.9TRIP POINTSBATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling50100150rBATT POWER_FAIL Threshold100200300r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | REF Output Voltage                    | 0 < I <sub>REF</sub> < 500μA                                                               | 4.083 | 4.096 | 4.109 | V     |
| BATT POWER_FAIL ThresholdVDCIN - VBATT, DCIN falling50100150rBATT POWER_FAIL Threshold<br>Hysteresis100200300r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | REF falling                                                                                |       | 3.1   | 3.9   | V     |
| BATT POWER_FAIL Threshold<br>Hysteresis 100 200 300 r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TRIP POINTS                           |                                                                                            |       |       |       |       |
| BATT POWER_FAIL Threshold<br>Hysteresis100200300r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BATT POWER_FAIL Threshold             | V <sub>DCIN</sub> - V <sub>BATT</sub> , DCIN falling                                       | 50    | 100   | 150   | mV    |
| ACIN Threshold ACIN rising 1.000 0.049 0.120                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                                     |                                                                                            | 100   | 200   | 300   | mV    |
| AGIN THESHOLD I 1.900 2.048 2.130                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ACIN Threshold                        | ACIN rising                                                                                | 1.966 | 2.048 | 2.130 | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ACIN Threshold Hysteresis             |                                                                                            | 10    |       | 30    | mV    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                       | $V_{ACIN} = 2.048V$                                                                        |       |       |       | μA    |

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                  | CONDITIONS                                                                 | MIN    | ТҮР    | MAX    | UNITS |
|--------------------------------------------|----------------------------------------------------------------------------|--------|--------|--------|-------|
| SWITCHING REGULATOR                        |                                                                            |        |        |        |       |
|                                            | V <sub>BATT</sub> = 16.0, V <sub>DCIN</sub> = 21.0                         | 540    | 600    | 660    |       |
| Off-Time                                   | V <sub>BATT</sub> = 19.0, V <sub>DCIN</sub> = 21.0                         | 230    | 270    | 310    | ns    |
| DLOV Supply Current                        | ChargerMode() = 0x0001                                                     |        | 5      | 10     | μA    |
| Maximum Discontinuous Mode<br>Peak Current |                                                                            |        | 0.5    |        | А     |
| Battery Undervoltage Charge<br>Current     | V <sub>BATT</sub> = 2.6V                                                   |        | 128    |        | mA    |
| DHIV Output Voltage                        | With respect to SRC                                                        | -4.5   | -5.0   | -5.5   | V     |
| DHIV Sink Current                          |                                                                            | 10     |        |        | mA    |
| DHI On-Resistance Low                      | V <sub>DHI</sub> = V <sub>DHIV</sub> , I <sub>DHI</sub> = -10mA            |        | 4      | 7      | Ω     |
| DHI On-Resistance High                     | V <sub>DHI</sub> = V <sub>SRC</sub> , I <sub>DHI</sub> = 10mA              |        | 1      | 3      | Ω     |
| DLO On-Resistance High                     | $V_{DLOV} = 4.5V$ , $I_{DLO} = 100$ mA                                     |        | 4      | 7      | Ω     |
| DLO On-Resistance Low                      | $V_{DLOV} = 4.5V$ , $I_{DLO} = -100$ mA                                    |        | 1      | 3      | Ω     |
| ERROR AMPLIFIERS                           |                                                                            |        |        |        |       |
| GMV Transconductance                       | ChargeVoltage () = 0x41A0, VBATT = 16.8V                                   | 0.0625 | 0.1250 | 0.2500 | µA/mV |
| GMI Transconductance                       | ChargeCurrent () = 0x1F80, V <sub>CSIP</sub> - V <sub>CSIN</sub> = 80.64mV | 0.5    | 1      | 2      | µA/mV |
| GMS Transconductance                       | InputCurrent () = 0x1580, V <sub>CSSP</sub> - V <sub>CSSN</sub> = 110.08mV | 0.5    | 1      | 2      | µA/mV |
| CCI Clamp Voltage                          | $0.25V < V_{CCI} < 2.0V$                                                   | 150    | 300    | 600    | mV    |
| CCV Clamp Voltage                          | $0.25V < V_{CCV} < 2.0V$                                                   | 150    | 300    | 600    | mV    |
| CCS Clamp Voltage                          | $0.25V < V_{CCS} < 2.0V$                                                   | 150    | 300    | 600    | mV    |
| АСОК                                       |                                                                            |        |        |        |       |
| ACOK Input Voltage Range                   |                                                                            | 0      |        | 28     | V     |
| ACOK Sink Current                          | $V_{ACOK} = 0.4V, ACIN = 1.5V$                                             | 1      |        |        | mA    |
| ACOK Leakage Current                       | $V_{ACOK} = 28V, ACIN = 2.5V$                                              |        |        | 1      | μA    |
| PDS, PDL SWITCH CONTROL                    |                                                                            |        |        |        |       |
| PDS Switch Turn-Off Threshold              | DCIN with respect to BATT, DCIN falling                                    | 50     | 100    | 150    | mV    |
| PDL Switch Turn-On Threshold               | DCIN with respect to BATT, DCIN falling                                    | 50     | 100    | 150    | mV    |
| PDS Switch Threshold Hysteresis            | DCIN with respect to BATT                                                  |        | 200    |        | mV    |
| PDL Switch Threshold Hysteresis            | DCIN with respect to BATT                                                  |        | 200    |        | mV    |
| PDS Output Low Voltage, PDS<br>Below SRC   | IPDS = 0V                                                                  | 8      | 10     | 12     | V     |
| PDS Turn-On Current                        | PDS = SRC                                                                  | 6      | 12     |        | mA    |
| PDS Turn-Off Current                       | V <sub>PDS</sub> = V <sub>SRC</sub> - 2V, V <sub>DCIN</sub> = 16V          | 10     | 50     |        | mA    |
| PDL Turn-On Resistance                     | PDL = GND                                                                  | 50     | 100    | 150    | kΩ    |
| PDL Turn-Off Current                       | V <sub>CSSN</sub> - V <sub>PDL</sub> = 1.5V                                | 6      | 12     |        | mA    |
| PDL and PDS Transition Delay<br>Time       | PDS and PDL are unloaded                                                   | 4      | 10     | 15     | μs    |



# MAX1535B/MAX1535C/MAX1535D

# Highly Integrated Level 2 SMBus Battery Chargers

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                  | CONDITIONS                                          | MIN  | ТҮР | MAX              | UNITS                |
|--------------------------------------------|-----------------------------------------------------|------|-----|------------------|----------------------|
| PDL-to-PDS Switchover Time in Relearn Mode | PDS and PDL are unloaded                            | 4    | 10  | 16               | μs                   |
| MAXIMUM CHARGE-VOLTAGE S                   | ETTING                                              | •    |     |                  |                      |
| VBATT to VVMAX Ratio                       | V <sub>MAX</sub> = 2V, ChargeVoltage () = 0x4B00    | 4.95 | 5.0 | 5.05             | V/V                  |
| V <sub>MAX</sub> Input Voltage Range       |                                                     | 0    |     | V <sub>REF</sub> | V                    |
| V <sub>MAX</sub> Input Bias Current        | 0 < V <sub>VMAX</sub> < V <sub>REF</sub>            |      |     | 1                | μΑ                   |
| MAXIMUM CHARGE-CURRENT S                   | ETTING                                              |      |     |                  |                      |
| ICHARGE to VIMAX Ratio                     | V <sub>IMAX</sub> = 0.8V, ChargeCurrent () = 0x1F80 | 4.75 | 5   | 5.25             | A/V                  |
| IMAX Input Voltage Range                   |                                                     | 0    |     | VREF             | V                    |
| IMAX Input Bias Current                    | 0 < VIMAX < VREF                                    |      |     | 1                | μA                   |
| THERMISTOR COMPARATOR                      | ·                                                   |      |     |                  |                      |
| Thermistor Overrange Threshold             | V <sub>DD</sub> = 2.7V to 5.5V, THM falling         | 89.5 | 91  | 92.5             | % of V <sub>DD</sub> |
| Thermistor Cold Threshold                  | V <sub>DD</sub> = 2.7V to 5.5V, THM falling         | 73.5 | 75  | 76.5             | % of V <sub>DD</sub> |
| Thermistor Hot Threshold                   | V <sub>DD</sub> = 2.7V to 5.5V, THM falling         | 21.5 | 23  | 24.5             | % of V <sub>DD</sub> |
| Thermistor Underrange<br>Threshold         | $V_{DD}$ = 2.7V to 5.5V, THM falling                | 3.5  | 5   | 6.5              | % of V <sub>DD</sub> |
| Thermistor Comparator<br>Hysteresis        | All four comparators, $V_{DD} = 2.7V$ to 5.5V       |      | 50  |                  | mV                   |
| SMBus INTERFACE LEVEL SPEC                 | CIFICATIONS (V <sub>DD</sub> = 2.7V to 5.5V)        |      |     |                  |                      |
| SDA/SCL Input Low Voltage                  | V <sub>DD</sub> = 2.7V to 5.5V                      |      |     | 0.8              | V                    |
| SDA/SCL Input High Voltage                 | V <sub>DD</sub> = 2.7V to 5.5V                      | 2.1  |     |                  | V                    |
| SDA/SCL Input Bias Current                 | V <sub>DD</sub> = 2.7V to 5.5V                      | -1   |     | +1               | μA                   |
| SDA, INT Output Sink Current               | VSDA = 0.4V                                         | 6    |     |                  | mA                   |
| INT Output High Leakage Current            | $V_{\overline{INT}} = 5.5V$                         |      |     | 1                | μA                   |
| INT Output Low Voltage                     | IINT = 1mA                                          |      | 25  | 200              | mV                   |
| SMBus TIMING SPECIFICATIONS                | S (V <sub>DD</sub> = 2.7V to 5.5V)                  |      |     |                  |                      |
| SMBus Frequency                            |                                                     | 10   |     | 100              | kHz                  |
| SMBus Free Time                            |                                                     | 4.7  |     |                  | μs                   |
| Start Condition Setup Time from SCL        |                                                     | 4.7  |     |                  | μs                   |
| Start Condition Hold Time from SCL         |                                                     | 4    |     |                  | μs                   |
| Stop Condition Setup Time from SCL         |                                                     | 4    |     |                  | μs                   |
| SDA Hold Time from SCL                     |                                                     | 300  |     |                  | ns                   |
| SDA Setup Time from SCL                    |                                                     | 250  |     |                  | ns                   |
| SCL Low Timeout                            | (Note 1)                                            | 25   |     | 35               | ms                   |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{DCIN} = V_{CSSP} = V_{CSSN} = 18V$ ,  $V_{BATT} = V_{CSIP} = V_{CSIN} = 12V$ ,  $V_{DD} = 3.3V$ , ACIN = PGND = GND, LDO = DLOV, VMAX = IMAX = REF,  $C_{LDO} = 1\mu$ F,  $C_{DHIV} = 0.1\mu$ F,  $C_{REF} = 1\mu$ F,  $T_A = 0^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                                                          | CONDITIONS | MIN | ТҮР | MAX | UNITS |
|------------------------------------------------------------------------------------|------------|-----|-----|-----|-------|
| SCL Low Period                                                                     |            | 4.7 |     |     | μs    |
| SCL High Period                                                                    |            | 4   |     |     | μs    |
| Maximum Charging Period<br>Without a ChargeVoltage() or<br>ChargeCurrent() Command |            | 140 | 175 | 210 | S     |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                         | CONDITIONS                                                                                                | MIN    | ТҮР | MAX    | UNITS |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------|-----|--------|-------|
| CHARGE-VOLTAGE REGULATI                           | ÓN                                                                                                        | •      |     |        |       |
|                                                   | ChargeVoltage() = 0x41A0 and 0x3130                                                                       | -1.6   |     | +1.6   |       |
| Charge-Voltage Accuracy                           | ChargeVoltage() = 0x20D0                                                                                  | -1.6   |     | +1.6   | %     |
|                                                   | ChargeVoltage() = 0x1060                                                                                  | -1.8   |     | +1.8   |       |
|                                                   | ChargeVoltage() = 0x41A0                                                                                  | 16.532 |     | 17.068 |       |
| Full-Charge Voltage                               | ChargeVoltage() = 0x3130                                                                                  | 12.390 |     | 12.794 | V     |
|                                                   | ChargeVoltage() = 0x20D0                                                                                  | 8.266  |     | 8.534  | V     |
|                                                   | ChargeVoltage() = 0x1060                                                                                  | 4.116  |     | 4.268  |       |
| CHARGE-CURRENT REGULATI                           | ON                                                                                                        |        |     |        |       |
| CSIP-to-CSIN Full-Scale Current-<br>Sense Voltage | V <sub>BATT</sub> = 12V                                                                                   | 72.58  |     | 88.70  | mV    |
| Compliance Current Accuracy                       | $10m\Omega$ sense resistor (R2 in Figure 1) between CSIP and CSIN; ChargeCurrent() = 0x1F80               | -10    |     | +10    | %     |
| Charge Current                                    | $10m\Omega$ sense resistor (R2 in Figure 1) between CSIP and CSIN; ChargeCurrent() = 0x1F80               | 7.258  |     | 8.870  | А     |
| BATT/CSIP/CSIN Input Voltage<br>Range             |                                                                                                           | 0      |     | 19     | V     |
| CSIP/CSIN Input Current                           | $V_{CSIP} = V_{CSIN} = 12V$                                                                               |        |     | 800    | μA    |
| INPUT-CURRENT REGULATION                          | ĺ                                                                                                         |        |     |        |       |
| CSSP-to-CSSN Full-Scale<br>Current-Sense Voltage  | V <sub>DCIN</sub> = 18V                                                                                   | 99     |     | 121    | mV    |
| Input Current-Limit Accuracy                      | $10m\Omega$ sense resistor (R1 in Figure 1) between CSSP and CSSN; InputCurrent() = 0x1580 (11.008A)      | -10    |     | +10    |       |
|                                                   | $10m\Omega$ sense resistor (R1 in Figure 1) between<br>CSSP and CSSN; InputCurrent() = 0x1000<br>(8.192A) | -8     |     | +8     | %     |
|                                                   | $10m\Omega$ sense resistor (R1 in Figure 1) between CSSP and CSSN; InputCurrent() = 0x0800 (4.096A)       | -10    |     | +10    |       |

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                               | CONDITIONS                                                                                 | MIN    | ТҮР | MAX    | UNITS |
|-----------------------------------------|--------------------------------------------------------------------------------------------|--------|-----|--------|-------|
| CSSP/CSSN Input Voltage Range           |                                                                                            | 8      |     | 28     | V     |
| CSSP/CSSN Input Current                 | $V_{CSSP} = V_{CSSN} = V_{DCIN} > 8.0V$                                                    |        |     | 800    | μA    |
| SUPPLY AND LINEAR REGULA                | TOR                                                                                        | ·      |     |        |       |
| DCIN Input Voltage Range                |                                                                                            | 8      |     | 28     | V     |
| DCIN Undervoltage-Lockout Trip          | DCIN falling                                                                               | 7.0    |     |        | N     |
| Point                                   | DCIN rising                                                                                |        |     | 7.85   | V     |
| DCIN Quiescent Current                  | 8V < V <sub>DCIN</sub> < 28V                                                               |        |     | 8      | mA    |
| BATT Input Current                      | $V_{BATT} = 2V$ to 19V, $V_{DCIN} > V_{BATT} + 0.3V$                                       |        |     | 800    | μA    |
| LDO Output Voltage                      | 8V < V <sub>DCIN</sub> < 28V, no load                                                      | 5.15   |     | 5.65   | V     |
| LDO Load Regulation                     | 0 < I <sub>LDO</sub> < 10mA                                                                |        |     | 100    | mV    |
| LDO Undervoltage-Lockout Trip<br>Point  | V <sub>DCIN</sub> = 8V                                                                     | 3.00   |     | 5.35   | V     |
| V <sub>DD</sub> Range                   |                                                                                            | 2.7    |     | 5.5    | V     |
| V <sub>DD</sub> Quiescent Current       | V <sub>DCIN</sub> < 6V, V <sub>DD</sub> = 5.5V, V <sub>SCL</sub> = V <sub>SDA</sub> = 5.5V |        |     | 27     | μA    |
| REFERENCE                               |                                                                                            | •      |     |        |       |
| REF Output Voltage                      | 0 < I <sub>REF</sub> < 500μA                                                               | 4.035  |     | 4.157  | V     |
| REF Undervoltage-Lockout Trip<br>Point  | REF falling                                                                                |        |     | 3.9    | V     |
| TRIP POINTS                             |                                                                                            | •      |     |        |       |
| BATT POWER_FAIL Threshold               | V <sub>DCIN</sub> - V <sub>BATT</sub> , DCIN falling                                       | 60     |     | 160    | mV    |
| BATT POWER_FAIL Threshold<br>Hysteresis |                                                                                            | 90     |     | 310    | mV    |
| ACIN Threshold                          | ACIN rising                                                                                | 1.966  |     | 2.129  | V     |
| ACIN Threshold Hysteresis               | -                                                                                          | 5      |     | 35     | mV    |
| SWITCHING REGULATOR                     |                                                                                            |        |     |        |       |
|                                         | V <sub>BATT</sub> = 16.0, V <sub>DCIN</sub> = 21.0                                         | 540    |     | 660    |       |
| Off-Time                                | V <sub>BATT</sub> = 19.0, V <sub>DCIN</sub> = 21.0                                         | 230    |     | 310    | ns    |
| DLOV Supply Current                     | ChargerMode() = 0x0001                                                                     |        |     | 10     | μΑ    |
| Battery Undervoltage Charge<br>Current  | V <sub>BATT</sub> = 2.6V                                                                   | 64     |     | 192    | mA    |
| DHIV Output Voltage                     | With respect to SRC                                                                        | -4.4   |     | -5.5   | V     |
| DHIV Sink Current                       |                                                                                            | 10     |     |        | mA    |
| DHI On-Resistance Low                   | V <sub>DHI</sub> = V <sub>DHIV</sub> , I <sub>DHI</sub> = -10mA                            |        |     | 7      | Ω     |
| DHI On-Resistance High                  | V <sub>DHI</sub> = V <sub>SRC</sub> , I <sub>DHI</sub> = 10mA                              |        |     | 3      | Ω     |
| DLO On-Resistance High                  | V <sub>DLOV</sub> = 4.5V, I <sub>DLO</sub> = 100mA                                         |        |     | 7      | Ω     |
| DLO On-Resistance Low                   | V <sub>DLOV</sub> = 4.5V, I <sub>DLO</sub> = -100mA                                        |        |     | 3      | Ω     |
| ERROR AMPLIFIERS                        |                                                                                            | ·      |     |        |       |
| GMV Transconductance                    | ChargeVoltage() = 0x41A0, V <sub>BATT</sub> = 16.8V                                        | 0.0625 | (   | 0.2500 | µA/mV |



## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                  | CONDITIONS                                                                | MIN  | ТҮР | МАХ  | UNITS                |
|--------------------------------------------|---------------------------------------------------------------------------|------|-----|------|----------------------|
| GMI Transconductance                       | ChargeCurrent() = 0x1F80, V <sub>CSIP</sub> - V <sub>CSIN</sub> = 80.64mV | 0.5  |     | 2.0  | µA/mV                |
| GMS Transconductance                       | InputCurrent() = 0x1580, V <sub>CSSP</sub> - V <sub>CSSN</sub> = 110.08mV | 0.5  |     | 2.0  | µA/mV                |
| CCI Clamp Voltage                          | 0.25V < V <sub>CCI</sub> < 2.0V                                           | 140  |     | 600  | mV                   |
| CCV Clamp Voltage                          | 0.25V < V <sub>CCV</sub> < 2.0V                                           | 140  |     | 600  | mV                   |
| CCS Clamp Voltage                          | 0.25V < V <sub>CCS</sub> < 2.0V                                           | 140  |     | 600  | mV                   |
| АСОК                                       |                                                                           |      |     |      |                      |
| ACOK Input Voltage Range                   |                                                                           | 0    |     | 28   | V                    |
| ACOK Sink Current                          | V <sub>ACOK</sub> = 0.4V, ACIN = 1.5V                                     | 1    |     |      | mA                   |
| PDS, PDL SWITCH CONTROL                    |                                                                           |      |     |      |                      |
| PDS Switch Turn-Off Threshold              | DCIN with respect to BATT, DCIN falling                                   | 40   |     | 160  | mV                   |
| PDL Switch Turn-On Threshold               | DCIN with respect to BATT, DCIN falling                                   | 40   |     | 160  | mV                   |
| PDS Output Low Voltage, PDS<br>Below SRC   | IPDS = 0                                                                  | 8    |     | 12   | V                    |
| PDS Turn-On Current                        | PDS = SRC                                                                 | 6    |     |      | mA                   |
| PDS Turn-Off Current                       | V <sub>PDS</sub> = V <sub>SRC</sub> - 2V, V <sub>DCIN</sub> = 16V         | 10   |     |      | mA                   |
| PDL Turn-On Resistance                     | PDL = GND                                                                 | 40   |     | 160  | kΩ                   |
| PDL Turn-Off Current                       | $V_{CSSN} - V_{PDL} = 1.5V$                                               | 6    |     |      | mA                   |
| PDL and PDS Transition Delay<br>Time       | PDS and PDL are unloaded                                                  | 4    |     | 15   | μs                   |
| PDL-to-PDS Switchover Time in Relearn Mode | PDS and PDL are unloaded                                                  | 4    |     | 16   | μs                   |
| MAXIMUM CHARGE-VOLTAGE                     | SETTING                                                                   |      |     |      | 1                    |
| VMAX Input Voltage Range                   |                                                                           | 0    |     | VREF | V                    |
| VMAX to V <sub>BATT</sub> Ratio            | V <sub>VMAX</sub> = 2V, ChargeVoltage() = 0x4B00                          | 4.9  |     | 5.1  | V/V                  |
| MAXIMUM CHARGE-CURRENT                     | SETTING                                                                   | 1    |     |      |                      |
| IMAX Input Voltage Range                   |                                                                           | 0    |     | VREF | V                    |
| IMAX to I <sub>CHARGE</sub> Ratio          | V <sub>IMAX</sub> = 0.8V, ChargeCurrent() = 0x1F80                        | 4.5  |     | 5.5  | A/V                  |
| THERMISTOR COMPARATOR                      |                                                                           | •    |     |      | •                    |
| Thermistor Overrange Threshold             | $V_{DD}$ = 2.7V to 5.5V, THM falling                                      | 89.5 |     | 92.5 | % of V <sub>DE</sub> |
| Thermistor Cold Threshold                  | $V_{DD}$ = 2.7V to 5.5V, THM falling                                      | 73.5 |     | 76.5 | % of V <sub>DE</sub> |
| Thermistor Hot Threshold                   | $V_{DD}$ = 2.7V to 5.5V, THM falling                                      | 21.5 |     | 24.5 | % of V <sub>DE</sub> |
| Thermistor Underrange Threshold            | $V_{DD} = 2.7V$ to 5.5V, THM falling                                      | 3.5  |     | 6.5  | % of V <sub>DE</sub> |
| SMBus INTERFACE LEVEL SPI                  | ECIFICATIONS (V <sub>DD</sub> = 2.7V TO 5.5V)                             |      |     |      |                      |
| SDA/SCL Input Low Voltage                  | V <sub>DD</sub> = 2.7V to 5.5V                                            |      |     | 0.8  | V                    |
| SDA/SCL Input High Voltage                 | V <sub>DD</sub> = 2.7V to 5.5V                                            | 2.15 |     |      | V                    |
| SDA, INT Output Sink Current               | VSDA = 0.4V                                                               | 6    |     |      | mA                   |
| INT Output Low Voltage                     | I <sub>INT</sub> = 1mA                                                    |      |     | 200  | mV                   |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{DCIN} = V_{CSSP} = V_{CSSN} = 18V$ ,  $V_{BATT} = V_{CSIP} = V_{CSIN} = 12V$ ,  $V_{DD} = 3.3V$ , ACIN = PGND = GND, LDO = DLOV, VMAX = IMAX = REF,  $C_{LDO} = 1\mu$ F,  $C_{DHIV} = 0.1\mu$ F,  $C_{REF} = 1\mu$ F,  $T_{A} = -40^{\circ}$ C to  $+85^{\circ}$ C, unless otherwise noted.) (Note 2)

| PARAMETER                                                                          | CONDITIONS                          | MIN | TYP | MAX | UNITS |
|------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|-------|
| SMBus TIMING SPECIFICATION                                                         | IS (V <sub>DD</sub> = 2.7V TO 5.5V) |     |     |     |       |
| SMBus Frequency                                                                    |                                     | 10  |     | 100 | kHz   |
| SMBus Free Time                                                                    |                                     | 4.7 |     |     | μs    |
| Start Condition Setup Time from SCL                                                |                                     | 4.7 |     |     | μs    |
| Start Condition Hold Time from SCL                                                 |                                     | 4   |     |     | μs    |
| Stop Condition Setup Time from SCL                                                 |                                     | 4   |     |     | μs    |
| SDA Hold Time from SCL                                                             |                                     | 300 |     |     | ns    |
| SDA Setup Time from SCL                                                            |                                     | 250 |     |     | ns    |
| SCL Low Timeout                                                                    | (Note 1)                            | 25  |     | 35  | ms    |
| SCL Low Period                                                                     |                                     | 4.7 |     |     | μs    |
| SCL High Period                                                                    |                                     | 4   |     |     | μs    |
| Maximum Charging Period<br>Without a ChargeVoltage() or<br>ChargeCurrent() Command |                                     | 130 |     | 220 | S     |

Note 1: Devices participating in a transfer time out when any clock low exceeds the 25ms minimum timeout period. Devices that have detected a timeout condition must reset the communication no later than the 35ms maximum timeout period. Both a master and a slave must adhere to the maximum value specified as it incorporates the cumulative stretch limit for both a master (10ms) and a slave (25ms).

Note 2: Specifications to -40°C are guaranteed by design, not production tested.



**Typical Operating Characteristics** 

#### **Typical Operating Characteristics (continued)** (Circuit of Figure 1, V<sub>DCIN</sub> = 20V, T<sub>A</sub> = +25°C, unless otherwise noted.) **EFFICIENCY vs. CHARGE CURRENT** (CONSTANT-CURRENT MODE) FREQUENCY vs. VIN - VBATT **CHARGE-VOLTAGE ACCURACY** 1.0 CHARGE VOLTAGE ERROR (%) 0.5 VCHARGE = 8.4V FREQUENCY (kHz) EFFICIENCY (%) V<sub>CHARGE</sub> = 12.6V V<sub>CHARGE</sub> = 16.8V -0.5 -1.0 CHARGE CURRENT (A) CHARGEVOLTAGE() CODE (V) V<sub>IN</sub> - V<sub>BATT</sub> (V) **INPUT/CHARGE CURRENT CHARGE-CURRENT ACCURACY** vs. SYSTEM LOAD CURRENT **INPUT-CURRENT ACCURACY** 5.0 2.5 CHARGECURRENT() = 4A INPUTCURRENT() = 6A CHARGE-CURRENT ERROR (%) INPUT/CHARGE CURRENT (A) **NPUT CURRENT ERROR (%)** 2.5 INPUT CURRENT -2.5 -2.5 -5.0 CHARGE CURRENT -5.0 -7.5 CHARGECURRENT() SETTING (A) INPUTCURRENT() SETTING (A) SYSTEM LOAD CURRENT (A) **MAXIMUM CHARGE VOLTAGE vs. IMAX MAXIMUM CHARGE CURRENT vs. VMAX** MAXIMUM CHARGE CURRENT (A) MAXIMUM CHARGE VOLTAGE (V) SLOPE ≈ 5V/V SLOPE ≈ 5A/V

VMAX VOLTAGE (V)



IMAX VOLTAGE (V)

## **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                                                                                                       |  |  |  |  |  |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1   | DCIN            | DC Supply Voltage Input. Bypass DCIN to power ground (PGND) with a 1µF ceramic capacitor.                                                                                                      |  |  |  |  |  |
| 2   | LDO             | regulator is supplied from DCIN. Bypass LDO with a 1µF ceramic capacitor to GND.                                                                                                               |  |  |  |  |  |
| 3   | ACIN            | AC Adapter Detect Input. This uncommitted comparator input can be used to detect if the AC adapter voltage is available for charging.                                                          |  |  |  |  |  |
| 4   | REF             | 4.096V (Typical) Reference Voltage Output. Bypass REF with a 1µF ceramic capacitor to GND.                                                                                                     |  |  |  |  |  |
| 5   | GND             | Analog Ground                                                                                                                                                                                  |  |  |  |  |  |
| 6   | CCS             | Input Current-Limit Regulation Loop Compensation Point. Connect a 0.01µF capacitor to GND.                                                                                                     |  |  |  |  |  |
| 7   | CCI             | Charge-Current Regulation Loop Compensation Point. Connect a 0.01µF capacitor to GND.                                                                                                          |  |  |  |  |  |
| 8   | CCV             | Charge-Voltage Regulation Loop Compensation Point. Connect a 20k $\Omega$ resistor in series with a 0.01µF capacitor to GND.                                                                   |  |  |  |  |  |
| 9   | VMAX            | Analog Control Input for Setting the Maximum Charge Voltage. The maximum charge voltage can never go above the limit set by VMAX. The ratio of maximum charge voltage to VMAX voltage is 5V/V. |  |  |  |  |  |
| 10  | IMAX            | Analog Control Input for Setting the Maximum Charge Current. The maximum charge current can never go above the limit set by IMAX. The ratio of maximum charge current to IMAX voltage is 5A/V. |  |  |  |  |  |
| 11  | DAC             | DAC Voltage Output. Bypass DAC with a 0.1µF ceramic capacitor to GND.                                                                                                                          |  |  |  |  |  |
| 12  | V <sub>DD</sub> | Logic Circuitry Supply Voltage Input. The voltage range of V <sub>DD</sub> is 2.7V to 5.5V.                                                                                                    |  |  |  |  |  |
| 13  | THM             | Thermistor Voltage Input                                                                                                                                                                       |  |  |  |  |  |
| 14  | SDA             | SMBus Data Input/Output. SDA is an open-drain output. An external pullup resistor is needed.                                                                                                   |  |  |  |  |  |
| 15  | SCL             | SMBus Clock Input. An external pullup resistor is needed.                                                                                                                                      |  |  |  |  |  |
| 16  | ĪNT             | Interrupt Output. INT is an open-drain output. An external pullup resistor is needed.                                                                                                          |  |  |  |  |  |
| 17  | I.C.            | Internally Connected Pin. Leave it unconnected or connect it to ground.                                                                                                                        |  |  |  |  |  |
| 18  | GND             | Analog Ground                                                                                                                                                                                  |  |  |  |  |  |
| 19  | BATT            | Battery Voltage Input                                                                                                                                                                          |  |  |  |  |  |
| 20  | CSIN            | Negative Input to the Charge Current-Sense Amplifier                                                                                                                                           |  |  |  |  |  |
| 21  | CSIP            | Positive Input to the Charge Current-Sense Amplifier. Connect a $10m\Omega$ current-sense resistor from CSIP to CSIN.                                                                          |  |  |  |  |  |
| 22  | PGND            | Power Ground                                                                                                                                                                                   |  |  |  |  |  |
| 23  | DLO             | Low-Side Power MOSFET Gate Driver Output. Connect DLO to the gate of the low-side n-channel MOSFET.                                                                                            |  |  |  |  |  |
| 24  | DLOV            | Low-Side Gate Driver Supply. Bypass DLOV with a 0.1µF ceramic capacitor to PGND.                                                                                                               |  |  |  |  |  |
| 25  | DHIV            | High-Side Gate Driver Supply. Bypass DHIV with a 0.1µF ceramic capacitor to SRC.                                                                                                               |  |  |  |  |  |
| 26  | DHI             | High-Side Power MOSFET Gate Driver Output. Connect DHI to the gate of the high-side p-channel MOSFET.                                                                                          |  |  |  |  |  |
| 27  | SRC             | Source Connection for PDS and PDL Switch Drivers                                                                                                                                               |  |  |  |  |  |
| 28  | CSSN            | Negative Input to the Input Current-Limit Sense Amplifier                                                                                                                                      |  |  |  |  |  |
| 29  | CSSP            | Positive Input to the Input Current-Limit Sense Amplifier. Connect a $10m\Omega$ current-sense resistor from CSSN.                                                                             |  |  |  |  |  |
| 30  | PDL             | System Load P-Channel MOSFET Switch Driver Output. When the part is powered down, the PDL output is pulled to ground through an internal $100$ k $\Omega$ resistor.                            |  |  |  |  |  |
| 31  | PDS             | Power Source P-Channel MOSFET Switch Driver Output. When the part is powered down, the PDS output is pulled to SRC through an internal $1M\Omega$ resistor.                                    |  |  |  |  |  |
| 32  | ACOK            | AC Detect Output. This high-voltage open-drain output pulls low when ACIN is less than REF/2.                                                                                                  |  |  |  |  |  |

## **Detailed Description**

The MAX1535B/MAX1535C/MAX1535D include all the functions necessary to charge Li+, NiMH, and NiCd smart batteries. A high-efficiency, synchronous-rectified, step-down DC-DC converter is used to implement a precision constant-current, constant-voltage charger with input current limiting. The DC-DC converter uses an external p-channel MOSFET as the buck switch and an external n-channel MOSFET as the synchronous rectifier to convert the input voltage to the required charge current and voltage. The charge current and input current-limit sense amplifiers have low input-offset errors and can use small-value sense resistors.

The MAX1535B/MAX1535C/MAX1535D feature a voltage-regulation loop (CCV) and two current-regulation loops (CCI and CCS). The loops operate independently of each other. The CCV voltage-regulation loop monitors BATT to ensure that its voltage never exceeds the voltage set by the ChargeVoltage() command. The CCI battery current-regulation loop monitors current delivered to BATT to ensure that it never exceeds the current limit set by the ChargeCurrent() command. The charge current-regulation loop is in control as long as the BATT voltage is below the set point. When the BATT voltage reaches its set point, the voltage-regulation loop takes control and maintains the battery voltage at the set point. A third loop (CCS) takes control and reduces the charge current when the sum of the system load and the input current to the charger exceeds the power-source current limit set by the InputCurrent() command. The MAX1535B/MAX1535C/MAX1535D also allow the user to clamp the programmed charge current and charge voltage. This feature effectively avoids damage to the battery if the charger was programmed with invalid data.

Based on the presence or absence of the AC adapter, the MAX1535B/MAX1535C/MAX1535D automatically select the appropriate source for supplying power to the system. A p-channel load switch controlled from the PDL output and a similar p-channel source switch controlled from the PDS output are used to implement this function. The MAX1535B/MAX1535C/MAX1535D can be programmed by a microcontroller ( $\mu$ C) to perform a relearning, or conditioning, cycle in which the battery is isolated from the charger and completely discharged through the system load. When the battery reaches 100% depth of discharge, it is recharged to full capacity (contact the battery-pack manufacturers for the 100% depth of discharge threshold).

The circuit shown in Figure 1 demonstrates a typical application for smart-battery systems.

#### Setting Charge Voltage

The SMBus specification allows for a 16-bit ChargeVoltage() command that translates to a 1mV LSB and a 65.535V full-scale voltage; therefore, the ChargeVoltage() code corresponds to the output voltage in millivolts. The MAX1535B/MAX1535C/MAX1535D ignore the first 4 LSBs, and uses the next 11 bits to control the voltage DAC. The charge voltage range of the MAX1535B/MAX1535C/MAX1535D is 0 to 19.200V. All codes requesting charge voltage greater than 19.200V result in a voltage setting of 19.200V. All codes requesting charge voltage below 1.024V result in a voltage set point of zero, which terminates charging.

The VMAX pin can be used to set an upper limit to the charge voltage. This feature supercedes the value set with the ChargeVoltage() command when charge voltage is greater than V<sub>CHARGE\_MAX</sub>. The voltage range of VMAX is from 0 to V<sub>REF</sub>. The maximum charge voltage can be related to the voltage on VMAX using the following equation:

$$V_{CHARGE_MAX} = \frac{5V}{V} \times V_{VMAX}$$

where VVMAX is the voltage on the VMAX pin.

#### Setting Charge Current

The SMBus specification allows for a 16-bit ChargeCurrent() command that translates to a 1mA LSB and a 65.535A full-scale current using a  $10m\Omega$ current-sense resistor (R2 in Figure 1). Equivalently, the ChargeCurrent() value sets the voltage across CSIP and CSIN inputs in 10µV per LSB increment. The MAX1535B/MAX1535C/MAX1535D ignore the first 7 LSBs and use the next 6 bits to control the current DAC. The charge-current range of the MAX1535B/ MAX1535C/MAX1535D is 0 to 8.064A using a  $10m\Omega$ current-sense resistor. All codes requesting charge current above 8.064A result in a current setting of 8.064A. All codes requesting charge current between 1mA to 128mA result in a current setting of 128mA. The default charge-current setting at power-on reset (POR) is also 128mA.

The IMAX pin can be used to set an upper limit to the charge current. This feature supercedes the value set with the ChargeCurrent() command when charge current is greater than I<sub>CHARGE\_MAX</sub>. The voltage range of IMAX is from 0 to V<sub>REF</sub>. The maximum charge current can be related to the voltage on IMAX using the following equation:

$$I_{CHARGE_MAX} = \frac{5A}{V} \times V_{IMAX}$$

where  $V_{\mbox{\scriptsize IMAX}}$  is the voltage on the  $\mbox{\scriptsize IMAX}$  pin.







Figure 1. Standard Application Circuit

| INPUT           | OPERATING STATES                                 |                                                 |                                |                          |                              |  |  |
|-----------------|--------------------------------------------------|-------------------------------------------------|--------------------------------|--------------------------|------------------------------|--|--|
| CONDITIONS      | AC PRESENT                                       | POWER FAIL                                      | BATTERY                        | BATT UNDERVOLTAGE        | V <sub>DD</sub> UNDERVOLTAGE |  |  |
| DCIN            | $V_{DCIN} > 7.5V$                                | V <sub>DCIN</sub> < V <sub>BATT</sub> +<br>0.3V | Х                              | Х                        | Х                            |  |  |
| ТНМ             | Х                                                | Х                                               | $V_{THM} < 0.91 \times V_{DD}$ | Х                        | Х                            |  |  |
| BATT            | . X V <sub>BATT</sub> > V <sub>DCIN</sub> - 0.3V |                                                 | Х                              | V <sub>BATT</sub> < 2.5V | Х                            |  |  |
| V <sub>DD</sub> | Х                                                | Х                                               | Х                              | Х                        | V <sub>DD</sub> < 2.5V       |  |  |

### **Table 1. Summary of Operating States**

X = Don't care.

#### Setting Input-Current Limit

The total input current, from a wall cube or other DC source, is the sum of the system supply current and the current required by the charger. The MAX1535B/MAX1535C/MAX1535D reduce the source current by decreasing the maximum charge current when the input current exceeds the set input current limit. This technique does not truly limit the input current. As the system supply current rises, the available charge current drops proportionally to zero. Thereafter, the total input current can increase without limit.

An internal amplifier compares the differential voltage between CSSP and CSSN to a scaled voltage set by the InputCurrent() command over the SMBus. The total input current is the sum of the device supply current, the charger input current, and the system load current. The device supply current is minimal (6mA, max) in comparison to the charger current and system load. The total input current can be estimated as follows:

 $I_{\text{INPUT}} = I_{\text{LOAD}} + \left[ (I_{\text{CHARGE}} \times V_{\text{BATT}}) / (V_{\text{IN}} \times \eta) \right]$ 

where  $\eta$  is the efficiency of the DC-to-DC converter (typically 85% to 95%).

The MAX1535B/MAX1535C/MAX1535D allow for a 16bit InputCurrent() command that translates to a 1mA LSB and a 65.535A full-scale current using a  $10m\Omega$ current-sense resistor (R1 in Figure 1). Equivalently, the InputCurrent() value sets the voltage across CSSP and CSSN inputs in 10µV per LSB increments. The MAX1535B/MAX1535C/MAX1535D ignore the first 7 LSBs and uses the next 6 bits to control the input-current DAC. The input-current range of the MAX1535B/ MAX1535C/MAX1535D is from 256mA to 11.004A. All codes requesting input current above 11.004A result in an input-current setting of 11.004A. All codes requesting input current between 1mA to 256mA result in an input-current setting of 256mA. The default input-currentlimit setting at POR is 256mA. When choosing the currentsense resistor R1, carefully calculate its power rating. Take into account variations in the system's load current



and the overall accuracy of the sense amplifier. Note that the voltage drop across R1 contributes additional power loss, which reduces efficiency.

System currents normally fluctuate as portions of the system are powered up or put to sleep. Without inputcurrent regulation, the input source must be able to deliver the maximum system current and the maximum charger-input current. By using the input-current-limit circuit, the output-current capability of the AC wall adapter can be lowered, reducing system cost.

#### **LDO Regulator**

An integrated low-dropout (LDO) linear regulator provides a 5.4V supply derived from DCIN, which can deliver at least 10mA of load current. The LDO powers the gate driver of the low-side n-channel MOSFET in the DC-DC converter. See the *MOSFET Drivers* section. The LDO also biases the 4.096V reference and most of the control circuitry. Bypass LDO to GND with a 1 $\mu$ F ceramic capacitor.

## **VDD** Supply

The V<sub>DD</sub> input provides power to the SMBus interface and the thermistor comparators. Connect V<sub>DD</sub> to LDO, or apply an external supply to V<sub>DD</sub> to keep the SMBus interface active while the supply to DCIN is removed.

#### **Operating Conditions**

Table 1 is a summary of the following four MAX1535B/ MAX1535C/MAX1535D operating states:

- AC present. When DCIN is greater than 7.5V, the AC adapter is considered to be present. In this condition, both the LDO and REF function properly and battery charging is allowed. The AC\_PRESENT bit (bit 15) in the ChargerStatus() register is set to 1.
- Power fail. When DCIN is less than BATT + 0.3V, the part is in the power-fail state since the charger does not have enough input voltage to charge the battery. In power fail, PDS turns off the input p-channel MOSFET switch and the POWER\_FAIL bit (bit 13) in the ChargerStatus() register is set to 1.





Figure 2. System Functional Diagram

MAX1535B/MAX1535C/MAX1535D

- Battery present. When THM is less than 91% of V<sub>DD</sub>, the battery is considered to be present. The MAX1535B/MAX1535C/MAX1535D use the THM pin to detect whether a battery is connected to the charger. When the battery is present, the BATTERY\_PRESENT bit (bit 14) in the ChargerStatus() register is set to 1.
- Battery undervoltage. When BATT is less than 2.5V, the battery is considered to be in an undervoltage state. This condition causes the charger to reduce its current compliance to 128mA. The content of the ChargeCurrent() register is unaffected. The input current limit and the content of the InputCurrent() register are unaffected by battery undervoltage condition. When the BATT voltage exceeds 2.7V, normal charging resumes. ChargeVoltage() is unaffected and can be set as low as 1.024V.
- V<sub>DD</sub> undervoltage. When V<sub>DD</sub> is less than 2.5V, the V<sub>DD</sub> supply is considered to be in an undervoltage

state. The SMBus interface does not respond to commands. Coming out of the undervoltage condition, the part is in its POR state. No charging occurs when  $V_{DD}$  is in the undervoltage state.

#### **SMBus Interface**

The MAX1535B/MAX1535C/MAX1535D receive control inputs from the SMBus interface. The serial interface complies with the SMBus protocols as documented in System Management Bus Specification V1.1 and can be downloaded from www.sbs-forum.org. The charger functionality complies with Intel/Duracell smart charger specifications for a level 2 charger, as well as supporting input current limit and power source selection functions.

The MAX1535B/MAX1535C/MAX1535D use the SMBus Read-Word and Write-Word protocols (Figure 3) to communicate with the battery being charged, as well as with any host system that monitors the battery-tocharger communications as a level 2 SMBus charger.

| a) '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | a) Write-Word Format                                                                                                                                                                                                                                                                                                                                                               |    |      |                  |                 |  |     |                |      |     |                        |      |     |                   |     |      |   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|------------------|-----------------|--|-----|----------------|------|-----|------------------------|------|-----|-------------------|-----|------|---|
| s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SLAVE<br>ADDRESS                                                                                                                                                                                                                                                                                                                                                                   | w  | AC   | K COMMAN<br>BYTE | COMMAND<br>BYTE |  | ACK | LC<br>DA<br>BY | TA   | AC  | HIGH<br>K DATA<br>BYTE |      | AC  | кР                |     |      |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7 bits                                                                                                                                                                                                                                                                                                                                                                             | 1b | ) 1k | o 8 bits         |                 |  | 1b  | 8 b            | oits | 1b  | 81                     | oits | 1k  | <b>)</b>          | 1   |      |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MSB LSB                                                                                                                                                                                                                                                                                                                                                                            | 0  | 0    | MSB LS           | В               |  | 0   | MSB            | LSE  | 3 0 | MSB                    | LSB  | 0   |                   |     |      |   |
| <b>b)</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Preset to<br>0b0001001         ChargerMode() = 0x12         D7         D0         D15         D8           0hargeCurrent() = 0x14<br>ChargeVoltage() = 0x15<br>AlarmWarning() = 0x16<br>InputCurrent() = 0x3F         D7         D0         D15         D8           b) Read-Word Format         D7         D0         D15         D8         D7         D0         D15         D8 |    |      |                  |                 |  |     |                |      |     |                        |      |     |                   |     |      |   |
| S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SLAVE<br>ADDRESS                                                                                                                                                                                                                                                                                                                                                                   | w  | АСК  | COMMAND<br>BYTE  |                 |  |     | AVE<br>RESS    | R    | АСК | LOV<br>DAT<br>BYT      | A    | АСК | HIG<br>DA1<br>BY1 | ΓA  | NACK | F |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7 bits                                                                                                                                                                                                                                                                                                                                                                             | 1b | 1b   | 8 bits           | 1b              |  | 7   | oits           | 1b   | 1b  | 8 bit                  | s    | 1b  | 8 bi              | its | 1b   |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MSB LSB                                                                                                                                                                                                                                                                                                                                                                            | 0  | 0    | MSB LSB          | 0               |  | MSB | LSB            | 1    | 0   | MSB I                  | _SB  | 0   | MSB               | LSB | 1    |   |
| Preset to         ChargerSpecInfo() =         Preset to         D7         D0         D15         D8           0b0001001         0x11         0b0001001         0chargerStatus() =         0x13         0x14         0x14 |                                                                                                                                                                                                                                                                                                                                                                                    |    |      |                  |                 |  |     |                |      |     |                        |      |     |                   |     |      |   |
| LEGEND:<br>S = START CONDITION or REPEATED START CONDITION<br>ACK = ACKNOWLEDGE (LOGIC LOW)<br>W = WRITE BIT (LOGIC LOW)<br>MASTER TO SLAVE<br>SLAVE TO MASTER<br>SLAVE TO MASTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                    |    |      |                  |                 |  |     |                |      |     |                        |      |     |                   |     |      |   |

Figure 3. SMBus a) Write-Word and b) Read-Word Protocols





Figure 5. SMBus Read Timing

The MAX1535B/MAX1535C/MAX1535D are SMBus slave devices and do not initiate communication on the bus. It responds to the 7-bit address 0b0001001. In addition, the MAX1535B/MAX1535C/MAX1535D have two identification (ID) registers: a 16-bit device ID register (0x0006), and a 16-bit manufacturer ID register (0x004D).

The data input SDA and clock input SCL pins have Schmitt-trigger inputs that can accommodate slow edges; however, the rising and falling edges should still be faster than 1µs and 300ns, respectively.

Communication starts with the master signaling the beginning of a transmission with a START condition, which is a high-to-low transition on SDA, while SCL is

high. When the master has finished communicating with the slave, the master issues a STOP condition, which is a low-to-high transition on SDA, while SCL is high. The bus is then free for another transmission. Figures 4 and 5 show the timing diagram for signals on the SMBus interface. The address byte, command byte, and data byte are transmitted between the START and STOP conditions. The SDA state is allowed to change only while SCL is low, except for the START and STOP conditions. Data is transmitted in 8-bit bytes and is sampled on the rising edge of SCL. Nine clock cycles are required to transfer each byte in or out of the MAX1535B/MAX1535C/MAX1535D since either the master or the slave acknowledges the receipt of the



correct byte during the ninth clock. The MAX1535B/ MAX1535C/MAX1535D support the charger commands as described in Tables 2–9.

#### **Battery-Charger Commands**

The MAX1535B/MAX1535C/MAX1535D support seven battery charger commands that use either Write-Word or Read-Word protocols, as summarized in Table 2.

#### ChargerSpec()

The ChargerSpec() command uses the Read-Word protocol (Figure 3). The command code for ChargerSpec() is 0x11(0b00010001). Table 3 lists the functions of the data bits (D0–D15). Bit 0 refers to the D0 bit in the Read-Word protocol. The MAX1535B/MAX1535C/MAX1535D comply with level 2 Smart-Battery Charger Specification Revision 1.1; therefore, the ChargerSpec() command returns 0x0002.

**ChargerMode()** The ChargerMode() command uses the Write-Word protocol (Figure 3). The command code for ChargerMode() is 0x12 (0b00010010). Table 4 lists the functions of the data bits (D0–D15). Bit 0 refers to the D0 bit in the Write-Word protocol.

To charge a battery that has a thermistor impedance in the HOT range (i.e., THERMISTOR\_HOT = 1 and THERMISTOR\_UR = 0), the host must use the ChargerMode() command to clear HOT\_STOP after the battery is inserted. The HOT\_STOP bit returns to its default power-up condition (1) whenever the battery is removed.

### ChargerStatus()

The ChargerStatus() command uses the Read-Word protocol (Figure 3). The command code for ChargerStatus() is 0x13 (0b00010011). Table 5 describes the functions of the data bits (D0–D15). Bit 0 refers to the D0 bit in the Read-Word protocol.

The ChargerStatus() command returns information about thermistor impedance and the MAX1535B/ MAX1535C/MAX1535Ds' internal state. The latched bits, THERMISTOR\_HOT and ALARM\_INHIBITED, are cleared whenever BATTERY\_ PRESENT = 0 or ChargerMode() is written with POR\_RESET = 1. The ALARM\_INHIBITED status bit can also be cleared by writing a new charge current or charge voltage.

#### ChargeCurrent() (POR: 0x0080)

The ChargeCurrent() command uses the Write-Word protocol (Figure 3). The command code for ChargeCurrent() is 0x14 (0b00010100). The 16-bit binary number formed by D15-D0 represents the charge-current set point in milliamps. However, the resolution of the MAX1535B/MAX1535C/MAX1535D are 128mA in setting the charge current; bits D0-D6 are ignored as shown in Table 6. The D13, D14, and D15 bits are also ignored. Figure 6 shows the mapping between the charge-current set point and the ChargeCurrent() code. All codes requesting charge current above 8.064A result in a current overrange, limiting the charging current to 8.064A. All codes requesting charge current between 1mA to 128mA result in a current setting of 128mA. A 10m $\Omega$  current-sense resistor (R2 in Figure 1) is required to achieve the correct code/current scaling.

| COMMAND | COMMAND NAME     | READ/WRITE | DESCRIPTION                 | POR STATE | STATUS BITS AFFECTED                                    |
|---------|------------------|------------|-----------------------------|-----------|---------------------------------------------------------|
| 0x11    | ChargerSpec()    | Read Only  | Charger specification       | 0x0002    | N/A                                                     |
| 0x12    | ChargerMode()    | Write Only | Charger mode                | N/A       | CHARGE_INHIBITED,<br>ALARM_INHIBITED,<br>THERMISTOR_HOT |
| 0x13    | ChargerStatus()  | Read Only  | Charger status              | N/A       | N/A                                                     |
| 0x14    | ChargeCurrent()  | Write Only | Charge-current setting      | 0x0080    | CURRENT_NOT_REG,<br>CURRENT_OR                          |
| 0x15    | ChargeVoltage()  | Write Only | Charge-voltage setting      | 0x4B00    | VOLTAGE_NOT_REG,<br>VOLTAGE_OR                          |
| 0x16    | AlarmWarning()   | Write Only | Alarm warning               | N/A       | N/A                                                     |
| 0x3F    | InputCurrent()   | Write Only | Input current-limit setting | 0x0080    | CURRENT_NOT_REG                                         |
| 0xFE    | ManufacturerID() | Read Only  | Manufacturer ID             | 0x004D    | N/A                                                     |
| 0xFF    | DeviceID()       | Read Only  | Device ID                   | 0x0006    | N/A                                                     |



## Table 3. ChargerSpec()

| BIT | BIT NAME         | DESCRIPTION                                                        |
|-----|------------------|--------------------------------------------------------------------|
| 0   | CHARGER_SPEC     | Returns a zero for version 1.1                                     |
| 1   | CHARGER_SPEC     | Returns a 1 for version 1.1                                        |
| 2   | CHARGER_SPEC     | Returns a zero for version 1.1                                     |
| 3   | CHARGER_SPEC     | Returns a zero for version 1.1                                     |
| 4   | SELECTOR_SUPPORT | Returns a zero, indicating no smart-battery selector functionality |
| 5   | Reserved         | Returns a zero                                                     |
| 6   | Reserved         | Returns a zero                                                     |
| 7   | Reserved         | Returns a zero                                                     |
| 8   | Reserved         | Returns a zero                                                     |
| 9   | Reserved         | Returns a zero                                                     |
| 10  | Reserved         | Returns a zero                                                     |
| 11  | Reserved         | Returns a zero                                                     |
| 12  | Reserved         | Returns a zero                                                     |
| 13  | Reserved         | Returns a zero                                                     |
| 14  | Reserved         | Returns a zero                                                     |
| 15  | Reserved         | Returns a zero                                                     |

Command: 0x11

The default charge-current setting at POR is 128mA. Thus, the first time the MAX1535B/MAX1535C/ MAX1535D power up, the charge current is regulated at 128mA. Anytime the battery is removed, the ChargeCurrent() register returns to its POR state.

#### ChargeVoltage() (POR: 0x4B00)

The ChargeVoltage() command uses the Write-Word protocol (Figure 3). The command code for ChargeVoltage() is 0x15 (0b00010101). The 16-bit binary number formed by D15–D0 represents the charge-voltage set point in millivolts. However, the resolution of the MAX1535B/MAX1535C/MAX1535D is 16mV in setting the charge voltage; the D0–D3 bits are ignored as shown in Table 7. The D15 bit is also ignored. Figure 7 shows the mapping between the charge-voltage set point and the ChargeVoltage() code. All codes requesting charge voltage greater than 19.200V result in a voltage overrange, limiting the charge voltage to 19.200V. All codes requesting charge voltage set point of zero, which terminates charging.

The default charge-voltage setting at POR is 19.200V. Thus, the first time a MAX1535B/MAX1535C/ MAX1535D powers up, the charge voltage is regulated at 19.200V. Anytime the battery is removed, the ChargeVoltage() register returns to its POR state.

#### AlarmWarning()

The AlarmWarning() command uses the Write-Word protocol (Figure 3). The command code for AlarmWarning() is 0x16 (0b00010110). AlarmWarning() sets the ALARM\_INHIBITED status bit in the MAX1535B/ MAX1535C/MAX1535D if D15, D14, D13, D12, or D11 of the Write-Word protocol equals 1. Table 8 summarizes the AlarmWarning() command's function. The ALARM\_INHIBITED status bit remains set until the battery is removed, a ChargerMode() command is written with the POR\_RESET bit set, or new ChargeCurrent() and ChargeVoltage() values are written. As long as ALARM\_INHIBITED = 1, the MAX1535B/MAX1535C/ MAX1535D switching regulator remains off.

#### InputCurrent() (POR: 0x0080)

The InputCurrent() command uses the Write-Word protocol (Figure 3). The command code for InputCurrent() is 0x3F (0b00111111). The 16-bit binary number formed by D15–D0 represents the charge-current set point in milliamps. However, the resolution of the MAX1535B/MAX1535C/MAX1535D is 256mA in setting the charge current; the D0–D6 bits are ignored as shown in Table 9. The D13, D14, and D15 bits are also ignored. Figure 8 shows the mapping between the input-current set point and the InputCurrent() code. All codes requesting input current greater than 11.004A result in an input-current overrange, limiting the input current to 11.004A. All codes requesting input current

## Table 4. ChargerMode()

| BIT | BIT NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                 |
|-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | INHIBIT_CHARGE       | 0* = Allow normal operation; clear the CHG_INHIBITED flip-flop.<br>1 = Turn off the charger; set the CHG_INHIBITED flip-flop.<br>The CHG_INHIBITED flip-flop is not affected by any other commands.                                                                                                         |
| 1   | ENABLE_POLLING       | Not implemented.                                                                                                                                                                                                                                                                                            |
| 2   | POR_RESET            | 0* = No change.<br>1 = Change the ChargeVoltage() to 0x4B00 and the ChargeCurrent() to 0x0080;<br>clear the THERMISTOR_HOT and ALARM_INHIBITED flip-flops. After setting<br>POR_RESET to 1, the user needs to clear this bit to enable normal charging.                                                     |
| 3   | RESET_TO_ZERO        | 0* = No change.<br>1 = Set the ChargeCurrent() and ChargeVoltage() to zero even if the<br>INHIBITED_CHARGE bit is zero.                                                                                                                                                                                     |
| 4   | AC_PRESENT_MASK      | 0* = Interrupt on either edge of the AC_PRESENT status bit.<br>1 = Do not interrupt because of an AC_PRESENT bit change.                                                                                                                                                                                    |
| 5   | BATTERY_PRESENT_MASK | 0* = Interrupt on either edge of the BATTERY_PRESENT status bit.<br>1 = Do not interrupt because of a BATTERY_PRESENT bit change.                                                                                                                                                                           |
| 6   | POWER_FAIL_MASK      | 0* = Interrupt on either edge of the POWER_FAIL status bit.<br>1 = Do not interrupt because of a POWER_FAIL bit change.                                                                                                                                                                                     |
| 7   | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |
| 8   | CALIBRATION_ENABLE   | 0* = When DCIN > BATT + 100mV, PDS pulls low and PDL pulls high.<br>0 = When DCIN < BATT + 100mV, PDS pulls high and PDL pulls low.<br>1 = When THM < 91% and DCIN > BATT + 100mV, PDS pulls high and PDL<br>pulls low.<br>1 = When THM > 91% and DCIN > BATT + 100mV, PDS pulls low and PDL<br>pulls high. |
| 9   | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |
| 10  | HOT_STOP             | 0 = The THERMISTOR_HOT status bit does not turn off the charger.<br>1* = The THERMISTOR_HOT status bit does turn off the charger.<br>THERMISTOR_HOT is reset by either POR_RESET or BATTERY_PRESENT = 0.                                                                                                    |
| 11  | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |
| 12  | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |
| 13  | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |
| 14  | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |
| 15  | _                    | Not implemented.                                                                                                                                                                                                                                                                                            |

#### Command: 0x12

#### \* Indicates POR state.

between 1mA and 256mA result in a current setting of 256mA. A 10m $\Omega$  current-sense resistor (R1 in Figure 1) is required to achieve the correct code/current scaling.

The default input current-limit setting at POR is 256mA. Thus, the first time the MAX1535B/MAX1535C/ MAX1535D power up, the input current is limited to 256mA. The InputCurrent() register returns to its POR state when V<sub>DD</sub> is below its undervoltage-lockout threshold, or when the POR\_RESET bit in the ChargerMode() register is set.

**Interrupts and Alert Response Address** The MAX1535B/MAX1535C/MAX1535D request an interrupt by pulling the INT pin low. An interrupt is normally requested when there is a change in the state of



## Table 5. ChargerStatus()

| BIT | BIT NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | CHARGE_INHIBITED | 0* = Ready to charge the smart battery.<br>1 = Charging is inhibited; charge current is 0mA.<br>This status bit returns the value of the CHG_INHIBITED flip-flop.                                                                                                                                                                                                                      |
| 1   | MASTER_MODE      | Always returns a zero.                                                                                                                                                                                                                                                                                                                                                                 |
| 2   | VOLTAGE_NOT_REG  | <ul><li>0 = Battery voltage is limited at the set point.</li><li>1 = Battery voltage is less than the set point.</li></ul>                                                                                                                                                                                                                                                             |
| 3   | CURRENT_NOT_REG  | <ul><li>0 = Battery current is limited at the set point.</li><li>1 = Battery current is less than the set point.</li></ul>                                                                                                                                                                                                                                                             |
| 4   | LEVEL_2          | Always returns a 1.                                                                                                                                                                                                                                                                                                                                                                    |
| 5   | LEVEL_3          | Always returns a zero.                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | CURRENT_OR       | <ul> <li>0 = The ChargeCurrent() value is valid for the MAX1535B.</li> <li>1 = The ChargeCurrent() value exceeds the MAX1535B output range, i.e., programmed ChargeCurrent() exceeds 0x1F80.</li> </ul>                                                                                                                                                                                |
| 7   | VOLTAGE_OR       | 0 = The ChargeVoltage() value is valid for the MAX1535B.<br>1 = The ChargeVoltage() value exceeds the MAX1535B output range, i.e.,<br>programmed ChargeVoltage() exceeds 0x4B00.                                                                                                                                                                                                       |
| 8   | THERMISTOR_OR    | $0 = THM \text{ is } < 91\% \text{ of } V_{DD}.$<br>1 = THM is > 91% of V_DD.                                                                                                                                                                                                                                                                                                          |
| 9   | THERMISTOR_COLD  | $0 = THM \text{ is } < 75\% \text{ of } V_{DD}.$<br>1 = THM is > 75% of V_DD.                                                                                                                                                                                                                                                                                                          |
| 10  | THERMISTOR_HOT   | 0 = THM has not dropped to < 23% of V <sub>DD</sub> .<br>1 = THM has dropped to < 23% of V <sub>DD</sub> .<br>THERMISTOR_HOT flip-flop cleared by BATTERY_PRESENT = 0 or writing a 1<br>into the POR_RESET bit in the ChargerMode() command.                                                                                                                                           |
| 11  | THERMISTOR_UR    | $\begin{array}{l} 0 = \text{THM is} > 5\% \text{ of } V_{\text{DD}}. \\ 1 = \text{THM is} < 5\% \text{ of } V_{\text{DD}}. \end{array}$                                                                                                                                                                                                                                                |
| 12  | ALARM_INHIBITED  | Returns the state of the ALARM_INHIBITED flip-flop. This flip-flop is set by either<br>a watchdog timeout or by writing an AlarmWarning() command with bits 12, 14,<br>or 15 set. This flip-flop is cleared by BATTERY_PRESENT = 0, or writing a 1 into<br>the POR_RESET bit in the ChargerMode() command, or by receiving<br>successive ChargeVoltage() and ChargeCurrent() commands. |
| 13  | POWER_FAIL       | 0 = ACIN is above the REF/2 threshold.<br>1 = ACIN is below the REF/2 threshold.                                                                                                                                                                                                                                                                                                       |
| 14  | BATTERY_PRESENT  | 0 = No battery is present ( $V_{THM} > 0.91 \times V_{DD}$ ).<br>1 = Battery is present ( $V_{THM} < 0.91 \times V_{DD}$ ).                                                                                                                                                                                                                                                            |
| 15  | AC_PRESENT       | 0 = DCIN is below the 7.5V undervoltage threshold.<br>1 = DCIN is above the 7.5V undervoltage threshold.                                                                                                                                                                                                                                                                               |

Command: 0x13

\* Indicates POR state.

| BIT | BIT NAME               | DESCRIPTION                                                                                                         |
|-----|------------------------|---------------------------------------------------------------------------------------------------------------------|
| 0   | —                      | Not used. Normally a 1mA weight.                                                                                    |
| 1   | —                      | Not used. Normally a 2mA weight.                                                                                    |
| 2   | _                      | Not used. Normally a 4mA weight.                                                                                    |
| 3   | —                      | Not used. Normally an 8mA weight.                                                                                   |
| 4   | —                      | Not used. Normally a 16mA weight.                                                                                   |
| 5   | _                      | Not used. Normally a 32mA weight.                                                                                   |
| 6   | —                      | Not used. Normally a 64mA weight.                                                                                   |
| 7   | Charge Current, DACI 0 | <ul><li>0 = Adds 0mA of charger-current compliance.</li><li>1 = Adds 128mA of charger-current compliance.</li></ul> |
| 8   | Charge Current, DACI 1 | 0 = Adds 0mA of charger-current compliance.<br>1 = Adds 256mA of charger-current compliance.                        |
| 9   | Charge Current, DACI 2 | 0 = Adds 0mA of charger-current compliance.<br>1 = Adds 512mA of charger-current compliance.                        |
| 10  | Charge Current, DACI 3 | 0 = Adds 0mA of charger-current compliance.<br>1 = Adds 1024mA of charger-current compliance.                       |
| 11  | Charge Current, DACI 4 | 0 = Adds 0mA of charger-current compliance.<br>1 = Adds 2048mA of charger-current compliance, 8064mA max.           |
| 12  | Charge Current, DACI 5 | 0 = Adds 0mA of charger-current compliance.<br>1 = Adds 4096mA of charger-current compliance, 8064mA max.           |
| 13  | —                      | Not used. Normally an 8192mA weight.                                                                                |
| 14  | _                      | Not used. Normally a 16384mA weight.                                                                                |
| 15  | _                      | Not used. Normally a 32768mA weight.                                                                                |

## Table 6. ChargeCurrent()

Command: 0x14

the ChargerStatus() bits POWER\_FAIL (bit 13), BATTERY\_PRESENT (bit 14), or AC\_PRESENT (bit 15). Therefore, the INT pin pulls low whenever the AC adapter is connected or disconnected, the battery is inserted or removed, or the charger goes in or out of dropout. The interrupts from each of the ChargerStatus() bits can be masked by an associated ChargerMode() bit POWER\_FAIL\_MASK (bit 6), BATTERY\_PRESENT\_MASK (bit 5), or AC\_PRESENT\_MASK (bit 4).

Interrupts are cleared by sending a command to the AlertResponse() address, 0x19, using a modified Receive-Byte protocol. In this protocol, the devices that set an interrupt try to respond by transmitting their addresses, and the devices with the highest priority or most leading zeros are recognized and cleared. This process is repeated until all devices requesting interrupts are addressed and cleared. The MAX1535B/MAX1535C/MAX1535D respond to the AlertResponse() address with 0x13, which is its address and a trailing 1.



Figure 6. ChargeCurrent() Code to Charge-Current Set Point Mapping ( $R_2 = 10m\Omega$ )

| Table | 7. | Charge | /oltage() |
|-------|----|--------|-----------|
|       |    |        |           |

| BIT | BIT NAME                | DESCRIPTION                                                                                               |
|-----|-------------------------|-----------------------------------------------------------------------------------------------------------|
| 0   | —                       | Not used. Normally a 1mV weight.                                                                          |
| 1   | —                       | Not used. Normally a 2mV weight.                                                                          |
| 2   | _                       | Not used. Normally a 4mV weight.                                                                          |
| 3   |                         | Not used. Normally an 8mV weight.                                                                         |
| 4   | Charge Voltage, DACV 0  | 0 = Adds 0mV of charge-voltage compliance, 1024mV min.<br>1 = Adds 16mV of charge-voltage compliance.     |
| 5   | Charge Voltage, DACV 1  | 0 = Adds 0mV of charge-voltage compliance, 1024mV min.<br>1 = Adds 32mV of charge-voltage compliance.     |
| 6   | Charge Voltage, DACV 2  | 0 = Adds 0mV of charge-voltage compliance, 1024mV min.<br>1 = Adds 64mV of charge-voltage compliance.     |
| 7   | Charge Voltage, DACV 3  | 0 = Adds 0mV of charge-voltage compliance, 1024mV min.<br>1 = Adds 128mV of charge-voltage compliance.    |
| 8   | Charge Voltage, DACV 4  | 0 = Adds 0mV of charge-voltage compliance, 1024mV min.<br>1 = Adds 256mV of charge-voltage compliance.    |
| 9   | Charge Voltage, DACV 5  | 0 = Adds 0mV of charge-voltage compliance, 1024mV min.<br>1 = Adds 512mV of charge-voltage compliance.    |
| 10  | Charge Voltage, DACV 6  | 0 = Adds 0mV of charge-voltage compliance.<br>1 = Adds 1024mV of charge-voltage compliance.               |
| 11  | Charge Voltage, DACV 7  | 0 = Adds 0mV of charge-voltage compliance.<br>1 = Adds 2048mV of charge-voltage compliance.               |
| 12  | Charge Voltage, DACV 8  | 0 = Adds 0mV of charge-voltage compliance.<br>1 = Adds 4096mV of charge-voltage compliance.               |
| 13  | Charge Voltage, DACV 9  | 0 = Adds 0mV of charge-voltage compliance.<br>1 = Adds 8192mV of charge-voltage compliance.               |
| 14  | Charge Voltage, DACV 10 | 0 = Adds 0mV of charge-voltage compliance.<br>1 = Adds 16384mV of charge-voltage compliance, 19200mV max. |
| 15  | —                       | Not used. Normally a 32768mV weight.                                                                      |

Command: 0x15

#### **Charger Timeout**

The MAX1535B/MAX1535C/MAX1535D include a timer that terminates charging if the charger has not received a ChargeVoltage() or ChargeCurrent() command in 175s. During charging, the timer is reset each time a ChargeVoltage() or ChargeCurrent() command is received; this ensures that the charging cycle is not terminated.

#### **Thermistor Comparators**

Four thermistor comparators evaluate the voltage at the THM input to determine the battery temperature. This input is meant to be used with the internal thermistor connected to ground inside the battery pack. Connect the output of the battery thermistor to THM. Connect a pullup resistor from THM to  $V_{DD}$ . The resistive voltage-divider sets the voltage at THM.



Figure 7. ChargeVoltage() Code to Charge-Voltage Set Point Mapping

## Table 8. AlarmWarning()

| BIT | BIT NAME                  | DESCRIPTION                                     |
|-----|---------------------------|-------------------------------------------------|
| 0   | Error Code                | Not used.                                       |
| 1   | Error Code                | Not used.                                       |
| 2   | Error Code                | Not used.                                       |
| 3   | Error Code                | Not used.                                       |
| 4   | FULLY_DISCHARGED          | Not used.                                       |
| 5   | FULLY_CHARGED             | Not used.                                       |
| 6   | DISCHARGING               | Not used.                                       |
| 7   | INITIALIZING              | Not used.                                       |
| 8   | REMAINING_TIME_ALARM      | Not used.                                       |
| 9   | REMAINING_CAPACITY_ALARM  | Not used.                                       |
| 10  | Reserved                  | Not used.                                       |
| 11  | TERMINATE_DISCHARGE_ALARM | Not used.                                       |
| 12  | OVER_TEMP_ALARM           | 0 = Charge normally.<br>1 = Terminate charging. |
| 13  | OTHER_ALARM               | 0 = Charge normally.<br>1 = Terminate charging. |
| 14  | TERMINATE_CHARGE_ALARM    | 0 = Charge normally.<br>1 = Terminate charging. |
| 15  | OVER_CHARGE_ALARM         | 0 = Charge normally.<br>1 = Terminate charging. |

Command: 0x16

#### **Thermistor Bits**

Table 10 summarizes the conditions for setting the thermistor bits and how these 4 bits affect the charging status when a  $10k\Omega$  pullup resistor is connected between VDD and THM:

- THERMISTOR\_OR bit is set when the thermistor value is greater than 100kΩ. This indicates that the thermistor is open or a battery is not present. The charger is set to POR, and the BATTERY\_PRESENT bit is cleared.
- THERMISTOR\_COLD bit is set when the thermistor value is greater than 30kΩ. The thermistor indicates a cold battery. This bit does not affect charging.
- THERMISTOR\_HOT bit is set when the thermistor value is less than 3kΩ. This is a latched bit and is cleared by removing the battery or sending a POR with the ChargerMode() command. The charger is terminated unless the HOT\_STOP bit is cleared in the ChargerMode() command or the THERMISTOR\_UR bit is set. See Tables 4 and 10.
- THERMISTOR\_UR bit is set when the thermistor value is less than 500  $\Omega$  (i.e., THM is grounded).



Figure 8. InputCurrent() Code to Input Current-Limit Mapping

Multiple bits may be set depending on the value of the thermistor (e.g., a thermistor that is  $450\Omega$  causes both the THERMISTOR\_HOT and the THERMISTOR\_UR bits to be set). The thermistor may be replaced with fixed-value resistors in battery packs that do not require the thermistor as a secondary fail-safe indicator. In that case, it is the responsibility of the battery pack electronics to manipulate the resistance to obtain correct charger behavior.

#### AC Adapter Detection and Power Source Selection

The MAX1535B/MAX1535C/MAX1535D include a hysteretic comparator that detects the presence of an AC power adapter. The MAX1535B/MAX1535C/MAX1535D automatically deliver power to the system load from an appropriate available power source. When the adapter is present, the open-drain ACOK output becomes high impedance and the p-channel source switch (P3 in Figure 1) is turned on by PDS, thereby powering the system. The switch threshold at ACIN is 2.048V. Use a resistive voltage-divider from the adapter's output to the ACIN pin to set the appropriate detection threshold. When charging, the battery is isolated from the system load with the p-channel load switch (P2 in Figure 1), which is switched off by PDL. When the adapter is absent, the drive to the switches changes state in a fast break-before-make sequence. PDL begins to turn on 7.5µs after PDS begins to turn off.

The threshold for selecting between the PDL and PDS switches is set based on the voltage difference between the DCIN and the BATT pins. If this voltage difference drops below 100mV, the PDS is switched off and PDL is switched on. Under these conditions, the MAX1535B/MAX1535C/MAX1535D are completely powered down. The PDL switch is kept on with a 100k $\Omega$  pulldown resistor when the AC adapter is removed.

The drivers for PDL and PDS are fully integrated. The positive bias inputs for the drivers connect to the SRC pin and the negative bias inputs connect to a negative regulator referenced to SRC. With this arrangement, the drivers can swing from SRC to approximately 10V below SRC.

## DC-to-DC Converter

The MAX1535B/MAX1535C/MAX1535D employ a synchronous step-down DC-DC converter with a p-channel high-side MOSFET switch and an n-channel low-side synchronous rectifier. The MAX1535B/MAX1535C/MAX1535D feature a pseudofixed-frequency, current-mode control scheme with cycle-by-cycle current limit. The off-time is dependent upon V<sub>DCIN</sub>, V<sub>BATT</sub>, and a time constant, with a minimum t<sub>OFF</sub> of 300ns. The

MAX1535B/MAX1535C/MAX1535D can also operate in discontinuous conduction mode for improved light-load efficiency. The operation of the DC-DC controller is determined by the following four comparators as shown in the functional diagram in Figure 9:

- IMIN. Compares the control signal (LVC) against 100mV (typ). When LVC voltage is less than 100mV, the comparator output is low and a new cycle cannot start.
- CCMP. Compares LVC against the charge-current feedback signal (CSI). The comparator output is high and the high-side MOSFET on-time is terminated when the CSI voltage is higher than LVC.
- IMAX. Compares CSI to 2V (corresponding to 10A when R2 =  $10m\Omega$ ). The comparator output is high and the high-side MOSFET on-time is terminated when CSI voltage is higher than the threshold. A new cycle cannot start until the IMAX comparator output goes low.
- ZCMP. Compares CSI to 100mV (corresponding to 500mA when R2 =  $10m\Omega$ ). The comparator output is high and both MOSFETs are turned off when CSI voltage is lower than the threshold.

**CCV, CCI, CCS, and LVC Control Blocks** The MAX1535B/MAX1535C/MAX1535D control input current (CCS control loop), charge current (CCI control loop), or charge voltage (CCV control loop), depending on the operating condition. The three control loops, CCV, CCI, and CCS, are brought together internally at the lowest voltage clamp (LVC) amplifier. The output of the LVC amplifier is the feedback control signal for the DC-DC controller. The minimum voltage at CCV, CCI, or CCS appears at the output of the LVC amplifier and clamps the other two control loops to within 0.3V above the control point. Clamping the other two control loops close to the lowest control loop ensures fast transition with minimal overshoot when switching between different control loops (see the *Compensation* section).

#### **Continuous-Conduction Mode**

With sufficient charge current, the MAX1535B/ MAX1535C/MAX1535D inductor current never reaches zero, which is defined as continuous-conduction mode. The regulator switches at 400kHz (nominal) if it is not in dropout (V<sub>BATT</sub> <  $0.88 \times V_{DCIN}$ ). The controller starts a new cycle by turning on the high-side p-channel MOSFET and turning off the low-side n-channel MOSFET. When the charge-current feedback signal (CSI) is greater than the control point (LVC), the CCMP comparator output goes high and the controller initiates the off-time by turning off the high-side p-channel MOSFET and turning on the low-side n-channel MOSFET. The operating



## Table 9. InputCurrent()

| BIT | BIT NAME              | DESCRIPTION                                                                                                     |
|-----|-----------------------|-----------------------------------------------------------------------------------------------------------------|
| 0   | —                     | Not used. Normally a 2mA weight.                                                                                |
| 1   | —                     | Not used. Normally a 4mA weight.                                                                                |
| 2   |                       | Not used. Normally an 8mA weight.                                                                               |
| 3   |                       | Not used. Normally a 16mA weight.                                                                               |
| 4   |                       | Not used. Normally a 32mA weight.                                                                               |
| 5   |                       | Not used. Normally a 64mA weight.                                                                               |
| 6   |                       | Not used. Normally a 128mA weight.                                                                              |
| 7   | Input Current, DACS 0 | <ul><li>0 = Adds 0mA of input-current compliance.</li><li>1 = Adds 256mA of input-current compliance.</li></ul> |
| 8   | Input Current, DACS 1 | 0 = Adds 0mA of input-current compliance.<br>1 = Adds 512mA of input-current compliance.                        |
| 9   | Input Current, DACS 2 | 0 = Adds 0mA of input-current compliance.<br>1 = Adds 1024mA of input-current compliance.                       |
| 10  | Input Current, DACS 3 | 0 = Adds 0mA of input-current compliance.<br>1 = Adds 2048mA of input-current compliance.                       |
| 11  | Input Current, DACS 4 | 0 = Adds 0mA of input-current compliance.<br>1 = Adds 4096mA of input-current compliance.                       |
| 12  | Input Current, DACS 5 | 0 = Adds 0mA of input-current compliance.<br>1 = Adds 8192mA of input-current compliance.                       |
| 13  | —                     | Not used. Normally a 16384mA weight.                                                                            |
| 14  | _                     | Not used. Normally a 32768mA weight.                                                                            |
| 15  | _                     | Not used. Normally a 65536mA weight.                                                                            |

Command: 0x3F

## Table 10. Thermistor Bit Settings

| THERMISTOR STATUS BIT | DESCRIPTION | CONDITIONS                                                                                       | WAKE-UP<br>CHARGE          | CONTROLLED<br>CHARGE |
|-----------------------|-------------|--------------------------------------------------------------------------------------------------|----------------------------|----------------------|
| THERMISTOR_OR         | Overrange   | $R_{THM} > 100 k\Omega$ or<br>$V_{THM} > 0.91 \times V_{DD}$                                     | Not allowed                | Not allowed          |
| THERMISTOR_COLD       | Cold        | $R_{THM}$ > 30k $\Omega$ or<br>V <sub>THM</sub> > 0.75 × V <sub>DD</sub>                         | Allowed for timeout period | Allowed              |
| (NONE)                | Normal      | $3k\Omega < R_{THM} < 30k\Omega \text{ or} \\ 0.23 \times V_{DD} < V_{THM} < 0.75 \times V_{DD}$ | Allowed for timeout period | Allowed              |
| THERMISTOR_HOT        | Hot         | $R_{THM} < 3k\Omega$ or<br>$V_{THM} < 0.23 \times V_{DD}$                                        | Not allowed                | Not allowed          |
| THERMISTOR_UR         | Underrange  | $R_{THM} < 500\Omega$ or<br>$V_{THM} < 0.05 \times V_{DD}$                                       | Allowed                    | Allowed              |

frequency is governed by the off-time and is dependent upon  $V_{DCIN}$  and  $V_{BATT}.$  The off-time is set by the following equation:

$$t_{OFF} = 2.5 \mu s \times \frac{V_{DCIN} - V_{BATT}}{V_{DCIN}}$$

The on-time can be determined using the following equation:

$$t_{ON} = \frac{L \times I_{RIPPLE}}{V_{CSSN} - V_{BATT}}$$

where  $I_{\text{RIPPLE}} = \frac{V_{\text{BATT}} \times t_{\text{OFF}}}{I}$ .

The switching frequency can then be calculated:

$$f_{SW} = \frac{1}{t_{ON} + t_{OFF}}$$

These equations describe the controller's pseudofixedfrequency performance over the most common operating conditions.

At the end of the fixed off-time, the controller initiates a new cycle if the control point (LVC) is greater than 100mV (IMIN comparator output is high), and the peak charge current is less than the cycle-by-cycle limit (IMAX comparator output is low). If the peak charge current exceeds the IMAX comparator threshold, the on-time is terminated. The IMAX comparator governs the maximum cycle-by-cycle current limit and is internally set to 10A (when R2 =  $10m\Omega$ ). The cycle-by-cycle current limit effectively protects against sudden overcurrent faults.

If during the off-time the inductor current goes to zero, the ZCMP comparator output pulls high, turning off the low-side MOSFET. Both the high- and low-side MOSFETs are turned off until another cycle is ready to begin. The MAX1535B/MAX1535C/MAX1535D enter into the discontinuous conduction mode (see the *Discontinuous Conduction* section).

There is a 0.3µs minimum off-time when the (V<sub>DCIN</sub> - V<sub>BATT</sub>) differential becomes too small. If V<sub>BATT</sub>  $\geq$  0.88 x V<sub>DCIN</sub>, then the threshold for minimum off-time is reached and the off-time is fixed at 0.27µs. The switching frequency in this mode varies according to the equation:

$$f = \frac{1}{\frac{L \times I_{RIPPLE}}{(V_{CSSN} - V_{BATT})} + 0.27 \mu s}$$

#### **Discontinuous Conduction**

The MAX1535B/MAX1535C/MAX1535D enter discontinuous-conduction mode when the output of the LVC control point falls below 100mV. For R2 =  $10m\Omega$ , this corresponds to 0.5A:

$$I_{MIN} = \frac{0.1V}{20 \times 2R2} = 0.5 \text{ A charge current for } R2 = 10m\Omega$$

In discontinuous mode, a new cycle is not started until the LVC voltage rises above 100mV. Discontinuous mode operation can occur during conditioning charge of overdischarged battery packs, when the charge current has been reduced sufficiently by the CCS control loop, or when the charger is in constant-voltage mode with a nearly full battery pack.

#### Compensation

The charge voltage, charge current, and input currentlimit regulation loops are compensated separately and independently at the CCV, CCI, and CCS pins.

#### CCV Loop Compensation

The simplified schematic in Figure 10 is sufficient to describe the operation of the MAX1535B/MAX1535C/MAX1535D when the voltage loop (CCV) is in control. The required compensation network is a pole-zero pair formed with C<sub>CV</sub> and R<sub>CV</sub>. The pole is necessary to roll off the voltage loop's response at low frequency. The zero is necessary to compensate the pole formed by the output capacitor and the load. R<sub>ESR</sub> is the equivalent series resistance (ESR) of the charger output capacitor (C<sub>OUT</sub>). R<sub>L</sub> is the equivalent charger output load, where R<sub>L</sub> =  $\Delta$ V<sub>BATT</sub> /  $\Delta$ I<sub>CHG</sub>. The equivalent output impedance of the GMV amplifier, R<sub>OGMV</sub>, is greater than 10M $\Omega$ . The voltage amplifier transconductance, GMV = 0.125µA/mV. The DC-DC converter transconductance is dependent upon the charge current-sense resistor R2:

$$GM_{OUT} = \frac{1}{A_{CSI} \times R2}$$

where  $A_{CSI} = 20$ , and  $R2 = 0.01\Omega$  in the typical application circuits, so  $GM_{OUT} = 5A/V$ .

The loop transfer function (LTF) is given by:

$$LTF = GM_{OUT} \times R_{L} \times GMV \times R_{OGMV} \times \frac{(1 + SC_{OUT} \times R_{ESR})(1 + SC_{CV} \times R_{CV})}{(1 + SC_{CV} \times R_{OGMV})(1 + SC_{OUT} \times R_{L})}$$

The poles and zeros of the voltage-loop transfer function are listed from lowest to highest frequency in Table 11.

Near crossover  $C_{CV}$  is much lower impedance than  $R_{OGMV}$ . Since  $C_{CV}$  is in parallel with  $R_{OGMV}$ ,  $C_{CV}$  dominates the parallel impedance near crossover.



Additionally,  $R_{CV}$  is much higher impedance than  $C_{CV}$  and dominates the series combination of  $R_{CV}$  and  $C_{CV}$ , so:

$$\frac{\mathsf{R}_{\mathsf{OGMV}} \times (1 + \mathsf{SC}_{\mathsf{CV}} \times \mathsf{R}_{\mathsf{CV}})}{(1 + \mathsf{SC}_{\mathsf{CV}} \times \mathsf{R}_{\mathsf{OGMV}})} \cong \mathsf{R}_{\mathsf{CV}}$$

 $C_{\text{OUT}}$  is also much lower impedance than  $R_L$  near crossover so the parallel impedance is mostly capacitive and:

$$\frac{\mathsf{R}_{\mathsf{L}}}{(1+\mathsf{SC}_{\mathsf{OUT}}\times\mathsf{R}_{\mathsf{L}})} \cong \frac{1}{\mathsf{SC}_{\mathsf{OUT}}}$$

If R<sub>ESR</sub> is small enough, its associated output zero has a negligible effect near crossover and the loop-transfer function can be simplified as follows:

$$LTF = GM_{OUT} \times \frac{R_{CV}}{SC_{OUT}} GMV$$

Setting the LTF = 1 to solve for the unity-gain frequency yields:

$$f_{CO_CV} = GM_{OUT} \times GMV \times \frac{R_{CV}}{2\pi \times C_{OUT}}$$

For stability, choose a crossover frequency lower than 1/10th of the switching frequency. For example, choose a crossover frequency of 30kHz and solving for R<sub>CV</sub> using the component values listed in Figure 1 yields  $R_{CV} = 20k\Omega$ :

$$R_{CV} = \frac{2\pi \times C_{OUT} \times f_{CO_{CV}}}{GMV \times GM_{OUT}} = 10k\Omega$$

 $V_{BATT} = 16.8V$   $GMV = 0.125\mu A/mV$   $I_{CHG} = 4A$   $GM_{OUT} = 5A/V$   $C_{OUT} = 2 \times 22\mu F$   $f_{OSC} = 400 kHz$   $R_{L} = 0.2\Omega$   $f_{CO} CV = 30 kHz$ 



Figure 9. DC-DC Converter Block Diagram



Figure 10. CCV Loop Diagram

To ensure that the compensation zero adequately cancels the output pole, select  $f_{Z_{CV}} \le f_{P_{OUT}}$ :

 $C_{CV} \ge (R_L/R_{CV}) C_{OUT}$ 

 $C_{CV} \geq 4nF$  (assuming 4 cells and 4A maximum charge current)

Figure 11 shows the Bode plot of the voltage-loop frequency response using the values calculated above.

| NAME           | EQUATION                                           | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |
|----------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CCV pole       | $f_{P_CV} = \frac{1}{2\pi R_{OGMV} \times C_{CV}}$ | Lowest frequency pole created by $C_{CV}$ and GMV's finite output resistance.<br>Since $R_{OGMV}$ is very large and not well controlled, the exact value for the pole frequency is also not well controlled ( $R_{OGMV} > 10M\Omega$ ).                                                                                     |
| CCV zero       | $f_{Z_{CV}} = \frac{1}{2\pi R_{CV} \times C_{CV}}$ | Voltage-loop compensation zero. If this zero is at the same frequency or lower than the output pole $f_{P_OUT}$ , then the loop-transfer function approximates a single-pole response near the crossover frequency. Choose $C_{CV}$ to place this zero at least one decade below crossover to ensure adequate phase margin. |
| Output<br>pole | $f_{P_OUT} = \frac{1}{2\pi R_L \times C_{OUT}}$    | Output pole formed with the effective load resistance $R_L$ and the output capacitance $C_{OUT}$ . $R_L$ influences the DC gain but does not affect the stability of the system or the crossover frequency.                                                                                                                 |
| Output<br>zero | $f_{z_{OUT}} = \frac{1}{2\pi RESR \times C_{OUT}}$ | Output ESR Zero. This zero can keep the loop from crossing unity gain if $f_{Z_OUT}$ is less than the desired crossover frequency; therefore, choose a capacitor with an ESR zero greater than the crossover frequency.                                                                                                     |





Figure 11. CCV Loop Response

#### **CCI Loop Compensation**

The simplified schematic in Figure 12 is sufficient to describe the operation of the MAX1535B/MAX1535C/MAX1535D when the battery current loop (CCI) is in control. Since the output capacitor's impedance has little effect on the response of the current loop, only a simple single pole is required to compensate this loop. A<sub>CSI</sub> is the internal gain of the current-sense amplifier. R2 is the charge current-sense resistor, R2 = 10m $\Omega$ . ROGMI is the equivalent output impedance of the GMI



Figure 12. CCI Loop Diagram

amplifier, which is greater than  $10M\Omega$ . GMI is the charge-current amplifier transconductance =  $1\mu$ A/mV. GM<sub>OUT</sub> is the DC-DC converter transconductance = 5A/V.

The loop-transfer function is given by:

$$LTF = GM_{OUT} \times A_{CSI} \times RS2 \times GMI \frac{R_{OGMI}}{1 + SR_{OGMI} \times C_{CI}}$$

This describes a single-pole system. Since:

$$GM_{OUT} = \frac{1}{A_{CSI} \times RS2}$$

the loop-transfer function simplifies to:

$$LTF = GMI \frac{R_{OGMI}}{1 + SR_{OGMI} \times C_{CI}}$$

The crossover frequency is given by:

$$f_{CO_CI} = \frac{GMI}{2\pi C_{CI}}$$

For stability, choose a crossover frequency lower than 1/10th of the switching frequency:

$$C_{CI} = GMI / (2\pi f_{CO-CI})$$

Choosing a crossover frequency of 30kHz and using the component values listed in Figure 1 yields  $C_{CI} > 5.4$ nF. Values for  $C_{CI}$  greater than 10 times the minimum value may slow down the current-loop response excessively. Figure 13 shows the Bode plot of the current-loop frequency response using the values calculated above.

#### CCS Loop Compensation

The simplified schematic in Figure 14 is sufficient to describe the operation of the MAX1535B/MAX1535C/ MAX1535D when the input current-limit loop (CCS) is in control. Since the output capacitor's impedance has little effect on the response of the input current-limit loop, only a single pole is required to compensate this loop. ACSS is the internal gain of the current-sense amplifier. R1 is the input current-sense resistor, R1 = 10m $\Omega$  in the typical application circuits. R<sub>OGMS</sub> is the equivalent output impedance of the GMS amplifier, which is greater than 10M $\Omega$ . GMS is the charge-current amplifier transconductance = 1µA/mV. GM<sub>IN</sub> is the DC-DC converter's input-referred transconductance = (1/D) × GM<sub>OUT</sub> = (1/D) × 5A/V.

The loop-transfer function is given by:

 $LTF = GM_{IN} \times A_{CSS} \times RSI \times GMS \frac{R_{OGMS}}{1 + SR_{OGMS} \times C_{CS}}$ Since  $GM_{IN} = \frac{1}{A_{CSS} \times RS1}$ , the loop – transfer function simplifies to:  $LTF = GMS \frac{R_{OGMS}}{1 + SR_{OGMS} \times C_{CS}}$ 

The crossover frequency is given by:

$$f_{CO_CS} = \frac{GMS}{2\pi C_{CS}}$$

For stability, choose a crossover frequency lower than 1/10th of the switching frequency:

$$C_{CS} = 5 \times GMS / (2\pi f_{OSC})$$

Choosing a crossover frequency of 30kHz and using the component values listed in Figure 1 yields C<sub>CS</sub> > 5.4nF. Values for CCS greater than 10 times the minimum value may slow down the current-loop response excessively. Figure 15 shows the Bode plot of the input current-limit-loop frequency response using the values calculated above.

#### **MOSFET Drivers**

The DHI and DLO outputs are optimized for driving moderate-sized power MOSFETs. The MOSFET drive capability is the same for both the low-side and highside switches. This is consistent with the variable duty factor that occurs in the notebook computer environment where the battery voltage changes over a wide range. An adaptive dead-time circuit monitors the DLO output and prevents the high-side FET from turning on until DLO is fully off. There must be a low-resistance, low-inductance path from the DLO driver to the MOSFET gate for the adaptive dead-time circuit to work properly. Otherwise, the sense circuitry in the MAX1535B/ MAX1535C/MAX1535D interprets the MOSFET gate as "off" while there is still charge left on the gate. Use very short, wide traces measuring 10 squares to 20 squares or less (1.25mm to 2.5mm wide if the MOSFET is 25mm from the device). Unlike the DLO output, the DHI output uses a 50ns (typ) delay time to prevent the low-side MOSFET from turning on until DHI is fully off. The same layout considerations should be used for routing the DHI signal to the high-side MOSFET.

Since the transition time for a p-channel switch can be much longer than an n-channel switch, the dead time prior to the high-side p-channel MOSFET turning on is more pronounced than in other synchronous step-down regulators, which use high-side n-channel switches. On the high-to-low transition, the voltage on the inductor's "switched" terminal flies below ground until the low-side switch turns on. A similar dead-time spike occurs on the opposite low-to-high transition. Depending upon the magnitude of the load current, these spikes usually have a minor impact on efficiency.

# MAX1535B/MAX1535C/MAX1535D

# **Highly Integrated Level 2 SMBus Battery Chargers**



Figure 13. CCI Loop Response

The high-side driver (DHI) swings from SRC to 5V below SRC and has a typical impedance of 1 $\Omega$  sourcing and 4 $\Omega$  sinking. The low-side driver (DLO) swings from DLOV to ground and has a typical impedance of 1 $\Omega$  sinking and 4 $\Omega$  sourcing. This helps prevent DLO from being pulled up when the high-side switch turns on due to capacitive coupling from the drain to the gate of the low-side MOSFET. This places some restrictions on the MOSFETs that can be used. Using a low-side MOSFET with smaller gate-to-drain capacitance can prevent these problems.

## **Design Procedure**

Table 12 lists the recommended components and refers to the circuit of Figure 1. The following sections describe how to select these components.

#### **MOSFET Selection**

MOSFETs P2 and P3 (Figure 1) provide power to the system load when the AC adapter is inserted. These devices may have modest switching speeds, but must be able to deliver the maximum input current as set by R1. As always, care should be taken not to exceed the device's maximum voltage ratings at the maximum operating temperature.

The p-channel/n-channel MOSFETs (P1, N1) are the switching devices for the step-down regulator. The guidelines for these devices focus on the challenge of obtaining high load-current capability when using high-voltage (>20V) AC adapters. Low-current applications usually require less attention. The high-side MOSFET (P1) must be able to dissipate the resistive losses plus



Figure 14. CCS Loop Diagram



Figure 15. CCS Loop Response

the switching losses at both  $V_{DCIN(MIN)}$  and  $V_{DCIN(MAX)}.$  Calculate both these sums.

Ideally, the losses at V<sub>DCIN(MIN)</sub> should be roughly equal to losses at V<sub>DCIN(MAX)</sub>, with lower losses in between. If the losses at V<sub>DCIN(MIN)</sub> are significantly higher than the losses at V<sub>DCIN(MAX)</sub>, consider increasing the size of P1. Conversely, if the losses at V<sub>DCIN(MAX)</sub> are significantly higher than the losses at V<sub>IN(MIN)</sub>, consider reducing the size of P1. If DCIN does not vary over a wide range, the minimum power



dissipation occurs where the resistive losses equal the switching losses. Choose a low-side MOSFET that has the lowest possible on-resistance (R<sub>DS(ON)</sub>), comes in a moderate-sized package (i.e., one or two 8-pin SO, DPAK, or D<sup>2</sup>PAK), and is reasonably priced. Make sure that the DLO gate driver can supply sufficient current to support the gate charge and the current injected into the parasitic gate-to-drain capacitor caused by the high-side MOSFET turning on; otherwise, cross-conduction problems can occur.

Since the MAX1535B/MAX1535C/MAX1535D utilize p-channel high-side and n-channel low-side MOSFETs, the switching characteristics can be quite different. Select devices that have short turn-off times, and make sure that P1(tDOFF(MAX)) - N1(tDON(MIN)) < 40ns. Failure to do so may result in efficiency-killing shootthrough currents. If delay mismatch causes shootthrough currents, consider adding capacitance from gate to source on N1 to slow down its turn-on time.

#### **MOSFET Power Dissipation**

Worst-case conduction losses occur at the duty factor extremes. For the high-side MOSFET, the worst-case power dissipation (PD) due to resistance occurs at the minimum supply voltage:

$$PD(HIGH-SIDE) = \left(\frac{V_{BATT}}{V_{DCIN}}\right) \left(\frac{I_{LOAD}}{2}\right)^2 \times R_{DS(ON)}$$

Generally, a small high-side MOSFET is desired to reduce switching losses at high input voltages. However, the RDS(ON) required to stay within package power-dissipation limits often limits how small the MOSFET can be. The optimum occurs when the switching (AC) losses equal the conduction (RDS(ON)) losses. High-side switching losses do not usually become an issue until the input is greater than approximately 15V. Calculating the power dissipation in P1 due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PC board layout characteristics. The following switching-loss calculation provides only a very rough estimate and is no substitute for breadboard evaluation, preferably including a verification using a thermocouple mounted on P1:

$$PD(HS_SWITCHING) = \frac{V_{DCIN(MAX)}^2 \times C_{RSS} \times f_{SW} \times I_{LOAD}}{2 \times I_{GATE}}$$

where C<sub>RSS</sub> is the reverse transfer capacitance of P1, and I<sub>GATE</sub> is the peak gate-drive source/sink current (4.5A sourcing and 1.1A sinking).

Switching losses in the high-side MOSFET can become an insidious heat problem when maximum AC adapter voltages are applied due to the squared term in the C x  $V_{DCIN}^2$  x f<sub>SW</sub> switching-loss equation. If the high-side MOSFET chosen for adequate R<sub>DS(ON)</sub> at low-battery voltages becomes extraordinarily hot when biased from V<sub>IN(MAX)</sub>, consider choosing another MOSFET with lower parasitic capacitance.

For the low-side MOSFET (N1), the worst-case power dissipation always occurs at maximum input voltage:

$$PD(LOW - SIDE) = \left[1 - \left(\frac{V_{BATT}}{V_{DCIN}}\right)\right] \left(\frac{I_{LOAD}}{2}\right)^2 \times R_{DS(ON)}$$

Choose a Schottky diode (D1, Figure 1) having a forward voltage low enough to prevent the N1 MOSFET body diode from turning on during the dead time. As a general rule, a diode having a DC current rating equal to 1/3 of the load current is sufficient. This diode is optional and can be removed if efficiency is not critical.

#### **Inductor Selection**

The charge current, ripple, and operating frequency (off-time) determine the inductor characteristics. Inductor L1 must have a saturation current rating of at least the maximum charge current plus 1/2 of the ripple current ( $\Delta$ IL):

$$I_{SAT} = I_{CHG} + (1/2) \Delta IL$$

The ripple current is determined by:

 $\Delta IL = V_{BATT} \times t_{OFF} / L$ 

If  $V_{BATT} < 0.88V_{DCIN}$ , then:

or:

$$t_{OFF} = 0.27 \mu s$$
 (typ) for VBATT > 0.88 VDCIN

Figure 16 illustrates the variation of the ripple current vs. battery voltage when the circuit is charging at 3A with a fixed input voltage of 19V.

Higher inductor values decrease the ripple current. Smaller inductor values require high-saturation current capabilities and degrade efficiency. Designs that set LIR =  $\Delta$ IL / I<sub>CHG</sub> = 0.3 usually result in a good balance between inductor size and efficiency:

$$L = \frac{V_{BATT} \times t_{OFF}}{LIR \times I_{CHG}}$$

#### **Input Capacitor Selection**

The input capacitor must meet the ripple current requirement (I<sub>RMS</sub>) imposed by the switching currents. Nontantalum chemistries (ceramic, aluminum, or



| Table 12 | Recommended | Components |
|----------|-------------|------------|
|----------|-------------|------------|

| DESIGNATION   | QTY | DESCRIPTION                                                                                                                |
|---------------|-----|----------------------------------------------------------------------------------------------------------------------------|
| C1–C4         | 4   | 22µF ±20%, 25V X5R ceramic capacitors (2220)<br>TDK C5750X5R1E226M                                                         |
| C5, C6        | 2   | 1μF ±10%, 25V X7R ceramic capacitors (1206)<br>Murata GRM31MR71E105K<br>Taiyo Yuden TMK316BJ105KL<br>TDK C3216X7R1E105K    |
| C7, C8, C9    | 3   | 1μF ±10%, 16V X7R ceramic capacitors (0805)<br>Murata GRM21BR71C105K<br>Taiyo Yuden EMK212BJ105KG<br>TDK C2012X7R1E105K    |
| C10, C11      | 2   | 0.1µF ±10%, 25V X7R ceramic capacitors (0603)<br>Murata GRM188R71E104K<br>TDK C1608X7R1E104K                               |
| C12, C13, C14 | 3   | 0.01µF ±10%, 16V X7R ceramic capacitors (0402)<br>Murata GRP155R71E103K<br>Taiyo Yuden EMK105BJ103KV<br>TDK C1005X7R1E103K |
| D1            | 1   | Schottky diode, 0.5A, 30V, SOD-123<br>Diodes Inc. B0530W<br>General Semiconductor MBR0530<br>ON Semiconductor MBR0530      |
| L1            | 1   | 4.3μH, 11A, 11.4mΩ inductor<br>Sumida CEP125-4R3MC-U                                                                       |
| N1            | 1   | MOSFET, n-channel, 13.5A, +30V, 8-pin SO<br>Fairchild FDS6670S                                                             |
| P1–P4         | 4   | MOSFETS, p-channel, 13A, -30V, 8-pin SO<br>Fairchild FDS6679Z                                                              |
| R1, R2        | 2   | 10m $\Omega$ ±1%, 1W sense resistors (2512)<br>IRC LRC-LRF2512-01-R010-F                                                   |
| R3            | 1   | $365k\Omega \pm 1\%$ resistor (0805)                                                                                       |
| R4            | 1   | 49.9kΩ ±1% resistor (0805)                                                                                                 |
| R5            | 1   | 1MΩ 5% resistor (0805)                                                                                                     |
| R6            | 1   | $20k\Omega \pm 5\%$ resistor (0603)                                                                                        |
| R7–R10        | 4   | 10k $\Omega$ ±5% resistors (0805)                                                                                          |
| R11           | 1   | $33\Omega \pm 5\%$ resistor (0805)                                                                                         |
| R12, R13      | 2   | 1MΩ potentiometers (multiturn)<br>Bourns 3266W-1-105 or equivalent                                                         |



Figure 16. Ripple Current vs. Battery Voltage

OS-CON) are preferred due to their resilience to powerup surge currents:

$$I_{RMS} = I_{CHG} \left( \frac{\sqrt{V_{BATT}(V_{DCIN} - V_{BATT})}}{V_{DCIN}} \right)$$

The input capacitors should be sized so that the temperature rise due to ripple current in continuous conduction does not exceed approximately 10°C. The maximum ripple current occurs at 50% duty factor or  $V_{DCIN} = 2 \times$ VBATT, which equates to 0.5 x I<sub>CHG</sub>. If the application of interest does not achieve the maximum value, size the input capacitors according to the worst-case conditions.

#### **Output Capacitor Selection**

The output capacitor absorbs the inductor ripple current and must tolerate the surge current delivered from the battery when it is initially plugged into the charger. As such, both capacitance and ESR are important parameters in specifying the output capacitor as a filter and to ensure the stability of the DC-DC converter (see the *Compensation* section.) Beyond the stability requirements, it is often sufficient to make sure that the output capacitor's ESR is much lower than the battery's ESR. Either tantalum or ceramic capacitors can be used on the output. Ceramic devices are preferable because of their good voltage ratings and resilience to surge currents.

## **Applications Information**

#### Smart-Battery System Background Information

Smart-battery systems have evolved since the conception of the smart-battery system (SBS) specifications. Originally, such systems consisted of a smart battery and smart-battery charger that were compatible with the SBS specifications and communicated directly with each other using SMBus protocols. Modern systems still employ the original commands and protocols, but often use a keyboard controller or similar digital intelligence to mediate the communication between the battery and the charger (Figure 17). This arrangement permits considerable freedom in the implementation of charging algorithms at the expense of standardization. Algorithms can vary from the simple detection of the battery with a fixed set of instructions for charging the battery to highly complex programs that can accommodate multiple battery configurations and chemistries. Microcontroller programs can perform frequent tests on the battery's state of charge and dynamically change the voltage and current applied to enhance safety. Multiple batteries can also be utilized with a selector that is programmable over the SMBus.

Batteries that use SMBus fuel gauges must sometimes perform a conditioning cycle to calibrate the fuel gauge's reference data for empty and full capacity. This cycle consists of isolating the battery from the charger and discharging it through the system load. When the battery reaches 100% depth of discharge, it is then recharged. The circuit in Figure 1 is capable of implementing this feature under software control. To utilize the conditioning function, the configuration of the PDS switch must be changed to source-connected FETs to prevent the AC adapter from supplying current to the system through the MOSFET's body diode. The SRC pin must be connected to the common source node of the back-to-back FETs to properly drive the MOSFETs.

It is essential to alert the user that the system is performing a conditioning cycle. If the user terminates the cycle prematurely, the battery may be discharged even though the system was running off an AC adapter for a substantial period of time. If the AC adapter is in fact removed during conditioning, the MAX1535B/ MAX1535C/MAX1535D keep the PDL switch on and the charger remains off as it would in normal operation. If the battery is removed during conditioning mode, the PDS switch is turned back on and the system is powered from the AC adapter.

#### **Setting Input Current Limit**

The input current limit should be set based on the current capability of the AC adapter and the tolerance of the input current limit. The upper limit of the input current threshold should never exceed the adapter's minimum available output current. For example, if the adapter's output current rating is  $5A \pm 10\%$ , the input current limit should be selected so that its upper limit is less than  $5A \times 0.9 = 4.5A$ . Since the input current-limit accuracy of the



MAX1535B/MAX1535C/MAX1535D is ±5%, the typical value of the input current limit should be set at 4.5A / 1.05  $\approx$  4.28A. The lower limit for input current must also be considered. For chargers at the low end of the specification, the input current limit for this example could be 4.28A × 0.95, or approximately 4.07A.

#### **Setting VMAX and IMAX Limits**

The VMAX and IMAX limits should be determined based on the design values of the maximum current and voltage in the battery and the accuracy of VMAX and IMAX limits. The VMAX function is intended to be a secondary protection mechanism. So it is not relevant whether SMBus or VMAX controls the charger, so long as the charge voltage is below the battery manufacturer's maximum ratings. The SMBus and VMAX thresholds can therefore overlap slightly because charge-voltage accuracy is critical for safely and efficiently charging the battery. The lower limit of the VMAX threshold should be equal to the normal charge voltage of 4.20V per cell. Assuming the accuracy of the VMAX threshold is ±5%, the typical value of the VMAX limit should be set at 4.20 / 0.95 = 4.42V per cell. For a 4-cell battery pack, the nominal VMAX limit is  $4 \times$ 4.42V = 17.68V.

The accuracy of the charge current is not as critical as the charge voltage. Small variations (such as  $\pm 5\%$ ) in the absolute value of the charge current do not have a significant effect on the total charge time. It is acceptable to have the maximum charge current set by SMBus and the IMAX limit overlap slightly. Assuming the maximum charge current is 5A  $\pm 5\%$  and the accuracy of the IMAX threshold is  $\pm 5\%$ , the lower limit of the IMAX threshold can be set equal to the upper limit of the maximum charge current (5.25A), or slightly lower. Therefore, the typical value of the IMAX limit should be 5.25A / 0.95 = 5.53A, or slightly lower.

#### Layout and Bypassing

Bypass DCIN with a 1 $\mu$ F ceramic capacitor to ground (Figure 1). D4 protects the MAX1535B/MAX1535C/MAX1535D when the DC power source input is reversed. A signal diode for D1 is adequate because DCIN only powers the LDO and the internal reference. Bypass V<sub>DD</sub>, DCIN, LDO, DHIV, DLOV, SRC, DAC, and REF as shown in Figure 1.

Good PC board layout is required to achieve specified noise immunity, efficiency, and stable performance. The PC board layout artist must be given explicit instructions—preferably a sketch showing the placement of the power-switching components and high-current routing. Refer to the PC board layout in the MAX1535B evaluation kit for examples. A ground plane is essential for optimum performance. In most applica-



Figure 17. Typical Smart-Battery System

tions, the circuit is located on a multilayer board, and full use of the four or more copper layers is recommended. Use the top layer for high-current connections, the bottom layer for quiet connections, and the inner layers for uninterrupted ground planes.

Use the following step-by-step guide:

- 1) Place the high-power connections first, with their grounds adjacent:
  - Minimize the current-sense resistor trace lengths, and ensure accurate current sensing with Kelvin connections.
  - Minimize ground trace lengths in the high-current paths.
  - Minimize other trace lengths in the high-current paths.
  - Use >5mm wide traces in the high-current paths.
  - Connect C1 and C2 to the high-side MOSFET (10mm, max length).
  - Minimize the LX node (MOSFETs, rectifier cathode, inductor (15mm, max length)).

Ideally, surface-mount power components are flush against each other with their ground terminals almost touching. These high-current grounds are then connected to each other with a wide, filled zone of top-layer copper, so they do not go through vias. The resulting top-layer subground plane is con-

nected to the normal inner-layer ground plane at the output ground terminals, which ensures that the IC's analog ground is sensing at the supply's output terminals without interference from IR drops and ground noise. Other high-current paths should also be minimized, but focusing primarily on short ground and current-sense connections eliminates about 90% of all PC board layout problems.

- 2) Place the IC and signal components. Keep the main switching node (LX node) away from sensitive analog components (current-sense traces and the REF capacitor). Important: The IC must be no further than 10mm from the current-sense resistors. Quiet connections to REF, VMAX, IMAX, CCV, CCI, CCS, ACIN, and DCIN should be returned to a separate ground (GND) island. The appropriate traces are marked on the schematic with the ground symbol. There is very little current flowing in these traces, so the ground island need not be very large. When placed on an inner layer, a sizable ground island can help simplify the layout because the low-current connections can be made through vias. The ground pad on the backside of the package should also be connected to this quiet ground island.
- Keep the gate drive traces (DHI and DLO) as short as possible (L < 20mm), and route them away from the current-sense lines and REF. These traces should also be relatively wide (W > 1.25mm).

- Place ceramic bypass capacitors close to the IC. The bulk capacitors can be placed further away. Place the current-sense input filter capacitors under the part, connected directly to the GND pin.
- 5) Use a single-point star ground placed directly below the part at the PGND pin. Connect the power ground (ground plane) and the quiet ground island at this location. See Figure 18 for a layout example.

## Chip Information

TRANSISTOR COUNT: 11,900 PROCESS: BICMOS

## Ordering Information (continued)

| PART        | TEMP RANGE     | PIN-<br>PACKAGE            | PKG<br>CODE |
|-------------|----------------|----------------------------|-------------|
| MAX1535CETJ | -40°C to +85°C | 32 Thin QFN<br>(5mm x 5mm) | T3255-4     |
| MAX1535DETJ | -40°C to +85°C | 32 Thin QFN<br>(5mm x 5mm) | T3255-4     |



Figure 18. MAX1535B/MAX1535C/MAX1535D PC Board Layout Example

## **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Printed USA

39

© 2005 Maxim Integrated Products