



# AD1838A—SPECIFICATIONS

## TEST CONDITIONS

|                              |                                    |
|------------------------------|------------------------------------|
| Supply Voltages (AVDD, DVDD) | 5.0 V                              |
| Ambient Temperature          | 25°C                               |
| Input Clock                  | 12.288 MHz (256 × $f_s$ Mode)      |
| DAC Input Signal             | 1.0078125 kHz, 0 dBFS (Full Scale) |
| ADC Input Signal             | 1.0078125 kHz, -1 dBFS             |
| Input Sample Rate ( $f_s$ )  | 48 kHz                             |
| Measurement Bandwidth        | 20 Hz to 20 kHz                    |
| Word Width                   | 24 Bits                            |
| Load Capacitance             | 100 pF                             |
| Load Impedance               | 47 kΩ                              |

Performance of all channels is identical (except for the Interchannel Gain Mismatch and Interchannel Phase Deviation specifications).

| Parameter                                             | Min    | Typ       | Max    | Unit          |
|-------------------------------------------------------|--------|-----------|--------|---------------|
| <b>ANALOG-TO-DIGITAL CONVERTERS</b>                   |        |           |        |               |
| ADC Resolution                                        |        | 24        |        | Bits          |
| Dynamic Range (20 Hz to 20 kHz, -60 dB Input)         |        |           |        |               |
| No Filter                                             | 100    | 103       |        | dB            |
| With A-Weighted Filter                                |        | 105       |        | dB            |
| Total Harmonic Distortion + Noise (THD + N)           |        |           |        |               |
| 48 kHz                                                |        | -95       | -88.5  | dB            |
| 96 kHz                                                |        | -95       | -87.5  | dB            |
| Interchannel Isolation                                |        | 100       |        | dB            |
| Interchannel Gain Mismatch                            |        | 0.025     |        | dB            |
| Analog Inputs                                         |        |           |        |               |
| Differential Input Range ( $\pm$ Full Scale)          | -2.828 |           | +2.828 | V             |
| Common-Mode Input Voltage                             |        | 2.25      |        | V             |
| Input Impedance                                       |        | 4         |        | kΩ            |
| Input Capacitance                                     |        | 15        |        | pF            |
| $V_{REF}$                                             |        | 2.25      |        | V             |
| DC Accuracy                                           |        |           |        |               |
| Gain Error                                            |        | ±5        |        | %             |
| Gain Drift                                            |        | 35        |        | ppm/°C        |
| <b>DIGITAL-TO-ANALOG CONVERTERS</b>                   |        |           |        |               |
| DAC Resolution                                        |        | 24        |        | Bits          |
| Dynamic Range (20 Hz to 20 kHz, -60 dBFS Input)       |        |           |        |               |
| No Filter                                             | 103    | 105       |        | dB            |
| With A-Weighted Filter (48 kHz and 96 kHz)            | 105    | 108       |        | dB            |
| Total Harmonic Distortion + Noise (48 kHz and 96 kHz) |        | -95       | -90    | dB            |
| Interchannel Isolation                                |        | 110       |        | dB            |
| DC Accuracy                                           |        |           |        |               |
| Gain Error                                            |        | ±4.0      |        | %             |
| Interchannel Gain Mismatch                            |        | 0.025     |        | dB            |
| Gain Drift                                            |        | 200       |        | ppm/°C        |
| Interchannel Phase Deviation                          |        | ±0.1      |        | Degrees       |
| Volume Control Step Size (1023 Linear Steps)          |        | 0.098     |        | %             |
| Volume Control Range (Maximum Attenuation)            |        | 60        |        | dB            |
| Mute Attenuation                                      |        | -100      |        | dB            |
| De-emphasis Gain Error                                |        | ±0.1      |        | dB            |
| Full-Scale Output Voltage at Each Pin (Single-Ended)  |        | 1.0 (2.8) |        | V rms (V p-p) |
| Output Resistance at Each Pin                         |        | 180       |        | Ω             |
| Common-Mode Output Voltage                            |        | 2.25      |        | V             |
| <b>ADC DECIMATION FILTER, 48 kHz*</b>                 |        |           |        |               |
| Pass Band                                             |        | 21.77     |        | kHz           |
| Pass-Band Ripple                                      |        | ±0.01     |        | dB            |
| Stop Band                                             |        | 26.23     |        | kHz           |
| Stop-Band Attenuation                                 |        | 120       |        | dB            |
| Group Delay                                           |        | 910       |        | μs            |

# AD1838A

| Parameter                                       | Min | Typ         | Max   | Unit |
|-------------------------------------------------|-----|-------------|-------|------|
| ADC DECIMATION FILTER, 96 kHz*                  |     |             |       |      |
| Pass Band                                       |     | 43.54       |       | kHz  |
| Pass-Band Ripple                                |     | ±0.01       |       | dB   |
| Stop Band                                       |     | 52.46       |       | kHz  |
| Stop-Band Attenuation                           |     | 120         |       | dB   |
| Group Delay                                     |     | 460         |       | μs   |
| DAC INTERPOLATION FILTER, 48 kHz*               |     |             | 21.77 |      |
| Pass Band                                       |     | ±0.06       |       | kHz  |
| Pass-Band Ripple                                | 28  |             |       | dB   |
| Stop Band                                       | 55  |             |       | kHz  |
| Stop-Band Attenuation                           |     |             |       | dB   |
| Group Delay                                     |     | 340         |       | μs   |
| DAC INTERPOLATION FILTER, 96 kHz*               |     |             | 43.54 |      |
| Pass Band                                       |     | ±0.06       |       | kHz  |
| Pass-Band Ripple                                | 52  |             |       | dB   |
| Stop Band                                       | 55  |             |       | kHz  |
| Stop-Band Attenuation                           |     |             |       | dB   |
| Group Delay                                     |     | 160         |       | μs   |
| DAC INTERPOLATION FILTER, 192 kHz*              |     |             | 81    |      |
| Pass Band                                       |     | ±0.06       |       | kHz  |
| Pass-Band Ripple                                | 97  |             |       | dB   |
| Stop Band                                       | 80  |             |       | kHz  |
| Stop-Band Attenuation                           |     |             |       | dB   |
| Group Delay                                     |     | 110         |       | μs   |
| DIGITAL I/O                                     |     |             |       |      |
| Input Voltage High                              | 2.4 |             |       | V    |
| Input Voltage Low                               |     | 0.8         |       | V    |
| Output Voltage High                             |     | ODVDD – 0.4 |       | V    |
| Output Voltage Low                              |     |             | 0.4   | V    |
| Leakage Current                                 |     |             | ±10   | μA   |
| POWER SUPPLIES                                  |     |             |       |      |
| Supply Voltage (AVDD and DVDD)                  | 4.5 | 5.0         | 5.5   | V    |
| Supply Voltage (ODVDD)                          | 3.0 |             | DVDD  | V    |
| Supply Current $I_{ANALOG}$                     |     | 84          | 95    | mA   |
| Supply Current $I_{ANALOG}$ , Power-Down        |     | 55          | 67    | mA   |
| Supply Current $I_{DIGITAL}$                    |     | 64          | 74    | mA   |
| Supply Current $I_{DIGITAL}$ , Power-Down       |     | 1           | 4.5   | mA   |
| Dissipation                                     |     |             |       |      |
| Operation, Both Supplies                        |     | 740         |       | mW   |
| Operation, Analog Supply                        |     | 420         |       | mW   |
| Operation, Digital Supply                       |     | 320         |       | mW   |
| Power-Down, Both Supplies                       |     | 280         |       | mW   |
| Power Supply Rejection Ratio                    |     |             |       |      |
| 1 kHz, 300 mV p-p Signal at Analog Supply Pins  |     | –70         |       | dB   |
| 20 kHz, 300 mV p-p Signal at Analog Supply Pins |     | –75         |       | dB   |

\*Guaranteed by design.

Specifications subject to change without notice.

# AD1838A

## TIMING SPECIFICATIONS

| Parameter                           |                                    | Min              | Max | Unit | Comments                 |
|-------------------------------------|------------------------------------|------------------|-----|------|--------------------------|
| MASTER CLOCK AND RESET              |                                    |                  |     |      |                          |
| $t_{MH}$                            | MCLK High                          | 15               |     | ns   |                          |
| $t_{ML}$                            | MCLK Low                           | 15               |     | ns   |                          |
| $t_{PDR}$                           | $\overline{PD}/\overline{RST}$ Low | 20               |     | ns   |                          |
| SPI PORT                            |                                    |                  |     |      |                          |
| $t_{CCH}$                           | CCLK High                          | 40               |     | ns   |                          |
| $t_{CCL}$                           | CCLK Low                           | 40               |     | ns   |                          |
| $t_{CCP}$                           | CCLK Period                        | 80               |     | ns   |                          |
| $t_{CDS}$                           | CDATA Setup                        | 10               |     | ns   | To CCLK Rising Edge      |
| $t_{CDH}$                           | CDATA Hold                         | 10               |     | ns   | From CCLK Rising Edge    |
| $t_{CLS}$                           | CLATCH Setup                       | 10               |     | ns   | To CCLK Rising Edge      |
| $t_{CLH}$                           | CLATCH Hold                        | 10               |     | ns   | From CCLK Rising Edge    |
| $t_{COE}$                           | COUT Enable                        |                  | 15  | ns   | From CLATCH Falling Edge |
| $t_{COD}$                           | COUT Delay                         |                  | 20  | ns   | From CCLK Falling Edge   |
| $t_{COTS}$                          | COUT Three-State                   |                  | 25  | ns   | From CLATCH Rising Edge  |
| DAC SERIAL PORT (48 kHz and 96 kHz) |                                    |                  |     |      |                          |
| Normal Mode (Slave)                 |                                    |                  |     |      |                          |
| $t_{DBH}$                           | DBCLK High                         | 60               |     | ns   |                          |
| $t_{DBL}$                           | DBCLK Low                          | 60               |     | ns   |                          |
| $f_{DB}$                            | DBCLK Frequency                    | $64 \times f_S$  |     |      |                          |
| $t_{DLS}$                           | DLRCLK Setup                       | 10               |     | ns   | To DBCLK Rising Edge     |
| $t_{DLH}$                           | DLRCLK Hold                        | 10               |     | ns   | From DBCLK Rising Edge   |
| $t_{DDS}$                           | DSDATA Setup                       | 10               |     | ns   | To DBCLK Rising Edge     |
| $t_{DDH}$                           | DSDATA Hold                        | 10               |     | ns   | From DBCLK Rising Edge   |
| Packed 128/256 Modes (Slave)        |                                    |                  |     |      |                          |
| $t_{DBH}$                           | DBCLK High                         | 15               |     | ns   |                          |
| $t_{DBL}$                           | DBCLK Low                          | 15               |     | ns   |                          |
| $f_{DB}$                            | DBCLK Frequency                    | $256 \times f_S$ |     |      |                          |
| $t_{DLS}$                           | DLRCLK Setup                       | 10               |     | ns   | To DBCLK Rising Edge     |
| $t_{DLH}$                           | DLRCLK Hold                        | 10               |     | ns   | From DBCLK Rising Edge   |
| $t_{DDS}$                           | DSDATA Setup                       | 10               |     | ns   | To DBCLK Rising Edge     |
| $t_{DDH}$                           | DSDATA Hold                        | 10               |     | ns   | From DBCLK Rising Edge   |
| ADC SERIAL PORT (48 kHz and 96 kHz) |                                    |                  |     |      |                          |
| Normal Mode (Master)                |                                    |                  |     |      |                          |
| $t_{ABD}$                           | ABCLK Delay                        |                  | 25  | ns   | From MCLK Rising Edge    |
| $t_{ALD}$                           | ALRCLK Delay                       |                  | 5   | ns   | From ABCLK Falling Edge  |
| $t_{ABDD}$                          | ASDATA Delay                       |                  | 10  | ns   | From ABCLK Falling Edge  |
| Normal Mode (Slave)                 |                                    |                  |     |      |                          |
| $t_{ABH}$                           | ABCLK High                         | 60               |     | ns   |                          |
| $t_{ABL}$                           | ABCLK Low                          | 60               |     | ns   |                          |
| $f_{AB}$                            | ABCLK Frequency                    | $64 \times f_S$  |     |      |                          |
| $t_{ALS}$                           | ALRCLK Setup                       | 5                |     | ns   | To ABCLK Rising Edge     |
| $t_{ALH}$                           | ALRCLK Hold                        | 15               |     | ns   | From ABCLK Rising Edge   |
| $t_{ABDD}$                          | ASDATA Delay                       |                  | 15  | ns   | From ABCLK Falling Edge  |
| Packed 128/256 Mode (Master)        |                                    |                  |     |      |                          |
| $t_{PABD}$                          | ABCLK Delay                        |                  | 40  | ns   | From MCLK Rising Edge    |
| $t_{PALD}$                          | LRCLK Delay                        |                  | 5   | ns   | From ABCLK Falling Edge  |
| $t_{PABDD}$                         | ASDATA Delay                       |                  | 10  | ns   | From ABCLK Falling Edge  |

| Parameter                               | Min               | Max              | Unit | Comments                  |
|-----------------------------------------|-------------------|------------------|------|---------------------------|
| TDM256 MODE (Master, 48 kHz and 96 kHz) |                   |                  |      |                           |
| $t_{TBD}$                               | BCLK Delay        | 40               | ns   | From MCLK Rising Edge     |
| $t_{FSD}$                               | FSTDMDelay        | 5                | ns   | From BCLK Rising Edge     |
| $t_{TABDD}$                             | ASDATA Delay      | 10               | ns   | From BCLK Rising Edge     |
| $t_{TDDS}$                              | DSDATA1 Setup     | 15               | ns   | To BCLK Falling Edge      |
| $t_{TDDH}$                              | DSDATA1 Hold      | 15               | ns   | From BCLK Falling Edge    |
| TDM256 MODE (Slave, 48 kHz and 96 kHz)  |                   |                  |      |                           |
| $f_{AB}$                                | BCLK Frequency    | $256 \times f_s$ |      |                           |
| $t_{TBCH}$                              | BCLK High         | 17               | ns   |                           |
| $t_{TBCL}$                              | BCLK Low          | 17               | ns   |                           |
| $t_{TFS}$                               | FSTDMDelay        | 10               | ns   | To BCLK Falling Edge      |
| $t_{TFH}$                               | FSTDMDelay        | 10               | ns   | From BCLK Falling Edge    |
| $t_{TBDD}$                              | ASDATA Delay      | 15               | ns   | From BCLK Rising Edge     |
| $t_{TDDS}$                              | DSDATA1 Setup     | 15               | ns   | To BCLK Falling Edge      |
| $t_{TDDH}$                              | DSDATA1 Hold      | 15               | ns   | From BCLK Falling Edge    |
| TDM512 MODE (Master, 48 kHz)            |                   |                  |      |                           |
| $t_{TBD}$                               | BCLK Delay        | 40               | ns   | From MCLK Rising Edge     |
| $t_{FSD}$                               | FSTDMDelay        | 5                | ns   | From BCLK Rising Edge     |
| $t_{TABDD}$                             | ASDATA Delay      | 10               | ns   | From BCLK Rising Edge     |
| $t_{TDDS}$                              | DSDATA1 Setup     | 15               | ns   | To BCLK Falling Edge      |
| $t_{TDDH}$                              | DSDATA1 Hold      | 15               | ns   | From BCLK Falling Edge    |
| TDM512 MODE (Slave, 48 kHz)             |                   |                  |      |                           |
| $f_{AB}$                                | BCLK Frequency    | $512 \times f_s$ |      |                           |
| $t_{TBCH}$                              | BCLK High         | 17               | ns   |                           |
| $t_{TBCL}$                              | BCLK Low          | 17               | ns   |                           |
| $t_{TFS}$                               | FSTDMDelay        | 10               | ns   | To BCLK Falling Edge      |
| $t_{TFH}$                               | FSTDMDelay        | 10               | ns   | From BCLK Falling Edge    |
| $t_{TBDD}$                              | ASDATA Delay      | 15               | ns   | From BCLK Rising Edge     |
| $t_{TDDS}$                              | DSDATA1 Setup     | 15               | ns   | To BCLK Falling Edge      |
| $t_{TDDH}$                              | DSDATA1 Hold      | 15               | ns   | From BCLK Falling Edge    |
| AUXILIARY INTERFACE (48 kHz and 96 kHz) |                   |                  |      |                           |
| $t_{AXDS}$                              | AAUXDATA Setup    | 10               | ns   | To AUXBCLK Rising Edge    |
| $t_{AXDH}$                              | AAUXDATA Hold     | 10               | ns   | From AUXBCLK Rising Edge  |
| $t_{DXD}$                               | DAUXDATA Delay    | 20               | ns   | From AUXBCLK Falling Edge |
| $f_{ABP}$                               | AUXBCLK Frequency | $64 \times f_s$  |      |                           |
| Slave Mode                              |                   |                  |      |                           |
| $t_{AXBH}$                              | AUXBCLK High      | 15               | ns   |                           |
| $t_{AXBL}$                              | AUXBCLK Low       | 15               | ns   |                           |
| $t_{AXLS}$                              | AUXLRCLK Setup    | 10               | ns   | To AUXBCLK Rising Edge    |
| $t_{AXLH}$                              | AUXLRCLK Hold     | 10               | ns   | From AUXBCLK Rising Edge  |
| Master Mode                             |                   |                  |      |                           |
| $t_{AUXBCLK}$                           | AUXBCLK Delay     | 20               | ns   | From MCLK Rising Edge     |
| $t_{AUXLRCLK}$                          | AUXLRCLK Delay    | 15               | ns   | From AUXBCLK Falling Edge |

Specifications subject to change without notice.



Figure 1. MCLK and  $\overline{PD/RST}$  Timing

# AD1838A

## ABSOLUTE MAXIMUM RATINGS\*

(T<sub>A</sub> = 25°C, unless otherwise noted.)

AVDD, DVDD, ODVDD to AGND, DGND

..... -0.3 V to +6 V

AGND to DGND ..... -0.3 V to +0.3 V

Digital I/O Voltage to DGND .... -0.3 V to ODVDD + 0.3 V

Analog I/O Voltage to AGND ..... -0.3 V to AVDD + 0.3 V

Operating Temperature Range

Industrial (A Version) ..... -40°C to +85°C

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## TEMPERATURE RANGE

| Parameter                 | Min | Typ | Max  | Unit |
|---------------------------|-----|-----|------|------|
| Specifications Guaranteed |     | 25  |      | °C   |
| Functionality Guaranteed  | -40 |     | +85  | °C   |
| Storage                   | -65 |     | +150 | °C   |

## ORDERING GUIDE

| Model            | Temperature Range | Package Description | Package Option |
|------------------|-------------------|---------------------|----------------|
| AD1838AAS        | -40°C to +85°C    | 52-Lead MQFP        | S-52-1         |
| AD1838AAS-REEL   | -40°C to +85°C    | 52-Lead MQFP        | S-52-1         |
| AD1838AASZ*      | -40°C to +85°C    | 52-Lead MQFP        | S-52-1         |
| AD1838AASZ-REEL* | -40°C to +85°C    | 52-Lead MQFP        | S-52-1         |
| EVAL-AD1838AEB   | -40°C to +85°C    | 52-Lead MQFP        | S-52-1         |

\*Z = Pb-free part.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD1838A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



## PIN CONFIGURATION



## PIN FUNCTION DESCRIPTIONS

| Pin No.               | Mnemonic  | Input/<br>Output | Description                                                           |
|-----------------------|-----------|------------------|-----------------------------------------------------------------------|
| 1, 39                 | DVDD      |                  | Digital Power Supply. Connect to digital 5 V supply.                  |
| 2                     | CLATCH    | I                | Latch Input for Control Data.                                         |
| 3                     | CIN       | I                | Serial Control Input.                                                 |
| 4                     | PD/RST    | I                | Power-Down/Reset.                                                     |
| 5, 10, 16, 24, 30, 34 | AGND      |                  | Analog Ground.                                                        |
| 6, 12, 25             | OUTLNx    | O                | DACx Left Channel Negative Output.                                    |
| 7, 13, 26             | OUTLPx    | O                | DACx Left Channel Positive Output.                                    |
| 8, 14, 27             | OUTRNx    | O                | DACx Right Channel Negative Output.                                   |
| 9, 15, 28             | OUTRPx    | O                | DACx Right Channel Positive Output.                                   |
| 11, 19, 29            | AVDD      |                  | Analog Power Supply. Connect to analog 5 V supply.                    |
| 17                    | FILTD     |                  | Filter Capacitor Connection. Recommended 10 $\mu$ F/100 nF.           |
| 18                    | FILTR     |                  | Reference Filter Capacitor Connection. Recommended 10 $\mu$ F/100 nF. |
| 20                    | ADCLN     | I                | ADC Left Channel Negative Input.                                      |
| 21                    | ADCLP     | I                | ADC Left Channel Positive Input.                                      |
| 22                    | ADCRN     | I                | ADC Right Channel Negative Input.                                     |
| 23                    | ADCRP     | I                | ADC Right Channel Positive Input.                                     |
| 31 to 33              | N/C       |                  | Not Connected.                                                        |
| 35                    | M/S       | I                | ADC Master/Slave Select.                                              |
| 36                    | DAUXDATA  | O                | Auxiliary DAC Output Data.                                            |
| 37                    | DLRCLK    | I/O              | DAC LR Clock.                                                         |
| 38                    | DBCLK     | I/O              | DAC Bit Clock.                                                        |
| 40, 52                | DGND      |                  | Digital Ground.                                                       |
| 41 to 43              | DSDATAx   | I                | DACx Input Data (Left and Right Channels).                            |
| 44                    | AAUXDATA3 | I                | Auxiliary ADC3 Digital Input.                                         |
| 45                    | ABCLK     | I/O              | ADC Bit Clock.                                                        |
| 46                    | ALRCLK    | I/O              | ADC LR Clock.                                                         |
| 47                    | MCLK      | I                | Master Clock Input.                                                   |
| 48                    | ODVDD     |                  | Digital Output Driver Power Supply.                                   |
| 49                    | ASDATA    | O                | ADC Serial Data Output.                                               |
| 50                    | COUT      | O                | Output for Control Data.                                              |
| 51                    | CCLK      | I                | Control Clock Input for Control Data.                                 |

# AD1838A—Typical Performance Characteristics



TPC 1. ADC Composite Filter Response



TPC 4. ADC High-Pass Filter Response,  $f_S = 96$  kHz



TPC 2. ADC High-Pass Filter Response,  $f_S = 48$  kHz



TPC 5. DAC Composite Filter Response,  $f_S = 48$  kHz



TPC 3. ADC Composite Filter Response (Pass-Band Section)



TPC 6. DAC Composite Filter Response,  $f_S = 96$  kHz



# AD1838A

## TERMINOLOGY

### Dynamic Range

The ratio of a full-scale input signal to the integrated input noise in the pass band (20 Hz to 20 kHz), expressed in decibels. Dynamic range is measured with a -60 dB input signal and is equal to  $(S/[THD + N]) + 60$  dB. Note that spurious harmonics are below the noise with a -60 dB input, so the noise level establishes the dynamic range. The dynamic range is specified with and without an A-weight filter applied.

### Signal-to-(Total Harmonic Distortion + Noise)

#### [S/(THD + N)]

The ratio of the root-mean-square (rms) value of the fundamental input signal to the rms sum of all other spectral components in the pass band, expressed in decibels.

### Pass Band

The region of the frequency spectrum unaffected by the attenuation of the digital decimator's filter.

### Pass-Band Ripple

The peak-to-peak variation in amplitude response from equal-amplitude input signal frequencies within the pass band, expressed in decibels.

### Stop Band

The region of the frequency spectrum attenuated by the digital decimator's filter to the degree specified by stop-band attenuation.

### Gain Error

With identical near full-scale inputs, the ratio of actual output to expected output, expressed as a percentage.

### Interchannel Gain Mismatch

With identical near full-scale inputs, the ratio of outputs of the two stereo channels, expressed in decibels.

### Gain Drift

Change in response to a near full-scale input with a change in temperature, expressed as parts-per-million (ppm) per °C.

### Crosstalk (EIAJ Method)

Ratio of response on one channel with a grounded input to a full-scale 1 kHz sine wave input on the other channel, expressed in decibels.

### Power Supply Rejection

With no analog input, signal present at the output when a 300 mV p-p signal is applied to the power supply pins, expressed in decibels of full scale.

### Group Delay

Intuitively, the time interval required for an input pulse to appear at the converter's output, expressed in microseconds. More precisely, the derivative of radian phase with respect to the radian frequency at a given frequency.

### Group Delay Variation

The difference in group delays at different input frequencies. Specified as the difference between the largest and the smallest group delays in the pass band, expressed in microseconds.

## ACRONYMS

ADC—Analog-to-Digital Converter.

DAC—Digital-to-Analog Converter.

DSP—Digital Signal Processor.

IMCLK—Internal Master Clock Signal Used to Clock the ADC and DAC Engines.

MCLK—External Master Clock Signal Applied to the AD1838A.

## FUNCTIONAL OVERVIEW

### ADCs

There are two ADC channels in the AD1838A, configured as a stereo pair. Each ADC has fully differential inputs. The ADC section can operate at a sample rate of up to 96 kHz. The ADCs include on-board digital decimation filters with 120 dB stop-band attenuation and linear phase response, operating at an oversampling ratio of 128 (for 48 kHz operation) or 64 (for 96 kHz operation).

ADC peak level information for each ADC may be read from the ADC Peak 0 and ADC Peak 1 registers. The data is supplied as a 6-bit word with a maximum range of 0 dB to -63 dB and a resolution of 1 dB. The registers will hold peak information until read; after reading, the registers are reset so that new peak information can be acquired. Refer to the register description for details of the format. The two ADC channels have a common serial bit clock and a left-right framing clock. The clock signals are all synchronous with the sample rate.

The ADC digital pins, ABCLK and ALRCLK, can be set to operate as inputs or outputs by connecting the  $\bar{M}/S$  pin to ODVDD or DGND, respectively. When the pins are set as outputs, the AD1838A will generate the timing signals. When the pins are set as inputs, the timing must be generated by the external audio controller.

### DACs

The AD1838A has six DAC channels arranged as three independent stereo pairs, with six fully differential analog outputs for improved noise and distortion performance. Each channel has its own independently programmable attenuator, adjustable in 1024 linear steps. Digital inputs are supplied through three serial data input pins (one for each stereo pair) and a common frame (DLRCLK) and bit (DBCLK) clock. Alternatively, one of the packed data modes may be used to access all six channels on a single TDM data pin. A stereo replicate feature is included where the DAC data sent to the first DAC pair is also sent to the other DACs in the part. The AD1838A can accept DAC data at a sample rate of 192 kHz on DAC 1 only. The stereo replicate feature can then be used to copy the audio data to the other DACs.

Each set of differential output pins sits at a dc level of  $V_{REF}$  and swings  $\pm 1.4$  V for a 0 dB digital input signal. A single op amp third-order external low-pass filter is recommended to remove high frequency noise present on the output pins, as well as to provide differential-to-single-ended conversion. Note that the use of op amps with low slew rate or low bandwidth may cause high frequency noise and tones to fold down into the audio band; care should be exercised in selecting these components.

The FILTD pin should be connected to an external grounded capacitor. This pin is used to reduce the noise of the internal DAC bias circuitry, thereby reducing the DAC output noise. In some cases, this capacitor may be eliminated with little effect on performance.

### DAC and ADC Coding

The DAC and ADC output data stream is in a two's complement encoded format. The word width can be selected from 16 bit, 20 bit, or 24 bit. The coding scheme is detailed in Table I.

Table I. Coding Scheme

| Code             | Level         |
|------------------|---------------|
| 0111 . . . 11111 | +FS           |
| 0000 . . . 00000 | 0 (Ref Level) |
| 1000 . . . 00000 | -FS           |

### AD1838A CLOCKING SCHEME

By default, the AD1838A requires an MCLK signal that is 256 times the required sample frequency up to a maximum of 12.288 MHz. The AD1838A uses a clock scaler to double the clock frequency for use internally. The default setting of the clock scaler is Multiply by 2. The clock scaler can also be set Multiply by 1 (bypass) or by 2/3. The clock scaler is controlled by programming the bits in the ADC Control 3 register. The internal MCLK signal, IMCLK, should not exceed 24.576 MHz to ensure correct operation.

The MCLK of the AD1838A should remain constant during normal operation of the DAC and ADC. If it is required to change the MCLK rate, then the AD1838A should be reset. Additionally, if MCLK scaler needs to be modified so that the IMCLK does not exceed 24.576 MHz, this should be done during the internal reset phase of the AD1838A by programming the bits in the first 3072 MCLK periods following the reset.

### Selecting DAC Sampling Rate

The AD1838A DAC engine has a programmable interpolator that allows the user to select different interpolation rates based on the required sample rate and MCLK value available. Table II shows the settings required for sample rates based on a fixed MCLK of 12.288 MHz.

Table II. DAC Sample Rate Settings

| Sample Rate | Interpolator Rate | DAC Control 1 Register |
|-------------|-------------------|------------------------|
| 48 kHz      | 8×                | 000000xxxxxxxx00       |
| 96 kHz      | 4×                | 000000xxxxxxxx01       |
| 192 kHz     | 2×                | 000000xxxxxxxx10       |

### Selecting an ADC Sample Rate

The AD1838A ADC engine has a programmable decimator that allows the user to select the sample rate based on the MCLK value. By default, the output sample rate is IMCLK/512. To achieve a sample rate of IMCLK/256, the sample rate bit in the ADC Control 1 register should be set as shown in Table III.

Table III. ADC Sample Rate Settings

| Sample Rate | ADC Control 1 Register    |
|-------------|---------------------------|
| IMCLK/512   | 1100000xx0xxxxxx (48 kHz) |
| IMCLK/256   | 1100000xx1xxxxxx (96 kHz) |

To maintain the highest performance possible, it is recommended that the clock jitter of the master clock signal be limited to less than 300 ps rms, measured using the edge-to-edge technique. Even at these levels, extra noise or tones may appear in the DAC outputs if the jitter spectrum contains large spectral peaks. It is highly recommended that the master clock be generated by an independent crystal oscillator. In addition, it is especially important that the clock signal should not be passed through an FPGA or other large digital chip before being applied to the AD1838A. In most cases, this will induce clock jitter because the clock signal is sharing common power and ground connections with other unrelated digital logic.

# AD1838A



Figure 2. Modulator Clocking Scheme



Figure 3. Format of SPI Timing

## RESET and Power-Down

$\overline{PD}/\overline{RST}$  powers down the chip and sets the control registers to their default settings. After  $\overline{PD}/\overline{RST}$  is de-asserted, an initialization routine runs inside the AD1838A to clear all memories to zero. This initialization lasts for approximately 20 LRCLK intervals. During this time, it is recommended that no SPI writes occur.

## Power Supply and Voltage Reference

The AD1838A is designed for 5 V supplies. Separate power supply pins are provided for the analog and digital sections. These pins should be bypassed with 100 nF ceramic chip capacitors, as close to the pins as possible, to minimize noise pickup. A bulk aluminum electrolytic capacitor of at least 22  $\mu$ F should also be provided on the same PC board as the codec. For critical applications, improved performance will be obtained with separate supplies for the analog and digital sections. If this is not possible, it is recommended that the analog and digital supplies be isolated by two ferrite beads in series with the bypass capacitor of each supply. It is important that the analog supply be as clean as possible.

The internal voltage reference is brought out on the FILTR pin and should be bypassed as close as possible to the chip, with a parallel combination of 10  $\mu$ F and 100 nF. The reference volt-

age may be used to bias external op amps to the common-mode voltage of the analog input and output signal pins. The current drawn from the FILTR pin should be limited to less than 50  $\mu$ A.

## Serial Control Port

The AD1838A has an SPI compatible control port to permit programming the internal control registers for the ADCs and DACs and to read the ADC signal levels from the internal peak detectors. The SPI control port is a 4-wire serial control port. The format is similar to the Motorola SPI format except the input data-word is 16 bits wide. The maximum serial bit clock frequency is 12.5 MHz and may be completely asynchronous to the sample rate of the ADCs and DACs. Figure 3 shows the format of the SPI signal.

## Serial Data Ports—Data Format

The ADC serial data output mode defaults to the popular I<sup>2</sup>S format, where the data is delayed by one BCLK interval from the edge of the LRCLK. By changing Bits 6 to 8 in ADC Control Register 2, the serial mode can be changed to right-justified (RJ), left-justified DSP (DSP), or left-justified (LJ). In the RJ mode, it is necessary to set Bits 4 and 5 to define the width of the data-word.

The DAC serial data input mode defaults to I<sup>2</sup>S. By changing Bits 5, 6, and 7 in DAC Control Register 1, the mode can be changed to RJ, DSP, LJ, or Packed Mode 256. The word width defaults to 24 bits but can be changed by reprogramming Bits 3 and 4 in DAC Control Register 1.

#### Packed Modes

The AD1838A has a packed mode that allows a DSP or other controller to write to all DACs and read all ADCs using one input data pin and one output data pin. Packed Mode 256 refers to the number of BCLKs in each frame. The LRCLK is low while data from a left channel DAC or ADC is on the data pin, and high while data from a right channel DAC or ADC is on the data pin. DAC data is applied on the DSDATA1 pin, and ADC data is available on the ASDATA pin. Figures 7 to 10 show the timing for the packed mode. Packed mode is available for 48 kHz and 96 kHz.

#### Auxiliary (TDM) Mode

A special auxiliary mode is provided to allow three external stereo ADCs and one external stereo DAC to be interfaced to the AD1838A to provide 8-in/8-out operation. In addition, this mode supports glueless interface to a single SHARC DSP serial port, allowing a SHARC DSP to access all eight channels of analog I/O. In this special mode, many pins are redefined; see Table IV for a list of redefined pins. The auxiliary and the TDM interfaces are independently configurable to operate as masters or slaves. When the auxiliary interface is set as a master, by programming the Auxiliary Mode Bit in ADC Control Register 2, the AUXLRCLK and AUXBCLK are generated by the AD1838A. When the auxiliary interface is set as a slave, the AUXLRCLK and AUXBCLK need to be generated by an external ADC, as shown in Figure 13. The TDM interface can be set to operate as a master or slave by connecting the M/S pin to DGND or ODVDD, respectively. In master mode, the FSTDM and BCLK signals are outputs generated by the AD1838A. In slave mode, the FSTDM and BCLK are inputs and should be generated by the SHARC. Both 48 kHz and 96 kHz operations are available (based on a 12.288 MHz or 24.576 MHz MCLK) in this mode.



Figure 4. Stereo Serial Modes

# AD1838A



Figure 5. ADC Serial Mode Timing



Figure 6. DAC Serial Mode Timing



Figure 7a. ADC Packed Mode 128



Figure 7b. ADC Packed Mode 256



Figure 8a. DAC Packed Mode 128



Figure 8b. DAC Packed Mode 256

# AD1838A



Figure 9. ADC Packed Mode Timing



Figure 10. DAC Packed Mode Timing

Table IV. Pin Function Changes in Auxiliary Mode

| Pin Name                  | I <sup>2</sup> S Mode                   | Auxiliary Mode                                                                                         |
|---------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|
| ASDATA (O)                | I <sup>2</sup> S Data Out, Internal ADC | TDM Data Out to SHARC.                                                                                 |
| DSDATA1 (I)               | I <sup>2</sup> S Data In, Internal DAC1 | TDM Data In from SHARC.                                                                                |
| DSDATA2 (I)/AAUXDATA1 (I) | I <sup>2</sup> S Data In, Internal DAC2 | AUX-I <sup>2</sup> S Data In 1 (from External ADC).                                                    |
| DSDATA3 (I)/AAUXDATA2 (I) | I <sup>2</sup> S Data In, Internal DAC3 | AUX-I <sup>2</sup> S Data In 2 (from External ADC).                                                    |
| AAUXDATA3 (I)             | Not Connected                           | AUX-I <sup>2</sup> S Data In 3 (from External ADC).                                                    |
| ALRCLK (O)                | LRCLK for ADC                           | TDM Frame Sync Out to SHARC (FSTDM).                                                                   |
| ABCLK (O)                 | BCLK for ADC                            | TDM BCLK Out to SHARC.                                                                                 |
| DLRCLK (I)/AUXLRCLK (I/O) | LRCLK In/Out Internal DACs              | AUX LRCLK In/Out. Driven by external LRCLK from ADC in slave mode. In master mode, driven by MCLK/512. |
| DBCLK (I)/AUXBCLK (I/O)   | BCLK In/Out Internal DACs               | AUX BCLK In/Out. Driven by external BCLK from ADC in slave mode. In master mode, driven by MCLK/8.     |
| DAUXDATA (O)              | Not Connected                           | AUX-I <sup>2</sup> S Data Out (to External DAC).                                                       |



AUXBCLK FREQUENCY IS 64 × FRAME RATE; TDM BCLK FREQUENCY IS 256 × FRAME RATE.

Figure 11. Auxiliary Mode Timing

# AD1838A



Figure 12. Auxiliary Mode Connection (Master Mode) to SHARC



Figure 13. Auxiliary Mode Connection (Slave Mode) to SHARC

## CONTROL/STATUS REGISTERS

The AD1838A has 13 control registers, 11 of which are used to set the operating mode of the part. The other two registers, ADC Peak 0 and ADC Peak 1, are read-only and should not be programmed. Each of the registers is 10 bits wide with the exception of the ADC peak reading registers, which are 6 bits wide. Writing to a control register requires a 16-bit data frame to be transmitted. Bits 15 to 12 are the address bits of the required register. Bit 11 is a read/write bit. Bit 10 is reserved and should always be programmed to 0. Bits 9 to 0 contain the 10-bit value that is to be written to the register or, in the case of a read operation, the 10-bit register contents. Figure 3 shows the format of the SPI read and write operation.

### DAC Control Registers

The AD1838A register map has eight registers that are used to control the functionality of the DAC section of the part. The function of the bits in these registers is discussed below.

#### Sample Rate

These bits control the sample rate of the DACs. Based on a 24.576 MHz IMCLK, sample rates of 48 kHz, 96 kHz, and 192 kHz are available. The MCLK scaling bits in ADC Control Register 3 should be programmed appropriately, based on the master clock frequency.

#### Power-Down/Reset

This bit controls the power-down status of the DAC section. By default, normal mode is selected. But by setting this bit, the digital section of the DAC stage can be put into a low power mode, thus reducing the digital current. The analog output section of the DAC stage is not powered down.

#### DAC Data-Word Width

These two bits set the word width of the DAC data. Compact disk (CD) compatibility may require 16 bits, but many modern digital audio formats require 24-bit sample resolution.

#### DAC Data Format

The AD1838A serial data interface can be configured to be compatible with a choice of popular interface formats, including I<sup>2</sup>S, LJ, RJ, or DSP modes. Details of these interface modes are given in the Serial Data Port section.

#### De-emphasis

The AD1838A provides built-in de-emphasis filtering for the three standard sample rates of 32.0 kHz, 44.1 kHz, and 48 kHz.

#### Mute DAC

Each of the six DACs in the AD1838A has its own independent mute control. Setting the appropriate bit mutes the DAC output. The AD1838A uses a clickless mute function that attenuates the output to approximately -100 dB over a number of cycles.

#### Stereo Replicate

Setting this bit copies the digital data sent to the stereo pair DAC1 to the three other stereo DACs in the system. This allows all three stereo DACs to be driven by one digital data stream. Note that in this mode, DAC data sent to the other DACs is ignored.

### DAC Volume Control

Each DAC in the AD1838A has its own independent volume control. The volume of each DAC can be adjusted in 1024 linear steps by programming the appropriate register. The default value for this register is 1023, which provides no attenuation, i.e., full volume.

### ADC Control Registers

The AD1838A register map has five registers that are used to control the functionality and to read the status of the ADCs. The function of the bits in each of these registers is discussed below.

#### ADC Peak Level

These two registers store the peak ADC result from each channel when the ADC peak readback function is enabled. The peak result is stored as a 6-bit number from 0 dB to -63 dB in 1 dB steps. The value contained in the register is reset once it has been read, allowing for continuous level adjustment as required. Note that the ADC peak level registers use the 6 MSB in the register to store the results.

#### Sample Rate

This bit controls the sample rate of the ADCs. Based on a 24.576 MHz IMCLK, sample rates of 48 kHz and 96 kHz are available. The MCLK scaling bits in ADC Control Register 3 should be programmed appropriately based on the master clock frequency.

#### ADC Power-Down

This bit controls the power-down status of the ADC section and operates in a similar manner to the DAC power-down.

#### High-Pass Filter

The ADC signal path has a digital high-pass filter. Enabling this filter removes the effect of any dc offset in the analog input signal from the digital output codes.

#### ADC Data-Word Width

These two bits set the word width of the ADC data.

#### ADC Data Format

The AD1838A serial data interface can be configured to be compatible with a choice of popular interface formats, including I<sup>2</sup>S, LJ, RJ, or DSP modes.

#### Master/Slave Auxiliary Mode

When the AD1838A is operating in the auxiliary mode, the auxiliary ADC control pins, AUXBCLK and AUXLRCLK, which connect to the external ADCs, can be set to operate as a master or slave. If the pins are set in slave mode, one of the external ADCs should provide the LRCLK and BCLK signals.

#### ADC Peak Readback

Setting this bit enables ADC peak reading. See the ADCs section for more information.

**AD1838A**

**Table V. Control Register Map**

| Register Address | Register Name | Description        | Type | Width | Reset Setting (Hex) |
|------------------|---------------|--------------------|------|-------|---------------------|
| 0000             | DACCTRL1      | DAC Control 1      | R/W  | 10    | 000                 |
| 0001             | DACCTRL2      | DAC Control 2      | R/W  | 10    | 000                 |
| 0010             | DACVOL1       | DAC Volume—Left 1  | R/W  | 10    | 3FF                 |
| 0011             | DACVOL2       | DAC Volume—Right 1 | R/W  | 10    | 3FF                 |
| 0100             | DACVOL3       | DAC Volume—Left 2  | R/W  | 10    | 3FF                 |
| 0101             | DACVOL4       | DAC Volume—Right 2 | R/W  | 10    | 3FF                 |
| 0110             | DACVOL5       | DAC Volume—Left 3  | R/W  | 10    | 3FF                 |
| 0111             | DACVOL6       | DAC Volume—Right 3 | R/W  | 10    | 3FF                 |
| 1000             | Reserved      | Reserved           | R/W  | 10    | Reserved            |
| 1001             | Reserved      | Reserved           | R/W  | 10    | Reserved            |
| 1010             | ADCPeak0      | ADC Left Peak      | R    | 6     | 000                 |
| 1011             | ADCPeak1      | ADC Right Peak     | R    | 6     | 000                 |
| 1100             | ADCCTRL1      | ADC Control 1      | R/W  | 10    | 000                 |
| 1101             | ADCCTRL2      | ADC Control 2      | R/W  | 10    | 000                 |
| 1110             | ADCCTRL3      | ADC Control 3      | R/W  | 10    | 000                 |
| 1111             | Reserved      | Reserved           | R/W  | 10    | Reserved            |

**Table VI. DAC Control 1**

| Address        | R/W | RES | De-emphasis                                                  | Function                                                                                                                                |                                                               |                              |                                                           |
|----------------|-----|-----|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------|-----------------------------------------------------------|
|                |     |     |                                                              | DAC Data Format                                                                                                                         | DAC Data-Word Width                                           | Power-Down Reset             | Sample Rate                                               |
| 15, 14, 13, 12 | 11  | 10  | 9, 8                                                         | 7, 6, 5                                                                                                                                 | 4, 3                                                          | 2                            | 1, 0                                                      |
| 0000           | 0   | 0   | 00 = None<br>01 = 44.1 kHz<br>10 = 32.0 kHz<br>11 = 48.0 kHz | 000 = I <sup>2</sup> S<br>001 = RJ<br>010 = DSP<br>011 = LJ<br>100 = Packed 256<br>101 = Packed 128<br>110 = Reserved<br>111 = Reserved | 00 = 24 Bits<br>01 = 20 Bits<br>10 = 16 Bits<br>11 = Reserved | 0 = Normal<br>1 = Power-Down | 00 = 48 kHz<br>01 = 96 kHz<br>10 = 192 kHz<br>11 = 48 kHz |

**Table VII. DAC Control 2**

**Table VIII. DAC Volume Control**

| Address        | R/W | RES | Function                     |  |
|----------------|-----|-----|------------------------------|--|
|                |     |     | DAC Volume                   |  |
| 15, 14, 13, 12 | 11  | 10  | 9, 8, 7, 6, 5, 4, 3, 2, 1, 0 |  |
| 0010 = DACL1   | 0   | 0   | 0000000000 = Mute            |  |
| 0011 = DACR1   |     |     | 0000000001 = 1/1023          |  |
| 0100 = DACL2   |     |     | 0000000010 = 2/1023          |  |
| 0101 = DACR2   |     |     | 1111111110 = 1022/1023       |  |
| 0110 = DACL3   |     |     | 1111111111 = 1023/1023       |  |
| 0111 = DACR3   |     |     |                              |  |

**Table IX. ADC Peak**

| Address          | R/W | RES | Function          |                                  |
|------------------|-----|-----|-------------------|----------------------------------|
|                  |     |     | Six Data Bits     | Four Fixed Bits                  |
| 15, 14, 13, 12   | 11  | 10  | 9, 8, 7, 6, 5, 4  | 3, 2, 1, 0                       |
| 1010 = Left ADC  | 1   | 0   | 000000 = 0 dBFS   | 0000                             |
| 1011 = Right ADC |     |     | 000001 = -1 dBFS  |                                  |
|                  |     |     | 000010 = -2 dBFS  |                                  |
|                  |     |     |                   | These four bits are always zero. |
|                  |     |     | 111111 = -63 dBFS |                                  |

**Table X. ADC Control 1**

| Address        | R/W | RES | Function |                               |                              |                          |                                      |
|----------------|-----|-----|----------|-------------------------------|------------------------------|--------------------------|--------------------------------------|
|                |     |     | Reserved | Filter                        | ADC Power-Down               | Sample Rate              | Reserved                             |
| 15, 14, 13, 12 | 11  | 10  | 9        | 8                             | 7                            | 6                        | 5, 4, 3, 2, 1, 0                     |
| 1100           | 0   | 0   | 0        | 0 = All Pass<br>1 = High-Pass | 0 = Normal<br>1 = Power-Down | 0 = 48 kHz<br>1 = 96 kHz | 0, 0, 0, 0, 0, 0<br>0, 0, 0, 0, 0, 0 |

**Table XI. ADC Control 2**

| Address        | R/W | RES | Function                |                                                                                                                                                                                                                     |                                                               |                   |     |                    |                    |
|----------------|-----|-----|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------|-----|--------------------|--------------------|
|                |     |     | Master/Slave Aux Mode   | ADC Data Format                                                                                                                                                                                                     | ADC Data-Word Width                                           | AUXDATA           | RES | ADC MUTE           |                    |
|                |     |     |                         |                                                                                                                                                                                                                     |                                                               |                   |     | Right              | Left               |
| 15, 14, 13, 12 | 11  | 10  | 9                       | 8, 7, 6                                                                                                                                                                                                             | 5, 4                                                          | 3                 | 2   | 1                  | 0                  |
| 1101           | 0   | 0   | 0 = Slave<br>1 = Master | 000 = I <sup>2</sup> S<br>001 = RJ<br>010 = DSP<br>011 = LJ<br>100 = Packed 256<br>101 = Packed 128<br>110 = Auxiliary 256<br>111 = Auxiliary 512<br>101 = Packed 128<br>110 = Auxiliary 256<br>111 = Auxiliary 512 | 00 = 24 Bits<br>01 = 20 Bits<br>10 = 16 Bits<br>11 = Reserved | 0 = Off<br>1 = On | 0   | 0 = On<br>1 = Mute | 0 = On<br>1 = Mute |

**Table XII. ADC Control 3**

| Address        | R/W | RES | RES  | Function                                                       |                                                         |                                          |                                         |
|----------------|-----|-----|------|----------------------------------------------------------------|---------------------------------------------------------|------------------------------------------|-----------------------------------------|
|                |     |     |      | IMCLK Clocking                                                 | ADC Scaling                                             | DAC Peak Readback                        | ADC Test Mode                           |
| 15, 14, 13, 12 | 11  | 10  | 9, 8 | 7, 6                                                           | 5                                                       | 4, 3, 2                                  | 1, 0                                    |
| 1110           | 0   | 0   | 0, 0 | 00 = MCLK × 2<br>01 = MCLK<br>10 = MCLK × 2/3<br>11 = MCLK × 2 | 0 = Disabled Peak Readback<br>1 = Enabled Peak Readback | 000 = Normal Mode<br>All Others Reserved | 00 = Normal Mode<br>All Others Reserved |

# AD1838A

## CASCADE MODE

### Dual AD1838A Cascade

The AD1838A can be cascaded to an additional AD1838A, which, in addition to six external stereo ADCs and one external stereo DAC, can be used to create a 32-channel audio system with 16 inputs and 16 outputs. The cascade is designed to connect to a SHARC DSP and operates in a time division multiplexing (TDM) format. Figure 14 shows the connection diagram for cascade operation. The digital interface for both parts must be set to operate in Auxiliary 512 mode by programming ADC Control Register 2. AD1838A No. 1 is set as a master device by connecting the  $\overline{M/S}$  pin to DGND and AD1838A No. 2 is set as a slave device by connecting the  $\overline{M/S}$  to QDVDD. Both devices should be run from the same MCLK and PD/RST signals to ensure that they are synchronized.

With Device 1 set as a master, it will generate the frame-sync and bit clock signals. These signals are sent to the SHARC and Device 2 ensuring that both know when to send and receive data.

The cascade can be thought of as two 256-bit shift registers, one for each device. At the beginning of a sample interval, the shift registers contain the ADC results from the previous sample interval. The first shift register (Device 1) clocks data into the SHARC and also clocks in data from the second shift register (Device 2). While this is happening, the SHARC is sending DAC data to the second shift register. By the end of the sample interval, all 512 bits of ADC data in the shift registers will have been clocked into the SHARC and been replaced by DAC data, which is subsequently written to the DACs. Figure 15 shows the timing diagram for the cascade operation.



Figure 14. Dual AD1838A Cascade



Figure 15. Dual AD1838A Cascade Timing



Figure 16. Typical ADC Input Filter Circuit



Figure 17. Typical DAC Output Filter Circuit

# AD1838A

## OUTLINE DIMENSIONS

### 52-Lead Metric Quad Flat Package [MQFP] (S-52-1)

Dimensions shown in millimeters



## Revision History

| Location                                                     | Page |
|--------------------------------------------------------------|------|
| 2/04—Data Sheet changed from REV. 0 to REV. A.               |      |
| Changes to ORDERING GUIDE                                    | 6    |
| Deleted Clock Signals section                                | 11   |
| Added AD1835A CLOCKING SCHEME section                        | 11   |
| Added Table II and Table III and renumbered following tables | 11   |
| Changes to Auxiliary (TDM Mode) section                      | 13   |
| Changes to Figure 5                                          | 14   |
| Changes to Figure 6                                          | 14   |
| Added Figures 7a and 8a                                      | 15   |
| Renamed Figure 7 and Figure 8 to Figure 7b and Figure 8b     | 15   |
| Changes to Figure 9                                          | 15   |
| Changes to Table VIII                                        | 21   |
| Updated OUTLINE DIMENSIONS                                   | 24   |