#### 查询TP\$3305-18供应商

## 捷多邦、**T₽S8305档8/TPS3305**255/573305-33 DUAL PROCESSOR SUPERVISORS

SLVS198 - DECEMBER 1998

- Dual Supervisory Circuits for DSP and Processor-Based Systems
- Power-On Reset Generator with Fixed Delay Time of 200 ms, no External Capacitor Needed
- Watchdog Timer Retriggers the RESET Output at SENSEn ≥ V<sub>IT+</sub>
- Temperature-Compensated Voltage Reference
- Maximum Supply Current of 40 μA
- Supply Voltage Range . . . 2.7 V to 6 V
- Defined RESET Output from V<sub>DD</sub> ≥ 1.1 V
- MSOP-8 and SO-8 Packages
- Temperature Range . . . 40°C to 85°C

#### typical applications



Figure 1 lists some of the typical applications for the TPS3305 family, and a schematic diagram for a DSP-based system application. This application uses TI part numbers TPS3305–25, TPS7133, TPS71025, and TMS320VC549.



#### Figure 1. Applications Using the TPS3305 Family

#### description

The TPS3305 family is a series of micropower supply voltage supervisors designed for circuit initialization, primarily in DSP and processor-based systems, which require two supply voltages.

The product spectrum of the TPS3305 is designed for monitoring two independent supply voltages of 3.3 V/1.8 V, 3.3 V/2.5 V or 3.3 V /5 V.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS198 – DECEMBER 1998

#### description (continued)

The various supply voltage supervisors are designed to monitor the nominal supply voltage, as shown in the following supply voltage monitoring table.

| DEVICE     | NOMINAL SUPE | RVISED VOLTAGE | THRESHOLD VOLTAGE (TYP |        |  |
|------------|--------------|----------------|------------------------|--------|--|
| DEVICE     | SENSE1       | SENSE2         | SENSE1                 | SENSE2 |  |
| TPS3305-18 | 3.3 V        | 1.8 V          | 2.93 V                 | 1.68 V |  |
| TPS3305-25 | 3.3 V        | 2.5 V          | 2.93 V                 | 2.25 V |  |
| TPS3305-33 | 5 V          | 3.3 V          | 4.55 V                 | 2.93 V |  |

#### SUPPLY VOLTAGE MONITORING

During power-on,  $\overline{\text{RESET}}$  is asserted when the supply voltage V<sub>DD</sub> becomes higher than 1.1 V. Thereafter, the supply voltage supervisor monitors the SENSEn inputs and keeps  $\overline{\text{RESET}}$  active as long as SENSEn remains below the threshold voltage V<sub>IT+</sub>.

An internal timer delays the return of the RESET output to the inactive state (high) to ensure proper system reset. The delay time,  $t_{d typ} = 200$  ms, starts after SENSE1 and SENSE2 inputs have risen above the threshold voltage  $V_{IT+}$ . When the voltage at SENSE1 or SENSE2 input drops below the threshold voltage  $V_{IT-}$ , the RESET output becomes active (low) again.

The TPS3305-xx devices integrate a watchdog timer that is periodically triggered by a positive or negative transition of WDI. When the supervising system fails to retrigger the watchdog circuit within the time-out interval,  $t_{t(out)} = 1.6$  s, RESET becomes active for the time period  $t_d$ . This event also reinitializes the watchdog timer. Leaving WDI unconnected disables the watchdog.

The TPS3305-xx family of devices incorporates a manual reset input, MR. A low level at MR causes RESET to become active. In addition to the active-low RESET output, the TPS3305-xx family includes an active-high RESET output.

The TPS3305-xx devices are available in either 8-pin MSOP or standard 8-pin SO packages.

The TPS3305-xx family is characterized for operation over a temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.

|               | PACKAGE                         | D DEVICES                             |                        |                  |  |  |  |  |
|---------------|---------------------------------|---------------------------------------|------------------------|------------------|--|--|--|--|
| TA            | SMALL OUTLINE<br>(D)            | PowerPAD™<br>μ-SMALL OUTLINE<br>(DGN) | MARKING<br>DGN PACKAGE | CHIP FORM<br>(Y) |  |  |  |  |
|               | TPS3305-18D                     | TPS3305-18DGN                         | TIAAM                  | TPS3305-18Y      |  |  |  |  |
| –40°C to 85°C | TPS3305-25D TPS3305-25DGN TIAAN |                                       | TIAAN                  | TPS3305-25Y      |  |  |  |  |
|               | TPS3305-33D                     | TPS3305-33DGN                         | TIAAO                  | TPS3305-33Y      |  |  |  |  |

AVAILABLE OPTIONS

PowerPAD is a trademark of Texas Instruments Incorporated.



SLVS198 - DECEMBER 1998

## description (continued)

|    | FUNCTION/TRUTH TABLES |             |       |       |  |  |  |  |  |  |
|----|-----------------------|-------------|-------|-------|--|--|--|--|--|--|
| MR | SENSE1>VIT1           | SENSE2>VIT2 | RESET | RESET |  |  |  |  |  |  |
| L  | X‡                    | X‡          | L     | н     |  |  |  |  |  |  |
| Н  | 0                     | 0           | L     | н     |  |  |  |  |  |  |
| Н  | 0                     | 0           | L     | н     |  |  |  |  |  |  |
| Н  | 0                     | 1           | L     | н     |  |  |  |  |  |  |
| н  | 0                     | 1           | L     | н     |  |  |  |  |  |  |
| Н  | 1                     | 0           | L     | н     |  |  |  |  |  |  |
| Н  | 1                     | 0           | L     | н     |  |  |  |  |  |  |
| Н  | 1                     | 1           | L     | н     |  |  |  |  |  |  |
| Н  | 1                     | 1           | Н     | L     |  |  |  |  |  |  |

<sup>†</sup>X = Don't care

## functional block diagram





SLVS198 - DECEMBER 1998

## timing diagram





SLVS198 - DECEMBER 1998

#### **TPS3305Y** chip information

These chips, when properly assembled, display characteristics similar to those of the TPS3305. Thermal compression or ultrasonic bonding may take place on the doped aluminium bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.



### **Terminal Functions**

| TERMIN          | AL  | I/O | DESCRIPTION              |
|-----------------|-----|-----|--------------------------|
| NAME            | NO. | 1/0 | DESCRIPTION              |
| GND             | 4   |     | Ground                   |
| MR              | 7   | Ι   | Manual reset             |
| RESET           | 5   | 0   | Active-low reset output  |
| RESET           | 6   | 0   | Active-high reset output |
| SENSE1          | 1   | Ι   | Sense voltage input 1    |
| SENSE2          | 2   | Ι   | Sense voltage input 2    |
| WDI             | 3   | Ι   | Watchdog timer input     |
| V <sub>DD</sub> | 8   |     | Supply voltage           |



SLVS198 - DECEMBER 1998

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>DD</sub> (see Note1)                                              | 7 \/                         |
|------------------------------------------------------------------------------------------|------------------------------|
|                                                                                          |                              |
| All other pins (see Note 1)                                                              |                              |
| Maximum low output current, I <sub>OL</sub>                                              | 5 mA                         |
| Maximum high output current, I <sub>OH</sub>                                             |                              |
| Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> )  | ±20 mA                       |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) | ±20 mA                       |
| Continuous total power dissipation                                                       | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                                     | –40°C to 85°C                |
| Storage temperature range, T <sub>stg</sub>                                              | –65°C to 150°C               |
| Soldering temperature                                                                    | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to GND. For reliable operation the device must not be operated at 7 V for more than t = 1000 h continuously.

#### DISSIPATION RATING TABLE

| PACKAGE | $T_{A} \leq 25^{\circ}C \qquad \text{DERATING FACTOR} \\ \text{POWER RATING} \qquad \text{ABOVE T}_{A} = 25^{\circ}C \\ \text{C}$ |            | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|---------------------------------------|--|
| DGN     | 2.14 mW                                                                                                                           | 17.1 mW/°C | 1.37 mW                               | 1.11 mW                               |  |
| D       | 725 mW                                                                                                                            | 5.8 mW/°C  | 464 mW                                | 377 mW                                |  |

#### recommended operating conditions at specified temperature range

|                                                                                | MIN                 | MAX                                          | UNIT |
|--------------------------------------------------------------------------------|---------------------|----------------------------------------------|------|
| Supply voltage, V <sub>DD</sub>                                                | 2.7                 | 6                                            | V    |
| Input voltage at MR and WDI, VI                                                | 0                   | V <sub>DD</sub> +0.3                         | V    |
| Input voltage at SENSE1 and SENSE2, VI                                         | 0                   | (V <sub>DD</sub> +0.3)V <sub>IT</sub> /1.25V | V    |
| High-level input voltage at MR and WDI, V <sub>IH</sub>                        | 0.7xV <sub>DD</sub> |                                              | V    |
| Low-level input voltage at MR and WDI, VIL                                     |                     | 0.3×V <sub>DD</sub>                          | V    |
| Input transition rise and fall rate at $\overline{MR}$ , $\Delta t / \Delta V$ |                     | 50                                           | ns/V |
| Operating free-air temperature range, T <sub>A</sub>                           | -40                 | 85                                           | °C   |



SLVS198 - DECEMBER 1998

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                              |                          | TEST CON                                                  | DITIONS                     | MIN                    | TYP  | MAX  | UNI |  |
|------------------|----------------------------------------|--------------------------|-----------------------------------------------------------|-----------------------------|------------------------|------|------|-----|--|
|                  |                                        |                          | $V_{DD} = 2.7 \text{ V to } 6 \text{ V}$                  | /, I <sub>OH</sub> = –20 μA | V <sub>DD</sub> - 0.2V |      |      |     |  |
| Vон              | High-level output voltage              |                          | V <sub>DD</sub> = 3.3 V,                                  | I <sub>OH</sub> = -2 mA     | V <sub>DD</sub> - 0.4V |      |      | V   |  |
|                  |                                        |                          | V <sub>DD</sub> = 6 V,                                    | I <sub>OH</sub> = –3 mA     | V <sub>DD</sub> - 0.4V |      |      |     |  |
|                  |                                        |                          | $V_{DD} = 2.7 \text{ V to } 6 \text{ V}$                  | /, I <sub>OL</sub> = 20 μA  |                        |      | 0.2  |     |  |
| Vol              | Low-level output voltage               |                          | V <sub>DD</sub> = 3.3 V,                                  | $I_{OL} = 2 \text{ mA}$     |                        |      | 0.4  | V   |  |
|                  |                                        | V <sub>DD</sub> = 6 V,   | IOL = 3 mA                                                |                             |                        | 0.4  |      |     |  |
|                  | Power-up reset voltage (see Note 2)    |                          | V <sub>DD</sub> ≥ 1.1 V,                                  | I <sub>OL</sub> = 20 μA     |                        |      | 0.4  | V   |  |
|                  |                                        |                          |                                                           | -                           | 1.64                   | 1.68 | 1.72 |     |  |
|                  |                                        | VSENSE1,                 | $V_{DD} = 2.7 V \text{ to } 6 V_{DD}$                     | Ι.                          | 2.20                   | 2.25 | 2.30 |     |  |
| VIT-             |                                        | VSENSE2                  | $T_A = 0^{\circ}C$ to $85^{\circ}C$                       | ,                           | 2.86                   | 2.93 | 3    | V   |  |
|                  | Negative-going input threshold voltage |                          |                                                           |                             | 4.46                   | 4.55 | 4.64 |     |  |
|                  | (see Note 3)                           |                          |                                                           |                             | 1.64                   | 1.68 | 1.73 |     |  |
|                  |                                        | VSENSE1.                 | $V_{DD} = 2.7 V \text{ to } 6 V_{DD}$                     | /.                          | 2.20                   | 2.25 | 2.32 |     |  |
|                  |                                        | VSENSE2                  | $T_{A} = -40^{\circ}C \text{ to } 85^{\circ}C$            |                             | 2.86                   | 2.93 | 3.02 | V   |  |
|                  |                                        |                          |                                                           |                             | 4.46                   | 4.55 | 4.67 | 1   |  |
|                  | Hysteresis at VSENSEn input            |                          | V <sub>IT</sub> = 1.68 V                                  |                             |                        | 15   |      |     |  |
|                  |                                        |                          | V <sub>IT</sub> = 2.25 V                                  |                             |                        | 20   |      | mV  |  |
| V <sub>hys</sub> |                                        |                          | V <sub>IT</sub> = 2.93 V                                  |                             |                        | 30   |      |     |  |
|                  |                                        | V <sub>IT</sub> = 4.55 V |                                                           |                             | 40                     |      |      |     |  |
|                  |                                        |                          | $WDI = V_{DD} = 6 V$                                      |                             |                        |      |      |     |  |
| lH(AV)           | Average high-level input current       |                          | Time average (dc                                          | = 88%)                      |                        | 100  | 150  |     |  |
|                  |                                        | WDI                      | WDI = 0 V,                                                | V <sub>DD</sub> = 6 V,      |                        |      |      | μA  |  |
| IL(AV)           | Average low-level input current        |                          | Time average (dc                                          | = 12%)                      |                        | -15  | -20  |     |  |
|                  |                                        | WDI                      | WDI = V <sub>DD</sub> = 6 V,                              |                             |                        | 120  | 170  |     |  |
|                  |                                        | MR                       | $\overline{\text{MR}} = 0.7 \times \text{V}_{\text{DD}},$ | V <sub>DD</sub> = 6 V       |                        | -130 | -180 | μA  |  |
| ΙH               | High-level input current               | SENSE1                   | VSENSE1 = V <sub>DD</sub>                                 |                             |                        | 5    | 8    |     |  |
|                  |                                        | SENSE2                   | VSENSE2 = V <sub>DD</sub>                                 | = 6 V                       |                        | 6    | 9    |     |  |
|                  |                                        | WDI                      | WDI = 0 V,                                                |                             |                        | -120 | -170 |     |  |
| L                | Low-level input current                | MR                       | $\overline{MR} = 0V,$                                     | V <sub>DD</sub> = 6 V       |                        | -430 | -600 | μA  |  |
| -                |                                        | SENSEn                   | VSENSE1,2 = 0 V                                           |                             | -1                     |      | 1    |     |  |
| DD               | Supply current                         |                          |                                                           |                             |                        |      | 40   | μA  |  |
| C <sub>i</sub>   | Input capacitance                      |                          | $V_{I} = 0 V \text{ to } V_{DD}$                          |                             |                        | 10   |      | pF  |  |

NOTES: 2. The lowest supply voltage at which RESET becomes active. t<sub>f</sub>,  $V_{DD} \ge 15 \ \mu s/V$ .

3. To ensure best stability of the threshold voltage, a bypass capacitor (ceramic 0.1 µF) should be placed close to the supply terminals.



SLVS198 - DECEMBER 1998

# timing requirements at V\_DD = 2.7 V to 6 V, R\_L = 1 M\Omega, C\_L = 50 pF, T\_A = 25^{\circ}C

| PARAMETER |                            | TEST CONDITIONS                  |                               | MIN                          | TYP | MAX | UNIT |    |
|-----------|----------------------------|----------------------------------|-------------------------------|------------------------------|-----|-----|------|----|
|           |                            | $V_{SENSEnL} = V_{IT-} - 0.2 V,$ | VSENSEnH = VIT+ +0.2 V        | 6                            |     |     | μs   |    |
| tw        | t <sub>w</sub> Pulse width | MR                               |                               |                              | 100 |     |      | ns |
|           |                            | WDI                              | $V_{IH} = 0.7 \times V_{DD},$ | $V_{IL} = 0.3 \times V_{DD}$ | 100 |     |      | ns |

# switching characteristics at V\_DD = 2.7 V to 6 V, R\_L = 1 M\Omega, C\_L = 50 pF, T\_A = 25 ^{\circ}C

|                     | PARAMETER                                             |                                     | TEST CONDITIONS                                                                                           | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> t(out) | t <sub>t(out)</sub> Watchdog time out                 |                                     | $\frac{V_{I(SENSEn)} \ge V_{IT+} + 0.2 \text{ V,}}{MR} \ge 0.7 \times V_{DD}, \text{ See timing diagram}$ | 1.1 | 1.6 | 2.3 | s    |
| t <sub>d</sub>      | t <sub>d</sub> Delay time                             |                                     | $\frac{V_{I(SENSEn)} \ge V_{IT+} + 0.2 \text{ V,}}{MR} \ge 0.7 \times V_{DD}, \text{ See timing diagram}$ | 140 | 200 | 280 | ms   |
| <sup>t</sup> PHL    | Propagation (delay) time,<br>high-to-low level output | MR to RESET,<br>MR to RESET         | $V_{I(SENSEn)} \ge V_{IT+} + 0.2 V,$                                                                      |     | 200 | 500 |      |
| <sup>t</sup> PLH    | Propagation (delay) time,<br>low-to-high level output | MR to RESET,<br>MR to RESET         | $V_{IH} = 0.7 \times V_{DD},  V_{IL} = 0.3 \times V_{DD}$                                                 |     | 200 | 500 | ns   |
| <sup>t</sup> PHL    | Propagation (delay) time,<br>high-to-low level output | SENSEn to RESET,<br>SENSEn to RESET | V <sub>IH</sub> = V <sub>IT+</sub> +0.2 V, V <sub>IL</sub> = V <sub>IT-</sub> -0.2 V,                     |     | 4   | F   |      |
| <sup>t</sup> PLH    | Propagation (delay) time,<br>low-to-high level output | SENSEn to RESET,<br>SENSEn to RESET | $\overline{\text{MR}} \ge 0.7 \times \text{V}_{DD}$                                                       |     | 1   | 5   | μs   |



SLVS198 - DECEMBER 1998



**TYPICAL CHARACTERISTICS** 



SLVS198 - DECEMBER 1998



**TYPICAL CHARACTERISTICS** 



SLVS198 - DECEMBER 1998

#### **MECHANICAL DATA**

#### PLASTIC SMALL-OUTLINE PACKAGE

D (R-PDSO-G\*\*)



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012



SLVS198 - DECEMBER 1998

#### MECHANICAL DATA

#### DGN (S-PDSO-G8)

#### PowerPAD<sup>™</sup> PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions include mold flash or protrusions.
- D. The package thermal performance may be enhanced by attaching an external heat sink to the thermal pad. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MO-187

PowerPAD is a trademark of Texas Instruments Incorporated.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated