

# 16 Kbit (2Kb x 8) ZEROPOWER<sup>®</sup> SRAM

- INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY
- UNLIMITED WRITE CYCLES
- READ CYCLE TIME EQUALS WRITE CYCLE
   TIME
- AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION
- WRITE PROTECT VOLTAGES (VPFD = Power-fail Deselect Voltage):
  - M48Z02: 4.50V  $\leq$  V<sub>PFD</sub>  $\leq$  4.75V
  - M48Z12: 4.20V  $\leq$  VPFD  $\leq$  4.50V
- SELF-CONTAINED BATTERY in the CAPHAT DIP PACKAGE
- PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 2K x 8 SRAMs

# DESCRIPTION

The M48Z02/12 ZEROPOWER<sup>®</sup> RAM is a 2K x 8 non-volatile static RAM which is pin and functional compatible with the DS1220.

A special 24 pin 600mil DIP CAPHAT<sup>™</sup> package houses the M48Z02/12 silicon with a long life lithium button cell to form a highly integrated battery backed-up memory solution.

The M48Z02/12 button cell has sufficient capacity and storage life to maintain data and clock functionality for an accumulated time period of at least 10 years in the absence of power over the operating temperature range.

| Table 1. | Signal | Names |
|----------|--------|-------|
|----------|--------|-------|

| A0-A10          | Address Inputs        |
|-----------------|-----------------------|
| DQ0-DQ7         | Data Inputs / Outputs |
| Ē               | Chip Enable           |
| G               | Output Enable         |
| W               | Write Enable          |
| Vcc             | Supply Voltage        |
| V <sub>SS</sub> | Ground                |





Figure 1. Logic Diagram



| Symbol                          | Parameter                                 | Value     | Unit |
|---------------------------------|-------------------------------------------|-----------|------|
| T <sub>A</sub>                  | Ambient Operating Temperature             | -40 to 85 | °C   |
| T <sub>STG</sub>                | Storage Temperature (V <sub>CC</sub> Off) | -40 to 85 | °C   |
| T <sub>SLD</sub> <sup>(2)</sup> | Lead Solder Temperature for 10 seconds    | 260       | °C   |
| VIO                             | Input or Output Voltages                  | –0.3 to 7 | V    |
| V <sub>CC</sub>                 | Supply Voltage                            | –0.3 to 7 | V    |
| lo                              | Output Current                            | 20        | mA   |
| PD                              | Power Dissipation                         | 1         | W    |

### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect reliability.

2. Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). *CAUTION:* Negative undershoots below –0.3 volts are not allowed on any pin while in the Battery Back-up mode.

| Mode     | V <sub>cc</sub>                           | Ē               | G               | W               | DQ0-DQ7         | Power                |
|----------|-------------------------------------------|-----------------|-----------------|-----------------|-----------------|----------------------|
| Deselect |                                           | VIH             | Х               | Х               | High Z          | Standby              |
| Write    | 4.75V to 5.5V<br>or                       | V <sub>IL</sub> | Х               | VIL             | D <sub>IN</sub> | Active               |
| Read     | 4.5V to 5.5V                              | VIL             | VIL             | VIH             | Dout            | Active               |
| Read     |                                           | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z          | Active               |
| Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) | Х               | Х               | Х               | High Z          | CMOS Standby         |
| Deselect | $\leq V_{SO}$                             | Х               | Х               | Х               | High Z          | Battery Back-up Mode |

#### Table 3. Operating Modes

**Notes**:  $X = V_{IH}$  or  $V_{IL}$ ;  $V_{SO}$  = Battery Back-up Switchover Voltage.

# Figure 2. DIP Pin Connections

| A7 🛛 1   | $\overline{}$ | 24 ] V <sub>CC</sub> |
|----------|---------------|----------------------|
| A6 🛛 2   |               | 23 ] A8              |
| A5 🛛 3   |               | 22 🛛 A9              |
| A4 🛛 4   |               | 21 🛛 👿               |
| A3 🛛 5   |               | 20]G                 |
| A2 🛾 6   | M48Z02        | 19 🛛 A10             |
| A1 🛛 7   | M48Z12        | 18 ] Ē               |
| A0 🛛 8   |               | 17 🛛 DQ7             |
| DQ0 🛛 9  |               | 16 🛛 DQ6             |
| DQ1 🛽 10 |               | 15 🛛 DQ5             |
| DQ2 [ 11 |               | 14 🛛 DQ4             |
| VSS [ 12 |               | 13 ] DQ3             |
|          | A             | 101187               |
|          |               |                      |
|          |               |                      |
|          |               |                      |

# **DESCRIPTION** (cont'd)

The M48Z02/12 is a non-volatile pin and function equivalent to any JEDEC standard 2K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed.

The M48Z02/12 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. When  $V_{CC}$  is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low  $V_{CC}$ . As  $V_{CC}$  falls below approximately 3V, the control circuitry connects the battery which maintains data and clock operation until valid power returns.

**A**7/



#### Figure 3. Block Diagram

#### **READ MODE**

٤٦/

The M48Z02/12 is in the Read Mode whenever  $\overline{W}$  (Write Enable) is high and  $\overline{E}$  (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs defines which one of the 2,048 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access time (tavQv) after the last address input signal is stable, providing that the  $\overline{E}$  and  $\overline{G}$  access times are also satisfied. If the  $\overline{E}$  and  $\overline{G}$  access times are not met, valid data will be available after the last input (t<sub>ELQV</sub>) or Output Enable Access time (t<sub>GLQV</sub>).

The state of the eight three-state Data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ . If the Address Inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for Output Data Hold time ( $t_{AXQX}$ ) but will go indeterminate until the next Address Access.

#### **Table 4. AC Measurement Conditions**

| Input Rise and Fall Times             | ≤ 5ns    |
|---------------------------------------|----------|
| Input Pulse Voltages                  | 0V to 3V |
| Input and Output Timing Ref. Voltages | 1.5V     |

Note that Output Hi-Z is defined as the point where data is no longer driven.





# Table 5. Capacitance <sup>(1)</sup> $(T_A = 25 \ ^{\circ}C)$

| Symbol                         | Parameter                  | Test Condition | Min | Max | Unit |
|--------------------------------|----------------------------|----------------|-----|-----|------|
| C <sub>IN</sub>                | Input Capacitance          | $V_{IN} = 0V$  |     | 10  | pF   |
| C <sub>IO</sub> <sup>(2)</sup> | Input / Output Capacitance | $V_{OUT} = 0V$ |     | 10  | pF   |

Notes: 1. Effective capacitance measured with power supply at 5V. 2. Outputs deselected

Table 6. DC Characteristics (T<sub>A</sub> = 0 to 70°C or -40 to 85°C; V<sub>CC</sub> = 4.75V to 5.5V or 4.5V to 5.5V)

| Symbol                         | Parameter                     | Test Condition                 | Min  | Мах                   | Unit |
|--------------------------------|-------------------------------|--------------------------------|------|-----------------------|------|
| I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current         | $0V \leq V_{IN} \leq V_{CC}$   |      | ±1                    | μA   |
| Ilo <sup>(1)</sup>             | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$    |      | ±5                    | μA   |
| Icc                            | Supply Current                | Outputs open                   |      | 80                    | mA   |
| Icc1                           | Supply Current (Standby) TTL  | E = VIH                        |      | 3                     | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ |      | 3                     | mA   |
| V <sub>IL</sub> <sup>(2)</sup> | Input Low Voltage             |                                | -0.3 | 0.8                   | V    |
| V <sub>IH</sub>                | Input High Voltage            |                                | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | I <sub>OL</sub> = 2.1mA        |      | 0.4                   | V    |
| V <sub>OH</sub>                | Output High Voltage           | I <sub>OH</sub> = -1mA         | 2.4  |                       | V    |

Notes: 1. Outputs Deselected. 2. Negative spikes of –1V allowed for up to 10ns once per cycle.

# Table 7. Power Down/Up Trip Points DC Characteristics <sup>(1)</sup> $(T_A = 0 \text{ to } 70^\circ\text{C} \text{ or } -40 \text{ to } 85^\circ\text{C})$

| Symbol           | Parameter                            | Min | Тур | Max  | Unit  |
|------------------|--------------------------------------|-----|-----|------|-------|
| V <sub>PFD</sub> | Power-fail Deselect Voltage (M48Z02) | 4.5 | 4.6 | 4.75 | V     |
| V <sub>PFD</sub> | Power-fail Deselect Voltage (M48Z12) | 4.2 | 4.3 | 4.5  | V     |
| V <sub>SO</sub>  | Battery Back-up Switchover Voltage   |     | 3.0 |      | V     |
| t <sub>DR</sub>  | Expected Data Retention Time         | 10  |     |      | YEARS |

57

Note: 1. All voltages referenced to Vss.

# Table 8. Power Down/Up Mode AC Characteristics

 $(T_A = 0 \text{ to } 70^{\circ}\text{C or } -40 \text{ to } 85^{\circ}\text{C})$ 

| Symbol                         | Parameter                                                                  | Min | Max | Unit |
|--------------------------------|----------------------------------------------------------------------------|-----|-----|------|
| t <sub>PD</sub>                | $\overline{E}$ or $\overline{W}$ at V <sub>IH</sub> before Power Down      | 0   |     | μs   |
| t <sub>F</sub> <sup>(1)</sup>  | $V_{\text{PFD}}$ (max) to $V_{\text{PFD}}$ (min) $V_{\text{CC}}$ Fall Time | 300 |     | μs   |
| t <sub>FB</sub> <sup>(2)</sup> | $V_{\text{PFD}}$ (min) to $V_{\text{SO}}$ $V_{\text{CC}}$ Fall Time        | 10  |     | μs   |
| t <sub>R</sub>                 | VPFD(min) to VPFD (max) VCC Rise Time                                      | 0   |     | μs   |
| t <sub>RB</sub>                | $V_{SO}$ to $V_{PFD}$ (min) $V_{CC}$ Rise Time                             | 1   |     | μs   |
| t <sub>REC</sub>               | $\overline{E}$ or $\overline{W}$ at V <sub>IH</sub> after Power Up         | 2   |     | ms   |

Notes: 1. VPFD (max) to VPFD (min) fall time of less than tF may result in deselection/write protection not occurring until 50 µs after

 $V_{CC}$  passes  $V_{PFD}$  (min). 2.  $V_{PFD}$  (min) to  $V_{SO}$  fall time of less than  $t_{FB}$  may cause corruption of RAM data.





**Note:** Inputs may or may not be recognized at this time. Caution should be taken to keep  $\overline{E}$  high as V<sub>CC</sub> rises past V<sub>PFD</sub>(min). Some systems may perform inadvertent write cycles after V<sub>CC</sub> rises above V<sub>PFD</sub>(min) but before normal system operations begin. Even though a power on reset is being applied to the processor, a reset condition may not occur until after the system clock is running.

# Table 9. Read Mode AC Characteristics

 $(T_A = 0 \text{ to } 70^{\circ}\text{C} \text{ or } -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V})$ 

|                   |                                         | M48Z02 / M48Z12 |     |      |     |      |     |      |
|-------------------|-----------------------------------------|-----------------|-----|------|-----|------|-----|------|
| Symbol            | Parameter                               | -70             |     | -150 |     | -200 |     | Unit |
|                   |                                         | Min             | Мах | Min  | Мах | Min  | Мах |      |
| t <sub>AVAV</sub> | Read Cycle Time                         | 70              |     | 150  |     | 200  |     | ns   |
| t <sub>AVQV</sub> | Address Valid to Output Valid           |                 | 70  |      | 150 |      | 200 | ns   |
| t <sub>ELQV</sub> | Chip Enable Low to Output Valid         |                 | 70  |      | 150 |      | 200 | ns   |
| t <sub>GLQV</sub> | Output Enable Low to Output Valid       |                 | 35  |      | 75  |      | 80  | ns   |
| t <sub>ELQX</sub> | Chip Enable Low to Output Transition    | 5               |     | 10   |     | 10   |     | ns   |
| t <sub>GLQX</sub> | Output Enable Low to Output Transition  | 5               |     | 5    |     | 5    |     | ns   |
| t <sub>EHQZ</sub> | Chip Enable High to Output Hi-Z         |                 | 25  |      | 35  |      | 40  | ns   |
| t <sub>GHQZ</sub> | Output Enable High to Output Hi-Z       |                 | 25  |      | 35  |      | 40  | ns   |
| t <sub>AXQX</sub> | Address Transition to Output Transition | 10              |     | 5    |     | 5    |     | ns   |

# Figure 6. Read Mode AC Waveforms



57



### Table 10. Write Mode AC Characteristics

 $(T_A = 0 \text{ to } 70^{\circ}\text{C} \text{ or } -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V})$ 

|                   |                                         | M48Z02 / M48Z12 |     |     |     |     |     |      |
|-------------------|-----------------------------------------|-----------------|-----|-----|-----|-----|-----|------|
| Symbol            | Parameter                               | -7              | 70  | -1  | 50  | -2  | 00  | Unit |
|                   |                                         | Min             | Max | Min | Мах | Min | Max |      |
| t <sub>AVAV</sub> | Write Cycle Time                        | 70              |     | 150 |     | 200 |     | ns   |
| tavwl             | Address Valid to Write Enable Low       | 0               |     | 0   |     | 0   |     | ns   |
| t <sub>AVEL</sub> | Address Valid to Chip Enable Low        | 0               |     | 0   |     | 0   |     | ns   |
| t <sub>WLWH</sub> | Write Enable Pulse Width                | 50              |     | 90  |     | 120 |     | ns   |
| t <sub>ELEH</sub> | Chip Enable Low to Chip Enable High     | 55              |     | 90  |     | 120 |     | ns   |
| t <sub>WHAX</sub> | Write Enable High to Address Transition | 0               |     | 10  |     | 10  |     | ns   |
| t <sub>EHAX</sub> | Chip Enable High to Address Transition  | 0               |     | 10  |     | 10  |     | ns   |
| t <sub>DVWH</sub> | Input Valid to Write Enable High        | 30              |     | 40  |     | 60  |     | ns   |
| t <sub>DVEH</sub> | Input Valid to Chip Enable High         | 30              |     | 40  |     | 60  |     | ns   |
| t <sub>WHDX</sub> | Write Enable High to Input Transition   | 5               |     | 5   |     | 5   |     | ns   |
| t <sub>EHDX</sub> | Chip Enable High to Input Transition    | 5               |     | 5   |     | 5   |     | ns   |
| t <sub>WLQZ</sub> | Write Enable Low to Output Hi-Z         |                 | 25  |     | 50  |     | 60  | ns   |
| t <sub>AVWH</sub> | Address Valid to Write Enable High      | 60              |     | 120 |     | 140 |     | ns   |
| t <sub>AVEH</sub> | Address Valid to Chip Enable High       | 60              |     | 120 |     | 140 |     | ns   |
| t <sub>WHQX</sub> | Write Enable High to Output Transition  | 5               |     | 10  |     | 10  |     | ns   |

# WRITE MODE

The M48Z02/12 is in the Write Mode whenever  $\overline{W}$ and  $\overline{E}$  are active. The start of a write is referenced from the latter occurring falling edge of  $\overline{W}$  or  $\overline{E}$ . A write is terminated by the earlier rising edge of  $\overline{W}$ or  $\overline{E}$ . The addresses must be held valid throughout the cycle.  $\overline{E}$  or  $\overline{W}$  must return high for a minimum of t<sub>EHAX</sub> from Chip Enable or t<sub>WHAX</sub> from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid t<sub>DVWH</sub> prior to the end of write and remain valid for t<sub>WHDX</sub> afterward.  $\overline{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on  $\overline{E}$  and  $\overline{G}$ , a low on  $\overline{W}$  will disable the outputs t<sub>WLQZ</sub> after  $\overline{W}$  falls.



Figure 7. Write Enable Controlled, Write AC Waveforms

Figure 8. Chip Enable Controlled, Write AC Waveforms



57

# DATA RETENTION MODE

With valid V<sub>CC</sub> applied, the M48Z02/12 operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub>(max), V<sub>PFD</sub>(min) window. All outputs become high impedance, and all inputs are treated as "don't care."

**Note:** A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below  $V_{PFD}(min)$ , the user can be assured the memory will be in a write protected state, provided the Vcc fall time is not less than tF. The M48Z02/12 may respond to transient noise spikes on V<sub>CC</sub> that reach into the deselect window during the time the device is sampling V<sub>CC</sub>. Therefore, decoupling of the power supply lines is recommended.

The power switching circuit connects external V<sub>CC</sub> to the RAM and disconnects the battery when V<sub>CC</sub> rises above V<sub>SO</sub>. As V<sub>CC</sub> rises, the battery voltage is checked. If the voltage is too low, an internal Battery Not OK (BOK) flag will be set. The BOK flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM <u>operation</u> resumes. Figure 9 illustrates how a BOK check routine could be structured.

#### POWER SUPPLY DECOUPLING and UNDER-SHOOT PROTECTION

Icc transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the Vcc bus. These transients can be reduced if capacitors are used to store energy, which stabilizes the Vcc bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of  $0.1\mu$ F (as shown in Figure 10) is recommended in order to provide the needed filtering.

In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on V<sub>CC</sub> that drive it to values below V<sub>SS</sub> by as much as one Volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, it is recommeded to connect a schottky diode from V<sub>CC</sub> to V<sub>SS</sub> (cathode connected to V<sub>CC</sub>, anode to V<sub>SS</sub>). Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface mount.

لركم اركم



Figure 10. Supply Voltage Protection



# Figure 9. Checking the BOK Flag Status

# **ORDERING INFORMATION SCHEME**



For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you.

57

| Symb | mm  |       |       | inches |       |       |
|------|-----|-------|-------|--------|-------|-------|
|      | Тур | Min   | Max   | Тур    | Min   | Max   |
| А    |     | 8.89  | 9.65  |        | 0.350 | 0.380 |
| A1   |     | 0.38  | 0.76  |        | 0.015 | 0.030 |
| A2   |     | 8.38  | 8.89  |        | 0.330 | 0.350 |
| В    |     | 0.38  | 0.53  |        | 0.015 | 0.021 |
| B1   |     | 1.14  | 1.78  |        | 0.045 | 0.070 |
| С    |     | 0.20  | 0.31  |        | 0.008 | 0.012 |
| D    |     | 34.29 | 34.80 |        | 1.350 | 1.370 |
| E    |     | 17.83 | 18.34 |        | 0.702 | 0.722 |
| e1   |     | 2.29  | 2.79  |        | 0.090 | 0.110 |
| e3   |     | 25.15 | 30.73 |        | 0.990 | 1.210 |
| eA   |     | 15.24 | 16.00 |        | 0.600 | 0.630 |
| L    |     | 3.05  | 3.81  |        | 0.120 | 0.150 |
| Ν    |     | 24    |       |        | 24    |       |

# PCDIP24 - 24 pin Plastic DIP, battery CAPHAT



Drawing is not to scale.



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics © 1999 STMicroelectronics - All Rights Reserved

All other names are the property of their respective owners

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

http://www.st.com

