# DDR Phase Lock Loop Zero Delay Clock Buffer #### **Recommended Application:** DDR Zero Delay Clock Buffer #### **Product Description/Features:** - Low skew, low jitter PLL clock driver - Max frequency supported = 266MHz (DDR 533) - I<sup>2</sup>C for functional and output control - Feedback pins for input to output synchronization - Spread Spectrum tolerant inputs - 3.3V tolerant CLK\_INT input #### **Switching Characteristics:** - CYCLE CYCLE jitter (66MHz): <120ps</li> - CYCLE CYCLE jitter (>100MHz): <65ps</li> - CYCLE CYCLE jitter (>200MHz): <75ps</li> - OUTPUT OUTPUT skew: <100ps</li> - Output Rise and Fall Time: 500ps 700ps - DUTY CYCLE: 49.5% 50.5% ## **Functionality** | INPUTS | | | OUTPUTS | PLL State | | |------------------------|----------------|---------------------------|--------------|--------------|--------------| | AVDD | CLK_INT | CLK_INT CLKT CLKC FB_OUTT | | FLL State | | | 2.5V (nom) | L | L | Н | L | on | | 2.5V (nom) | Н | Н | L | Н | on | | 2.5V (nom) | < offset freq* | offset freq* | offset freq* | offset freq* | off | | GND | L | L | ) H | L L | Bypassed/off | | GND | H | H | FERL V | Н | Bypassed/off | | * The offeet frequence | vio 20 MHz vo | anting comou | what from no | rt to port | | <sup>\*</sup> The offset frequency is ~ 20 MHz, varying somewhat from part to part. ## **Block Diagram** ### **Pin Configuration** 48-Pin SSOP # **Pin Descriptions** | PIN NUMBER | PIN NAME | TYPE | DESCRIPTION | |-----------------------------------------|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 1, 7, 8, 18, 24, 25,<br>31, 41, 42, 48 | GND | PWR | Ground | | 26, 30, 40, 43, 47,<br>23, 19, 9, 6, 2 | CLKC(9:0) | OUT | "Complementary" clocks of differential pair outputs. | | 27, 29, 39, 44, 46,<br>22, 20, 10, 5, 3 | CLKT(9:0) | OUT | "True" Clock of differential pair outputs. | | 4, 11, 15, 21, 28, 34, 38, 45, | VDD | PWR | Power supply 2.5V | | 12 | SCLK | IN | Clock input of I <sup>2</sup> C input, 5V tolerant input | | 13 | CLK_INT | IN | "True" reference clock input, 3.3V tolerant input | | 14, 32, 36 | N/C | - | Not connected | | 16 | AVDD | PWR | Analog power supply, 2.5V | | 17 | AGND | PWR | Analog ground. | | 33 | FB_OUTT | OUT | "True" " Feedback output, dedicated for external feedback. It switches at the same frequency as the CLK. This output must be wired to FB_INT. | | 35 | FB_INT | IN | "True" Feedback input, provides feedback signal to the internal PLL for synchronization with CLK_INT to eliminate phase error. | | 37 | SDATA | I/O | Data pin for I <sup>2</sup> C circuitry 5V tolerant | Byte 0: Output Control (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | 1 | Reserved | | Bit 6 | - | 1 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | - | 1 | Reserved | | Bit 3 | - | 1 | Reserved | | Bit 2 | - | 1 | Reserved | | Bit 1 | - | 1 | Reserved | | Bit 0 | - | 1 | Reserved | Byte 1: Output Control (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|--------|-------|-------------| | ВП | F IIN# | L AAD | DESCRIPTION | | Bit 7 | - | 1 | Reserved | | Bit 6 | - | 1 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | - | 1 | Reserved | | Bit 3 | - | 1 | Reserved | | Bit 2 | - | 1 | Reserved | | Bit 1 | - | 1 | Reserved | | Bit 0 | - | 1 | Reserved | Byte 2: Reserved (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | 1 | Reserved | | Bit 6 | - | 1 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | - | 1 | Reserved | | Bit 3 | - | 1 | Reserved | | Bit 2 | - | 1 | Reserved | | Bit 1 | - | 1 | Reserved | | Bit 0 | - | 1 | Reserved | Byte 4: Reserved (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|------|-----|-------------| | Bit 7 | - | 1 | Reserved | | Bit 6 | - | 1 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | - | 1 | Reserved | | Bit 3 | - | 1 | Reserved | | Bit 2 | - | 1 | Reserved | | Bit 1 | - | 1 | Reserved | | Bit 0 | - | 1 | Reserved | Byte 6: Reserved (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |------|--------|-----|-----------------| | Bit7 | - | 0 | Reserved (Note) | | Bit6 | - | 0 | Reserved (Note) | | Bit5 | - | 0 | Reserved (Note) | | Bit4 | 29, 30 | 1 | CLK8 (T&C) | | Bit3 | 39, 40 | 1 | CLK7 (T&C) | | Bit2 | 44, 43 | 1 | CLK6 (T&C) | | Bit1 | 46, 47 | 1 | CLK5 (T&C) | | Bit0 | - | 1 | Reserved | Note: Don't write into these registers (7:5), writing into these registers can cause malfunction. Byte 3: Reserved (1= enable, 0 = disable) | BIT | PIN# | PWD | DESCRIPTION | |-------|--------|-------|-------------| | ы | T IIN# | L AAD | DESCRIPTION | | Bit 7 | - | 1 | Reserved | | Bit 6 | - | 1 | Reserved | | Bit 5 | - | 1 | Reserved | | Bit 4 | - | 1 | Reserved | | Bit 3 | - | 1 | Reserved | | Bit 2 | - | 1 | Reserved | | Bit 1 | - | 1 | Reserved | | Bit 0 | - | 1 | Reserved | Byte 5: Reserved (1= enable, 0 = disable) | 1- 0114510, 0 - 4104510, | | | | | | |--------------------------|--------|-----|-------------|--|--| | BIT | PIN# | PWD | DESCRIPTION | | | | Bit7 | 3,2 | 1 | CLK0 (T&C) | | | | Bit6 | 5,6 | 1 | CLK1 (T&C) | | | | Bit5 | 10, 9 | 1 | CLK2 (T&C) | | | | Bit4 | 20, 19 | 1 | CLK3 (T&C) | | | | Bit3 | 22, 23 | 1 | CLK4 (T&C) | | | | Bit2 | 27, 26 | 1 | CLK9 (T&C) | | | | Bit1 | - | 1 | Reserved | | | | Bit0 | - | 1 | Reserved | | | ## General I<sup>2</sup>C serial interface information The information in this section assumes familiarity with $I^2C$ programming. For more information, contact ICS for an $I^2C$ programming application note. #### **How to Write:** - Controller (host) sends a start bit. - Controller (host) sends the write address D4 (H) - ICS clock will acknowledge - Controller (host) sends a dummy command code - ICS clock will acknowledge - Controller (host) sends a dummy byte count - ICS clock will acknowledge - Controller (host) starts sending first byte (Byte 0) through byte 6 - ICS clock will acknowledge each byte one at a time. - Controller (host) sends a Stop bit | How to Write: | | | | | | |--------------------|----------------------|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | Start Bit | | | | | | | Address | | | | | | | D4 <sub>(H)</sub> | | | | | | | | ACK | | | | | | Dummy Command Code | | | | | | | | ACK | | | | | | Dummy Byte Count | | | | | | | | ACK | | | | | | Byte 0 | | | | | | | | ACK | | | | | | Byte 1 | | | | | | | | ACK | | | | | | Byte 2 | | | | | | | | ACK | | | | | | Byte 3 | | | | | | | | ACK | | | | | | Byte 4 | | | | | | | | ACK | | | | | | Byte 5 | | | | | | | | ACK | | | | | | Byte 6 | 401/ | | | | | | 0. 5. | ACK | | | | | | Stop Bit | | | | | | #### How to Read: - · Controller (host) will send start bit. - Controller (host) sends the read address D5 (H) - ICS clock will acknowledge - ICS clock will send the *byte count* - · Controller (host) acknowledges - ICS clock sends first byte (Byte 0) through byte 6 - Controller (host) will need to acknowledge each byte - Controller (host) will send a stop bit | How to Read: | | | | | | |-------------------|----------------------|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | Start Bit | | | | | | | Address | | | | | | | D5 <sub>(H)</sub> | | | | | | | | ACK | | | | | | | Byte Count | | | | | | ACK | | | | | | | | Byte 0 | | | | | | ACK | | | | | | | | Byte 1 | | | | | | ACK | | | | | | | | Byte 2 | | | | | | ACK | | | | | | | | Byte 3 | | | | | | ACK | | | | | | | | Byte 4 | | | | | | ACK | | | | | | | | Byte 5 | | | | | | ACK | | | | | | | | Byte 6 | | | | | | ACK | | | | | | | Stop Bit | | | | | | #### **Notes:** - 1. The ICS clock generator is a slave/receiver, I<sup>2</sup>C component. It can read back the data stored in the latches for verification. **Read-Back will support Intel PIIX4** "Block-Read" protocol. - 2. The data transfer rate supported by this clock generator is 100K bits/sec or less (standard mode) - 3. The input is operating at 3.3V logic levels. - 4. The data byte format is 8 bit bytes. - 5. To simplify the clock generator I<sup>2</sup>C interface, the protocol is set to use only "Block-Writes" from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored for those two bytes. The data is loaded until a Stop sequence is issued. - 6. At power-on, all registers are set to a default condition, as shown. ### **Absolute Maximum Ratings** Supply Voltage (VDD & AVDD) . . . . . -0.5V to 3.6V Logic Inputs . . . . . . . . . . GND -0.5 V to $V_{DD}$ +0.5 V Ambient Operating Temperature . . . . . . 0°C to +85°C Storage Temperature . . . . . . . . . -65°C to +150°C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. #### **Electrical Characteristics - Input / Supply / Common Output parameters** $T_A = 0 - 70$ °C; Supply Voltage AV<sub>DD</sub>, $V_{DD} = 2.50$ V ± 0.20V (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|--------------------|---------------------------------------------|-----|------|-----|-------| | | 1 | $R_T = 120W$ , $C_L = 12 pF$ at $100MHz$ | | 236 | 300 | mA | | Operating Supply Current | I <sub>DD2.5</sub> | $R_T = 120W$ , $C_L = 12 pF$ at $133MHz$ | | 263 | 300 | ША | | | $I_{DDPD}$ | CL=0 pF | | | 100 | mA | | Output High Current | I <sub>OH</sub> | $V_{DD} = 2.5V$ , $V_{OUT} = 1V$ | -48 | -33 | -29 | mA | | Output Low Current | I <sub>OL</sub> | $V_{DD} = 2.5V, V_{OUT} = 1.2V$ | 29 | 33 | 37 | mA | | High Impedance | 1 | $V_{DD} = 2.7V$ , $V_{OUT} = V_{DD}$ or GND | | | 10 | mA | | Ouptut Current | l <sub>OZ</sub> | VDD = 2.7 V, VOUT = VDD OF CIVE | | | 10 | ША | | High-level Output Voltage | V <sub>OH</sub> | $V_{DD}$ = min to max, $I_{OH}$ = -1mA | 2 | 2.25 | | V | | Tilgii-level Odiput voltage | <b>∨</b> OH | $V_{DD} = 2.3V, I_{OH} = -12mA$ | | 1.95 | | | | Low-level Output Voltage | V <sub>OL</sub> | $V_{DD}$ = min to max, $I_{OH}$ = 1mA | | 0.05 | 0.1 | V | | | V OL | $V_{DD} = 2.3V, I_{OH} = 12mA$ | | 0.3 | 0.4 | | | Output Capacitance <sup>1</sup> | C <sub>OUT</sub> | $V_I = V_{DD}$ or GND | | 3 | | pF | <sup>1.</sup> Guaranteed by design, not 100% tested in production. #### **Recommended Operation Conditions** $T_A = 0 - 70$ °C; Supply Voltage AV<sub>DD</sub>, $V_{DD} = 2.50$ V ± 0.20V (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|----------|-------------------------------------------|------|------|------|-------| | Analog / Core Supply Voltag | $AV_DD$ | | 2.3 | 2.5 | 2.7 | V | | Input Voltage Level | $V_{IN}$ | | 2 | 2.5 | 3 | V | | Output Differential Pair<br>Crossing Voltage | $V_{OC}$ | 66/100/133/166MHz, V <sub>DD</sub> =2.50V | 1.23 | 1.25 | 1.32 | V | #### **Timing Requirements** $T_A = 0 - 70$ °C; Supply Voltage AV<sub>DD</sub>, $V_{DD} = 2.50$ V (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|--------------------|----------------------------------------|-----|-----|-----|-------| | Operating Clock Frequency | freq <sub>op</sub> | Input Voltage level: 0-2.50V | 22 | | 340 | MHz | | Input Clock Duty Cycle <sup>1</sup> | $d_{tin}$ | | 40 | 50 | 60 | % | | Clock Stabilization <sup>1</sup> | t <sub>STAB</sub> | from VDD = 2.5V to 1% target frequency | | | 100 | μS | <sup>1.</sup> Guaranteed by design, not 100% tested in production. #### **Switching Characteristics** $T_A = 0 - 70^{\circ}C$ ; Supply Voltage AV<sub>DD</sub>, $V_{DD} = 2.50V \pm 0.20V$ (unless otherwise stated) | PARAMETER SYMBOL | | CONDITIONS | | TYP | MAX | UNITS | |-------------------------------------------|------------------|---------------------------------------------|------|------|------|----------------------| | Cycle to cycle Jitter <sup>1,2</sup> | + | 66 MHz | 46 | 52 | 63 | no | | | t <sub>c-c</sub> | 100 / 125 / 133 MHz | 27 | 33 | 40 | ps<br>ps<br>ps<br>ns | | Phase Error <sup>1</sup> | t <sub>pe</sub> | 100MHz, input clock 0-2.5V, 0.8ns rise/fall | | -113 | | ps | | Output to output Skew <sup>1</sup> | $T_{skew}$ | input clock 0-2.5V, 0.8ns rise/fall | | | 98 | ps | | Low-to-high level Propagation | + | CLK_IN to any output, | 3.67 | | 3.68 | no | | Delay Time, Bypass Mode <sup>1</sup> | t <sub>PLH</sub> | 100MHz, Load = 120 W / 12 pF | 3.07 | ′ | 3.00 | 115 | | Pulse Skew <sup>1</sup> | $T_{skew}$ | | | | | ps | | Duty Cycle (Sign Ended) <sup>1,3</sup> DC | | no loads, 66 MHz to 167MHz 50.2 | | | 51.3 | % | | Rise Time <sup>1</sup> | t <sub>R</sub> | Single-ended 20-80 %; Load=120W/12pF | 400 | 490 | 622 | ps | | Fall Time <sup>1</sup> t <sub>F</sub> | | Single-ended 20-80 %; Load=120W/12pF | 435 | 579 | 711 | ps | <sup>1.</sup> Guaranteed by design, not 100% tested in production. <sup>2.</sup> Refers to transistion on non-inverting period. <sup>3.</sup> While the pulse skew is almost constant over frequency, the duty cycle error increases at higher frequencies. This is due to the formular: duty\_cycle=t<sub>wH</sub>/t<sub>C</sub>, where the cycle time (t<sub>C</sub>)decreases as the frequency increases. 300 mil SSOP Package | | In Millimeters | | In Inches | | | |--------|----------------|-----------|-------------------|-------|--| | SYMBOL | COMMON D | IMENSIONS | COMMON DIMENSIONS | | | | | MIN | MAX | MIN | MAX | | | Α | 2.41 | 2.80 | .095 | .110 | | | A1 | 0.20 | 0.40 | .008 | .016 | | | b | 0.20 | 0.34 | .008 | .0135 | | | С | 0.13 | 0.25 | .005 | .010 | | | D | SEE VARIATIONS | | SEE VARIATIONS | | | | E | 10.03 | 10.68 | .395 | .420 | | | E1 | 7.40 | 7.60 | .291 | .299 | | | е | 0.635 BASIC | | 0.025 BASIC | | | | h | 0.38 | 0.64 | .015 | .025 | | | L | 0.50 | 1.02 | .020 | .040 | | | N | SEE VARIATIONS | | SEE VARIATIONS | | | | α | 0° | 8° | 0° | 8° | | #### **VARIATIONS** | N | Dm | ım. | D (inch) | | | |----|-------|-------|----------|------|--| | | MIN | MAX | MIN | MAX | | | 48 | 15.75 | 16.00 | .620 | .630 | | Reference Doc.: JEDEC Publication 95, MO-118 10-0034 ## **Ordering Information** ICS93735<sub>¥</sub>F-T