|     | REVISIONS                                          |                 |            |
|-----|----------------------------------------------------|-----------------|------------|
| LTR | DESCRIPTION                                        | DATE (YR-MO-DA) | APPROVED   |
| Α   | In accordance with N.O.R. 5962-R182-94.            | 94-04-26        | M. A. FRYE |
| В   | In accordance with N.O.R. 5962-R192-94.            | 94-06-01        | M. A. FRYE |
| С   | In accordance with N.O.R. 5962-R059-95.            | 95-01-25        | M. A. FRYE |
| D   | In accordance with N.O.R. 5962-R206-95.            | 95-10-11        | M. A. FRYE |
| E   | In accordance with N.O.R. 5962-R094-96.            | 96-04-10        | M. A. FRYE |
| F   | In accordance with N.O.R. 5962-R252-97.            | 97-03-21        | R. MONNIN  |
|     |                                                    |                 |            |
| G   | Incorporate previous notice of revisions. Redrawn. | 97-07-10        | R. MONNIN  |
| 4   | ZEE WWW.DZSC.COM                                   | 97-07-10        | 一坛圃        |
|     | ZEE WWW.DZSG.                                      |                 | 一坛圃        |
| 4   | ZEE WWW.DZSC.COM                                   |                 | 一坛圃        |

| REV       |    |  |     |    |     |    |      |   |   |   |   |   |   |    | -2.7 |     | 7) 7 |    |    |
|-----------|----|--|-----|----|-----|----|------|---|---|---|---|---|---|----|------|-----|------|----|----|
| SHEET     |    |  |     |    |     |    |      |   |   |   |   |   |   |    |      | 7.5 | J    |    |    |
| REV       | G  |  |     |    |     |    |      |   |   |   |   |   |   | ww |      |     |      |    |    |
| SHEET     | 15 |  |     |    |     |    | est. |   |   |   |   |   |   |    |      |     |      |    |    |
| REV STATI |    |  | RE  | /  |     | G  | G    | G | G | G | G | G | G | G  | G    | G   | G    | G  | G  |
| OF SHEET  |    |  | SHE | ET | اور | 50 | 2    | 3 | 4 | 5 | 6 | 7 | 8 | 9  | 10   | 11  | 12   | 13 | 14 |

PMIC N/A

# STANDARD **MICROCIRCUIT DRAWING**

THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE

AMSC N/A

PREPARED BY RICK OFFICER

CHECKED BY RAJESH PITHADIA

APPROVED BY RAYMOND MONNIN

DRAWING APPROVAL DATE 94-04-05

**REVISION LEVEL** G

**DEFENSE SUPPLY CENTER COLUMBUS** COLUMBUS, OHIO 43216

MICROCIRCUIT, LINEAR, PHASE SHIFT RESONANT

CONTROLLER, MONOLITHIC SILICON

SIZE CAGE CODE 67268

5962-94555

SHEET 1 OF

15

DSCC FORM 2233

pdf.dzsc.com

(APR 97

DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited.

■ 9004708 0029088 O87 ■

5962-E239-97

## 1. SCOPE

- 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                | UVLO<br><u>Turn-on</u> | UVLO<br><u>Turn-off</u> |
|-------------|----------------|---------------------------------|------------------------|-------------------------|
| 01          | UC1875         | Phase shift resonant controller | 10.75 V                | 9.25 V                  |

1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

М

Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535,

appendix A

O or V

Certification and qualification to MIL-PRF-38535

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                                  |
|----------------|------------------------|------------------|------------------------------------------------|
| R              | GDIP1-T20 or CDIP2-T20 | 20               | Dual-in-line                                   |
| Х              | CQCC1-N28B             | 28               | Square leadless chip carrier with thermal pads |
| 3              | CQCC1-N28              | 28               | Square leadless chip carrier                   |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD                              |
|---------------------------------------|
| MICROCIRCUIT DRAWING                  |
| <b>DEFENSE SUPPLY CENTER COLUMBUS</b> |
| COLUMBUS, OHIO 43216-5000             |

| SIZE<br><b>A</b> |                     | 5962-94555 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>G | SHEET 2    |

# 1.3 Absolute maximum ratings. 1/

Output current, source or sink:

DC ...... 0.5 A Pulse (0.5 μs) ..... 3 A

Operating junction temperature (T  $_J$ ) . . . . . . . . . . . . . . . . . . 150  $^{\circ}$  C

Storage temperature range . . . . . . . . . . . . . -65°C to +150°C

Lead temperature (soldering, 10 seconds) . . . . . . . . . . 300°C

Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) . . . . . . . . See MIL-STD-1835

Thermal resistance, junction-to-ambient ( $\Theta_{JA}$ ):

## 1.4 Recommended operating conditions.

Supply voltage (V<sub>C</sub>, V<sub>IN</sub>) ...... 12 V

Ambient operating temperature (T<sub>A</sub>) ......-55°C to +125°C

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

## **SPECIFICATION**

## MILITARY

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## **STANDARDS**

## MILITARY

MIL-STD-883 - Test Methods and Procedures for Microelectronics.

MIL-STD-973 - Configuration Management.
MIL-STD-1835 - Microcircuit Case Outlines.

#### **HANDBOOKS**

## **MILITARY**

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94555 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | G              | 3          |

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Logic diagram(s). The logic diagram(s) shall be as specified on figure 2.
  - 3.2.4 Timing diagram(s). The timing diagram(s) shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-94555 |
|----------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>G | SHEET 4    |

| Test                                 | Symbol           | Conditions 1/                                                                                            | Group                 |             | Limit    | ts <u>2</u> / | Unit     |
|--------------------------------------|------------------|----------------------------------------------------------------------------------------------------------|-----------------------|-------------|----------|---------------|----------|
|                                      |                  | -55°C ≤ T <sub>A</sub> ≤ +125<br>unless otherwise spe                                                    | s°C subgrou<br>cified | ips type    | Min      | Max           | 1        |
| Supply current section               | T                | -                                                                                                        |                       |             |          |               |          |
| Input current startup                | lis              | V <sub>IN</sub> = 8 V, V <sub>C</sub> = 20 V,<br>R <sub>SLOPE</sub> = open,<br>I <sub>DELAY</sub> = 0 mA | 1,2,3                 | 01          |          | 600           | μΑ       |
| Output switch supply current startup | lis              | V <sub>IN</sub> = 8 V, V <sub>C</sub> = 20 V,<br>R <sub>SLOPE</sub> = open,<br>I <sub>DELAY</sub> = 0 mA | 1,2,3                 | 01          |          | 100           | μΑ       |
| Input supply current                 | I <sub>IN</sub>  |                                                                                                          | 1,2,3                 | 01          |          | 40            | mA       |
| Output switch supply current         | l <sub>C</sub>   |                                                                                                          | 1,2,3                 | 01          |          | 30            | mA       |
| Voltage reference section            |                  |                                                                                                          |                       |             | •        |               | 1        |
| Output voltage                       | V <sub>OUT</sub> | T <sub>A</sub> = +25°C                                                                                   | 1                     | 01          | 4.92     | 5.08          | V        |
| Load regulation                      | V <sub>LD</sub>  | V <sub>REF</sub> = -10 mA                                                                                | 1,2,3                 | 3 01        |          | 20            | mV       |
| Line regulation                      | v <sub>LN</sub>  | +V <sub>IN</sub> = 11 V to 20 V                                                                          | 1,2,3                 | 3 01        |          | 10            | mV       |
| Total variation                      | V <sub>T</sub>   | Line, load, temperatu                                                                                    | re 1,2,3              | 3 01        |          | 5.1           | v        |
| Error amplifier section              |                  |                                                                                                          |                       | ····        |          |               | 1        |
| Offset voltage                       | V <sub>IO</sub>  |                                                                                                          | 1,2,3                 | 3 01        |          | 15            | mV       |
| Input bias current                   | l <sub>IB</sub>  |                                                                                                          | 1,2,3                 | 3 01        |          | 3             | μΑ       |
| Open loop voltage gain               | A <sub>VOL</sub> | V <sub>COMP</sub> = 1 V to 4 V                                                                           | 4,5,6                 | 01          | 60       |               | dB       |
| Common mode rejection ratio          | CMRR             | $V_{CM} = 1.5 \text{ V to } 5.5 \text{ V}$                                                               | 4,5,6                 | 01          | 75       |               | dB       |
| Power supply rejection ratio         | PSRR             | V <sub>IN</sub> = 11 V to 20 V                                                                           | 4,5,6                 | 3 01        | 85       |               | dB       |
| Output sink current                  | lsı              | V <sub>COMP</sub> = 1 V                                                                                  | 1,2,3                 | 3 01        | 1        |               | mA       |
| See footnotes at end of table.       |                  | •                                                                                                        | - L                   | <b>l</b>    | <u> </u> |               | <u> </u> |
| STAN                                 | IDARD            |                                                                                                          | SIZE                  |             |          |               |          |
| MICROCIRCI<br>DEFENSE SUPPLY         | UIT DRAW         |                                                                                                          | Α                     | ****        |          | 59            | 62-9455  |
| COLUMBUS, O                          |                  |                                                                                                          |                       | REVISION LE | VEL      | SHEE          | ΞT       |

| Test                                     | Symbol          | Conditions 1/                                         |          | Group A  |             | Limit | s <u>2</u> / | Unit    |
|------------------------------------------|-----------------|-------------------------------------------------------|----------|----------|-------------|-------|--------------|---------|
|                                          |                 | -55°C ≤ T <sub>A</sub> ≤ +125<br>unless otherwise spe | cified   | subgroup | s type      | Min   | Max          |         |
| Error amplifier section - Con            | tinued          |                                                       |          |          |             |       |              |         |
| Output source current                    | lso             | V <sub>COMP</sub> = 4 V                               |          | 1,2,3    | 01          |       | -0.5         | mA      |
| Output voltage, high                     | VOH             | I <sub>COMP</sub> = -0.5 mA                           |          | 1,2,3    | 01          | 4     | 5            | V       |
| Output voltage, low                      | V <sub>OL</sub> | I <sub>COMP</sub> = 1 mA                              |          | 1,2,3    | 01          | 0     | 1            | V       |
| Unity gain bandwidth                     | UGBW            |                                                       |          | 4,5,6    | 01          | 5     |              | MHz     |
| Slew rate                                | SR              |                                                       |          | 4,5,6    | 01          | 6     | ***          | V/µs    |
| Pulse width modulator section            | on .            | <u> </u>                                              |          | ,        |             |       |              |         |
| Zero phase shift voltage                 | VZPS            | 3/                                                    |          | 1,2,3    | 01          | 0.55  |              | V       |
| Pulse width modulator 4/<br>phase shift  | PS              | V <sub>COMP</sub> > (ramp peak + ramp offset)         |          | 4,5,6    | 01          | 98    | 102          | %       |
|                                          |                 | VCOMP < (zero phas<br>shift volta                     |          |          |             | 0     | 2            |         |
| Output skew 4/                           | tos             | V <sub>COMP</sub> < 1 V                               |          | 9,10,11  | 01          |       | ±20          | ns      |
| Ramp to output delay                     | <sup>t</sup> OD |                                                       |          | 9,10,11  | 01          |       | 125          | ns      |
| Oscillator section                       |                 |                                                       |          |          |             |       |              |         |
| Initial accuracy                         | IA              | T <sub>A</sub> = +25°C                                |          | 4        | 01          | 0.85  | 1.15         | MHz     |
| Voltage stability                        | vs              | V <sub>IN</sub> = 11 V to 20 V                        |          | 4,5,6    | 01          |       | 2            | %       |
| Total variation                          | VT              | Line, temperature                                     |          | 1,2,3    | 01          | 0.80  | 1.20         | MHz     |
| Clock output pulse width                 | tCLKO           | R <sub>CLK/SYNC</sub> = 3.9 kg                        | Ω        | 4,5,6    | 01          |       | 100          | ns      |
| Maximum frequency                        | fMAX            | R <sub>fSET</sub> = 5 kΩ                              |          | 4,5,6    | 01          | 2     |              | MHz     |
| See footnotes at end of table            |                 |                                                       | <b>_</b> |          |             | I     |              | 1       |
|                                          | NDARD           |                                                       | SIZ      | ľ        |             |       | 596          | 52-9455 |
| MICROCIRO<br>DEFENSE SUPPLY<br>COLUMBUS, |                 | OLUMBUS                                               |          |          | REVISION LE | VEL   | SHEE         |         |

| Test                              | Symbol           | Conditions 44                                                                          |                      | <u> </u>       |                    |              | Unit      |
|-----------------------------------|------------------|----------------------------------------------------------------------------------------|----------------------|----------------|--------------------|--------------|-----------|
| 1651                              | Symbol           | Conditions <u>1</u> /<br>-55°C ≤ T <sub>A</sub> ≤ +125°C<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Limi<br>———<br>Min | ts 2/<br>Max | Unit      |
| Ramp generator / slope comp       | ensation se      | ction                                                                                  | <u>I</u>             |                |                    |              | <u> </u>  |
| Minimum ramp current              | IRMIN            | I <sub>SLOPE</sub> = 10 μA,<br>V <sub>fSET</sub> = V <sub>REF</sub>                    | 1,2,3                | 01             |                    | -14          | μА        |
| Maximum ramp current              | IRMAX            | I <sub>SLOPE</sub> = 1 mA,<br>V <sub>fSET</sub> = V <sub>REF</sub>                     | 1,2,3                | 01             | -0.8               |              | mA        |
| Ramp peak, clamping level voltage | V <sub>CL</sub>  | R <sub>fSET</sub> = 100 kΩ                                                             | 1,2,3                | 01             | 3.8                |              | V         |
| Current limit section             |                  |                                                                                        |                      |                |                    |              |           |
| Input bias current                | IB               | C <sub>+C/S</sub> = 3 V                                                                | 1,2,3                | 01             |                    | 5            | μА        |
| Threshold voltage                 | V <sub>TH</sub>  |                                                                                        | 1,2,3                | 01             | 2.4                | 2.6          | V         |
| Delay to output                   | t <sub>DO</sub>  |                                                                                        | 9,10,11              | 01             |                    | 150          | ns        |
| SOFT-START / reset delay s        | ection           |                                                                                        |                      | I              |                    |              | <u></u> , |
| Charge current                    | І <sub>СН</sub>  | V <sub>S-S</sub> = 0.5 V                                                               | 1,2,3                | 01             | -20                | -3           | μА        |
| Discharge current                 | IDCH             | V <sub>S-S</sub> = 1 V                                                                 | 1,2,3                | 01             | 120                |              | μΑ        |
| Restart threshold voltage         | V <sub>RTH</sub> |                                                                                        | 1,2,3                | 01             | 4.3                |              | V         |
| OUTPUT drivers section            |                  |                                                                                        |                      |                |                    | L            |           |
| Output low level voltage          | V <sub>OL</sub>  | IOUT = 50 mA                                                                           | 1,2,3                | 01             |                    | 0.4          | V         |
| Output high level voltage         | V <sub>OH</sub>  | IOUT = -50 mA                                                                          | 1,2,3                | 01             |                    | 2.5          | v         |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-94555 |
|----------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>G | SHEET 7    |

| TABLE I. | Electrical | performance of | characteristics | Continued |
|----------|------------|----------------|-----------------|-----------|
|          |            |                |                 |           |

| Test              | Symbol                                                                   | Conditions 1/                           | Group A | Device |     | Limits 2/ |    | Unit |
|-------------------|--------------------------------------------------------------------------|-----------------------------------------|---------|--------|-----|-----------|----|------|
|                   | -55°C ≤ T <sub>A</sub> ≤ +125°C subgroups typ unless otherwise specified |                                         | type    | Min    | Max |           |    |      |
| DELAY SET section |                                                                          |                                         |         |        |     |           |    |      |
| DELAY SET voltage | V <sub>DS</sub>                                                          | I <sub>DELAY</sub> = -500 μA            | 1,2,3   | 01     | 2.3 | 2.6       | V  |      |
| DELAY time        | t <sub>D</sub>                                                           | I <sub>DELAY</sub> = -250 μA <u>5</u> / | 9,10,11 | 01     | 150 | 600       | ns |      |

- 1/ Unless otherwise specified,  $V_S = +V_{IN} = 12$  V, frequency set resistance  $R_{fSET} = 12$  kΩ, frequency set capacitance  $C_{fSET} = 330$  pF, slope resistance  $R_{SLOPE} = 12$  kΩ, ramp capacitance  $C_{RAMP} = 200$  pF, DELAY SET capacitance  $C_{DS}$  A-B =  $C_{DS}$  C-D = 0.01 μF, DELAY SET current  $I_{DS}$  A-B =  $I_{DS}$  C-D = -500 μA.
- 2/ The algebraic convention, whereby the most negative value is a minimum and the most positive is a maximum, is used in this table. Negative current shall be defined as conventional current flow out of a device terminal.
- 3/ Zero phase shift voltage has a temperature coefficient of about -2 mV/° C.
- 4/ Phase shift percentage (0% = 0°, 100% = 180°) is defined as:  $\Theta$  = (200/T)  $\Phi$  % .  $\Theta$  is the phase shift, and  $\Phi$  and T are defined in figure 3. At 0% phase shift,  $\Phi$  is the output skew.
- 5/ Delay time can be programmed via resistors from the delay set pins to ground. Delay time = (62.5 x 10<sup>-12</sup>) seconds/ I<sub>DELAY</sub> = delay set voltage/R<sub>DELAY</sub>. The recommended range for I<sub>DELAY</sub> is 25μA ≤ I<sub>DELAY</sub> ≤ 1 mA.
- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 110 (see MIL-PRF-38535, appendix A).
  - 4. QUALITY ASSURANCE PROVISIONS
- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition B. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table II herein.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94555 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | G              | 8          |

| Device type 01  |                  | 1                |
|-----------------|------------------|------------------|
| Case outlines   | R                | X and 3          |
| Terminal number | Termina          | ıl symbol        |
| 1               | $V_{REF}$        | V <sub>IN</sub>  |
| 2               | E/A OUT (COMP)   | PWR GND          |
| 3               | E/A (-)          | OUTPUT B (OUT B) |
| 4               | E/A (+)          | OUTPUT A (OUT A) |
| 5               | C/S (+)          | NC               |
| 6               | SOFT-START       | NC               |
| 7               | DELAY SET C/D    | DELAY SET A/B    |
| 8               | OUTPUT D (OUT D) | FREQ SET         |
| 9               | OUTPUT C (OUT C) | CLOCK/SYNC       |
| 10              | $v_{c}$          | SLOPE            |
| 11              | V <sub>IN</sub>  | RAMP             |
| 12              | POWER GND        | NC               |
| 13              | OUTPUT B (OUT B) | NC               |
| 14              | OUTPUT A (OUT A) | GND              |
| 15              | DELAY SET A/B    | NC               |
| 16              | FREQ SET         | V <sub>REF</sub> |
| 17              | CLOCK/SYNC       | E/A OUT          |
| 18              | SLOPE            | NC               |
| 19              | RAMP             | NC               |
| 20              | GND              | E/A (-)          |
| 21              |                  | E/A (+)          |
| 22              |                  | C/S (+)          |
| 23              |                  | SOFTSTART        |
| 24              |                  | DELAY SET C/D    |
| 25              |                  | NC               |
| 26              |                  | OUTPUT D (OUT D) |
| 27              |                  | OUTPUT C (OUT C) |
| 28              |                  | v <sub>C</sub>   |

NC = No connection

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94555 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | G              | 9          |





Phase shift, output skew and delay time definitions.

Duty cycle = t/T. Period = T.  $T_{DHL}$  (A to C) =  $T_{DHL}$  (B to D) =  $\Phi$ 

FIGURE 3. Timing diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94555 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | G              | 11         |

TABLE II. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                    |
|---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------|
|                                                   | Device<br>class M                                                         | Device<br>class Q                                             | Device<br>class V                  |
| Interim electrical parameters (see 4.2)           |                                                                           |                                                               |                                    |
| Final electrical parameters (see 4.2)             | 1,2,3,4,5, <u>1</u> /<br>6,9,10,11                                        | 1,2,3,4,5, <u>1</u> /<br>6,9,10,11                            | 1,2,3,4,5, <u>1</u> /<br>6,9,10,11 |
| Group A test requirements (see 4.4)               | 1,2,3,4,5,6,<br>9,10,11                                                   | 1,2,3,4,5,6,<br>9,10,11                                       | 1,2,3,4,5,6,<br>9,10,11            |
| Group C end-point electrical parameters (see 4.4) | 1,4                                                                       | 1,4                                                           | 1,4                                |
| Group D end-point electrical parameters (see 4.4) | 1,4                                                                       | 1,4                                                           | 1,4                                |
| Group E end-point electrical parameters (see 4.4) |                                                                           |                                                               |                                    |

<sup>1/</sup> PDA applies to subgroup 1.

# 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-94555  |
|----------------------------------------------------------|------------------|---------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>G | SHEET<br>12 |

- 4.4.1 Group A inspection.
  - Tests shall be as specified in table II herein.
  - b. Subgroups 7 and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition B. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-94555 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | G              | 13         |

- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply CenterColumbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.
  - 6.5 Abbreviations, symbols, and definitions.

GND Signal ground. All voltages are measured with respect to ground (GND). The timing

capacitor, on the FREQ SET pin, and bypass capacitor on the V<sub>REF</sub> pin, bypass capacitors

on V<sub>IN</sub> and the ramp capacitor, on the RAMP pin, should be connected directly to the

ground plane near the signal ground pin.

PWR GND Power ground.  $V_C$  should be bypassed with a ceramic capacitor from the  $V_C$  pin to the

section of the ground plane that is connected to PWR GND. Any required bulk reservoir capacitor should parallel this one. Power ground and signal ground may be joined at a signal

point to optimize noise rejection and minimize DC drops.

V<sub>C</sub> Output switch supply voltage. This pin supplies power to the drivers and their associated

bias circuitry. Connect  $V_C$  to a stable source above 3 V for normal operation, above 12 V for best performance. This supply should be bypassed directly to the PWR GND pin with low

ESR, low ESL capacitors.

V<sub>IN</sub> Primary chip supply voltage. This pin supplies power to the logic and analog circuitry on

the integrated circuitry that is not directly associated with driving the output stages.

FREQ SET Oscillator frequency set pin. A resistor and a capacitor from FREQ SET to GND will set

oscillator frequency according to the following relationship:  $f = 4/(R_{fSET} \times C_{RAMP})$ .

CLK/SYNC Bi-directional clock and synchronization pin. Used as an output, this pin provides a clock

signal. As an input, this pin provides a synchronization point.

SLOPE Set ramp slope.slope compensation. A resistor from this pin to  $V_{\hbox{\footnotesize{CC}}}$  will set the current

used to generate the ramp. Connecting this resistor to the DC input line will provide

voltage feed forward.

RAMP Voltage ramp. This pin is the input to the pulse width modulator comparator. Connect a

capacitor from here to GND. A voltage ramp is developed at this pin with a slope:

 $(dV/dT) = (sense voltage/R_{SLOPE} \times C_{RAMP}).$ 

E/A OUT (COMP) Error amplifier output. This is the gain stage for overall feedback control. Error

amplifier output voltage levels below 1 volt will force 0° phase shift. Since the error amplifier has a relatively low current drive capability, the output may be overridden by

driving with a sufficiently low impedance source.

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-94555  |
|----------------------------------------------------------|------------------|---------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>G | SHEET<br>14 |

E/A(+)

This pin is normally connected to a reference voltage used for comparison with the sensed

power supply output voltage level at the E/A(-) pin.

E/A(-)

This pin is normally connected to the voltage divider resistors which sense the power supply output level.

SOFT START

SOFT START will remain at GND as long as  $V_{IN}$  is below the UVLO threshold. SOFT START will be pulled up to about 4.8 V by an internal 9  $\mu$ A current source when  $V_{IN}$  becomes valid (assuming a non-fault condition). In the event of a current-fault (C/S (+) voltage exceeding 2.5 V), SOFT START will be pulled to GND and then ramp to 4.8 V. If a fault occurs during the SOFT START cycle, the outputs will be immediately disabled and SOFT START must charge fully prior to resetting the fault latch. For paralleled controllers, the SOFT START pins may be paralleled to a single capacitor, but the change currents will be additive.

CURRENT SENSE (+)

The positive input to the current-fault comparator whose reference is set internally to fixed 2.5 V (separate from  $V_{REF}$ ). When the voltage at this pin exceeds 2.5 V, the current-fault latch is set, the outputs are forced off and a SOFT START cycle is initiated. If a constant voltage above 2.5 V is applied to this pin the outputs are disabled from switching and held in a low state until the C/S (+) pin is brought below 2.5 V. The outputs may begin switching at 0 degrees phase shift before the SOFT START pin begins to rise, this condition will not prematurely deliver power to the load.

OUTPUTS A, B, C, D

The outputs are 2A totem-pole drivers optimized for both MOSFET gates and level shifting transformers. The outputs operate as pair with a nominal 50 % duty cycle. The A-B pair is intended to drive one half bridge in the external power stage and is synchronized with the clock waveform. The C-D pair will drive the other half-bridge with switching phase shifted with respect to the A-B outputs.

DELAY SET A-B, DELAY SET C-D Output delay control. The users programmed current flowing from these pins to GND set the turn-on delay for the corresponding output pair. This delay is introduced between turn-off of one switch and turn-on of another in the same leg of the bridge to provide a deed time in which the resonant switching of the external power switches takes place. Separate delays are provided for the two half bridges to accommodate differences in the resonant capacitor charging currents.

VREF

This pin is an accurate 5 V voltage reference. This output is capable of delivering about 60 mA to peripheral circuitry and is internally short circuit current limited.

## 6.6 Sources of supply.

- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43216-5000

SIZE

A

5962-94555

REVISION LEVEL
G
SHEET
15

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 97-07-10

Approved sources of supply for SMD 5962-94555 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN 2/ |
|--------------------------------------------|--------------------------|-----------------------------|
| 5962-9455501MRA                            | 48726                    | UC1875J/883BC               |
| 5962-9455501MXA                            | 48726                    | UC1875LP/883BC              |
| 5962-9455501M3A                            | 48726                    | UC1875L/883BC               |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. The device manufacturers listed herein are authorized to supply alternate lead finishes "A", "B", or "C" at their discretion. Contact the listed approved source of supply for further information.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE \_\_number\_

48726

Vendor name and address

Unitrode Integrated Circuits Corporation 7 Continental Boulevard P.O. Box 399 Merrimack, N.H. 03054-0399

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.