#### 查询SN54AS194 供应商

### <u>捷多邦,专业PCB打样工厂SN54A⑤194</u>6SN74AS194 4-BIT BIDIRECTIONAL UNIVERSAL SHIFT REGISTERS

- Parallel-to-Serial, Serial-to-Parallel
  Conversions
- Left or Right Shifts
- Parallel Synchronous Loading
- Direct Overriding Clear
- Temporary Data-Latching Capability
- Package Options Include Plastic Small-Outline Packages (D), Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

These 4-bit bidirectional universal shift registers feature parallel outputs, right-shift and left-shift serial (SR SER, SL SER) inputs, operating-mode-control (S0, S1) inputs, and a direct overriding clear (CLR) line. The registers have four distinct modes of operation:

- Inhibit clock (temporary data latch/do nothing)
- Shift right (in the direction Q<sub>A</sub> toward Q<sub>D</sub>)
- Shift left (in the direction Q<sub>D</sub> toward Q<sub>A</sub>)
- Parallel (broadside) load

Parallel synchronous loading is accomplished by applying the four bits of data and taking both S0 and S1 high. The data is loaded into the associated flip-flops and appears at the outputs after the positive transition of the clock (CLK) input. During loading, serial data flow is inhibited.



Shift right is accomplished synchronously with the rising edge of the clock pulse when S0 is high and S1 is low. Serial data for this mode is entered at the shift-right data input. When S0 is low and S1 is high, data shifts left synchronously and new data is entered at the shift-left serial inputs. Clocking of the flip-flop is inhibited when both mode-control inputs are low.

The SN54AS194 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS194 is characterized for operation from 0°C to 70°C.





SDAS212A - DECEMBER 1983 - REVISED DECEMBER 1994

|        | FUNCTION TABLE |    |          |        |       |          |   |         |   |                 |                 |                 |                 |
|--------|----------------|----|----------|--------|-------|----------|---|---------|---|-----------------|-----------------|-----------------|-----------------|
| INPUTS |                |    |          |        |       |          |   | OUTPUTS |   |                 |                 |                 |                 |
|        | MODE           |    | CLK      | SERIAL |       | PARALLEL |   |         |   | 0.              | 0-              | 0               |                 |
| CLR    | <b>S</b> 1     | S0 |          | LEFT   | RIGHT | Α        | В | С       | D | QA              | QB              | QC              | QD              |
| L      | Х              | Х  | Х        | Х      | Х     | Х        | Х | Х       | Х | L               | L               | L               | L               |
| н      | Х              | Х  | L        | Х      | Х     | Х        | Х | Х       | Х | Q <sub>A0</sub> | $Q_{B0}$        | Q <sub>C0</sub> | Q <sub>D0</sub> |
| н      | н              | н  | <b>↑</b> | Х      | Х     | а        | b | С       | d | а               | b               | С               | d               |
| н      | L              | н  | <b>↑</b> | Х      | н     | Х        | Х | Х       | Х | н               | Q <sub>An</sub> | Q <sub>Bn</sub> | Q <sub>Cn</sub> |
| н      | L              | Н  | <b>↑</b> | Х      | L     | Х        | Х | Х       | Х | L               | Q <sub>An</sub> | Q <sub>Bn</sub> | Q <sub>Cn</sub> |
| н      | н              | L  | <b>↑</b> | н      | Х     | Х        | Х | Х       | Х | Q <sub>Bn</sub> | QCn             | Q <sub>Dn</sub> | н               |
| н      | н              | L  | <b>↑</b> | L      | Х     | Х        | Х | Х       | Х | Q <sub>Bn</sub> | Q <sub>Cn</sub> | Q <sub>Dn</sub> | L               |
| н      | L              | L  | Х        | Х      | Х     | Х        | Х | Х       | Х | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>C0</sub> | Q <sub>D0</sub> |

H = high level (steady state); L = low level (steady state); X = irrelevant (any input, including transitions);  $\uparrow$  = transition from low to high level; a, b, c, d = the level of steady-state input at inputs A, B, C, or D, respectively; QA0, QB0, QC0, QD0 = the level of QA, QB, QC, or QD, respectively, before the indicated steady-state input conditions were established; QAn, QBn, QCn, QDn = the level of QA, QB, QC, or QD, respectively, before the most recent  $\uparrow$  transition of the clock.

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SDAS212A - DECEMBER 1983 - REVISED DECEMBER 1994



**Parallel Outputs** 

 $\dagger$  I/O ports not shown: QB (14) and QC (13) Pin numbers shown are for the D, J, and N packages.





SDAS212A - DECEMBER 1983 - REVISED DECEMBER 1994

Figure 1. Typical Clear, Load, Right-Shift, and Clear Sequences

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                                  |                |
|------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub>                                    |                |
| Operating free-air temperature range, T <sub>A</sub> : SN54AS194 | -55°C to 125°C |
| SN74AS194                                                        |                |
| Storage temperature range                                        | −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SDAS212A - DECEMBER 1983 - REVISED DECEMBER 1994

#### recommended operating conditions

|                   |                                      |                      | SI  | N54AS19 | 94  | SN74AS194 |     |     | UNIT |  |
|-------------------|--------------------------------------|----------------------|-----|---------|-----|-----------|-----|-----|------|--|
|                   |                                      |                      | MIN | NOM     | MAX | MIN       | NOM | MAX | UNIT |  |
| VCC               | Supply voltage                       |                      | 4.5 | 5       | 5.5 | 4.5       | 5   | 5.5 | V    |  |
| VIH               | High-level input voltage             |                      | 2   |         |     | 2         |     |     | V    |  |
| VIL               | Low-level input voltage              |                      |     |         | 0.8 |           |     | 0.8 | V    |  |
| IOH               | High-level output current            |                      |     |         | -2  |           |     | -2  | mA   |  |
| IOL               | Low-level output current             |                      |     |         | 20  |           |     | 20  | mA   |  |
| fclock*           | Clock frequency                      |                      | 0   |         | 75  | 0         |     | 80  | MHz  |  |
|                   |                                      | CLR                  | 4   |         |     | 4.5       |     |     |      |  |
| tw*               | Pulse duration                       | CLK high             | 4   |         |     | 4         |     |     | ns   |  |
|                   |                                      | CLK low              | 6   |         |     | 7         |     |     |      |  |
|                   |                                      | Select               | 9   |         |     | 9.5       |     |     |      |  |
| t <sub>su</sub> * | Setup time before CLK <sup>↑</sup>   | Data                 | 3.5 |         |     | 4         |     |     | ns   |  |
|                   |                                      | Clear inactive state | 6   |         |     | 6         |     |     |      |  |
| t <sub>h</sub> *  | Hold time, data after $CLK^\uparrow$ |                      | 0.5 |         |     | 0.5       |     |     | ns   |  |
| TA                | Operating free-air temperature       |                      | -55 |         | 125 | 0         |     | 70  | °C   |  |

\* On products compliant to MIL-STD-883, Class B, these parameters are based on characterization data, but are not production tested.

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     |                | TEST CON                            | SN                       | SN54AS194          |                  |      | SN74AS194          |      |      |      |  |
|-----|----------------|-------------------------------------|--------------------------|--------------------|------------------|------|--------------------|------|------|------|--|
|     | PARAMETER      | TEST CON                            | TEST CONDITIONS          |                    | TYP <sup>†</sup> | MAX  | MIN                | түр† | MAX  | UNIT |  |
| VIK |                | V <sub>CC</sub> = 4.5 V,            | lı = –18 mA              |                    |                  | -1.2 |                    |      | -1.2 | V    |  |
| VOH |                | $V_{CC} = 4.5 V \text{ to } 5.5 V,$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 |                  |      | V <sub>CC</sub> -2 |      |      | V    |  |
| VOL |                | V <sub>CC</sub> = 4.5 V,            | I <sub>OL</sub> = 20 mA  |                    | 0.35             | 0.5  |                    | 0.35 | 0.5  | V    |  |
|     | Data, CLK, CLR |                                     | V <sub>I</sub> = 7 V     |                    |                  | 0.1  |                    |      | 0.1  | mA   |  |
| 1   | Mode, SL, SR   | $V_{CC} = 5.5 V,$                   |                          |                    |                  | 0.2  |                    |      | 0.2  |      |  |
| 1   | Data, CLK, CLR |                                     | V <sub>I</sub> = 2.7 V   |                    |                  | 20   |                    |      | 20   | μA   |  |
| ΙН  | Mode, SL, SR   | $V_{CC} = 5.5 V,$                   |                          |                    |                  | 40   |                    |      | 40   |      |  |
| lu. | Data, CLK, CLR |                                     |                          |                    |                  | -0.5 |                    |      | -0.5 | mA   |  |
| ΊĽ  | Mode, SL, SR   | $V_{CC} = 5.5 V,$                   | $V_{I} = 0.4 V$          |                    |                  | -1   |                    |      | -1   |      |  |
| 10‡ |                | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.25 V  | -30                |                  | -112 | -30                |      | -112 | mA   |  |
| 1   |                |                                     | Outputs high             |                    | 30               | 49   |                    | 30   | 43   | ~    |  |
| ICC |                | $V_{CC} = 5.5 V$                    | Outputs low              |                    | 38               | 60   |                    | 38   | 53   | mA   |  |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.
 <sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.



SDAS212A - DECEMBER 1983 - REVISED DECEMBER 1994

### switching characteristics (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | VC<br>CL<br>RL<br>TA | UNIT |           |     |     |
|------------------|-----------------|----------------|----------------------|------|-----------|-----|-----|
|                  |                 | ,              | SN54AS194            |      | SN74AS194 |     |     |
|                  |                 |                | MIN                  | MAX  | MIN       | MAX |     |
| fmax*            |                 |                | 75                   |      | 80        |     | MHz |
| <sup>t</sup> PLH | CLK             | Any O          | 2.5                  | 8    | 3         | 7   |     |
| <sup>t</sup> PHL | ULK             | Any Q          | 2.5                  | 8    | 3         | 7   | ns  |
| <sup>t</sup> PHL | CLR             | Any Q          | 3.5                  | 13   | 4         | 12  | ns  |

\* On products compliant to MIL-STD-883, Class B, these parameters are based on characterization data, but are not production tested. † For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



SDAS212A - DECEMBER 1983 - REVISED DECEMBER 1994



NOTES: A.  $\ensuremath{\mathsf{C}}_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>f</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%. E. The outputs are measured one at a time with one transition per measurement.
  - Figure 2. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated