

# 8-CHANNEL, 12-/10-/8-BIT, 2.7-V TO 5.5-V LOW POWER DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

APPLICATIONS

OUTH I

AGND 🗖

9

10

### FEATURES

- Eight Voltage Output DACs in One Package
  - TLV5610 . . . 12-Bit
  - TLV5608 . . . 10-Bit
  - TLV5629 . . . 8-Bit
- Programmable Settling Time vs Power Consumption
  - 1 µs In Fast Mode
  - 3 µs In Slow Mode
- Compatible With TMS320 and SPI<sup>™</sup> Serial Ports
- **Monotonic Over Temperature**
- Low Power Consumption: - 48 mW In Fast Mode at 3-V
- **Reference Input Buffers**
- Power-Down Mode
- Buffered, High Impedance Reference Inputs
- Data Output for Daisy-Chaining

## DESCRIPTION

The TLV5610, TLV5608, and TLV5629 are pin-compatible, eight-channel, 12-/10-/8-bit voltage output DACs each with a flexible serial interface. The serial interface allows glueless interface to TMS320 and SPI, QSPI, and Microwire serial ports. It is programmed with a 16-bit serial string containing 4 control and 12 data bits.

Additional features are a power-down mode, an LDAC input for simultaneous update of all eight DAC outputs, and a data output which can be used to cascade multiple devices.

The resistor string output voltage is buffered by a rail-to-rail output amplifier with a programmable settling time to allow the designer to optimize speed vs power dissipation. The buffered, high-impedance reference input can be connected to the supply voltage.

Implemented with a CMOS process, the DACs are designed for single-supply operation from 2.7 V to 5.5 V. The devices are available in 20-pin SOIC and TSSOP packages.

| T             | PACKAGE            |            |            |  |  |  |  |
|---------------|--------------------|------------|------------|--|--|--|--|
| IA            | SMALL OUTLINE (DW) | TSSOP (PW) | RESOLUTION |  |  |  |  |
| A M M         | TLV5610IDW         | TLV5610IPW | 12         |  |  |  |  |
| -40°C to 85°C | TLV5608IDW         | TLV5608IPW | 10         |  |  |  |  |
|               | TLV5629IDW         | TLV5629IPW | 8          |  |  |  |  |

#### **AVAILABLE OPTIONS**

**Digital Servo Control Loops** Digital Offset and Gain Adjustment **Industrial Process Control Machine and Motion Control Devices** Mass Storage Devices DW OR PW PACKAGE (TOP VIEW) DGND 10 20 2 19 🗖 DOUT SCLK 3 18 FS C 4 17 ☐ MODE PRE 🗆 5 16 ☐ REF OUTE 🗖 6 15 🗖 OUTD OUTF 7 14 OUTG 🗖 8 13 🗖 ООТВ

12

11

Rease be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPL is a trademark of Motorola, Inc.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



### FUNCTIONAL BLOCK DIAGRAM

| Terminal | <b>Functions</b> |
|----------|------------------|
|          | 1 4110110110     |

| TER              | MINAL      | I/O | DESCRIPTION                                                                                     |
|------------------|------------|-----|-------------------------------------------------------------------------------------------------|
| NAME             | NO.        | 1/0 | DESCRIPTION                                                                                     |
| AGND             | 10         | I   | Analog ground                                                                                   |
| AV <sub>DD</sub> | 11         | Ι   | Analog power supply                                                                             |
| DGND             | 1          | I   | Digital ground                                                                                  |
| DIN              | 2          | I   | Digital serial data input                                                                       |
| DOUT             | 19         | 0   | Digital serial data output                                                                      |
| DV <sub>DD</sub> | 20         | I   | Digital power supply                                                                            |
| FS               | 4          | Ι   | Frame sync input                                                                                |
| LDAC             | 18         | I   | Load DAC. The DAC outputs are only updated, if this signal is low. It is an asynchronous input. |
| MODE             | 17         | I   | DSP/ $\mu$ C mode pin. High = $\mu$ C mode, NC = DSP mode.                                      |
| PRE              | 5          | I   | Preset input                                                                                    |
| REF              | 16         | I   | Voltage reference input                                                                         |
| SCLK             | 3          | I   | Serial clock input                                                                              |
| OUTA-OUTH        | 6-9, 12-15 | 0   | DAC outputs A, B, C, D, E, F, G and H                                                           |



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                              | UNIT                                |
|--------------------------------------------------------------|-------------------------------------|
| Supply voltage (AV <sub>DD</sub> , DV <sub>DD</sub> to GND)  | 7 V                                 |
| Reference input voltage                                      | - 0.3 V to AV <sub>DD</sub> + 0.3 V |
| Digital input voltage range                                  | - 0.3 V to DV <sub>DD</sub> + 0.3 V |
| Operating free-air temperature range, T <sub>A</sub>         | -40°C to 85°C                       |
| Storage temperature range, T <sub>stg</sub>                  | -65°C to 150°C                      |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                               |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

|                                                     |                          | MIN | NOM   | MAX                                               | UNIT |  |  |  |
|-----------------------------------------------------|--------------------------|-----|-------|---------------------------------------------------|------|--|--|--|
| Supply voltage, AV <sub>DD</sub> , DV <sub>DD</sub> | 5-V operation            | 4.5 | 5     | 5.5                                               | V    |  |  |  |
|                                                     | 3-V operation            | 2.7 | 3     | 3.3                                               | V    |  |  |  |
| Llich lovel digital input valtage V                 | DV <sub>DD</sub> = 2.7 V | 2   |       |                                                   | V    |  |  |  |
| High-level digital input voltage, V <sub>IH</sub>   | DV <sub>DD</sub> = 5.5 V | 2.4 |       |                                                   | v    |  |  |  |
|                                                     | DV <sub>DD</sub> = 2.7 V |     |       | 0.6                                               | 0.6  |  |  |  |
| Low-level digital input voltage, V <sub>IL</sub>    | DV <sub>DD</sub> = 5.5 V |     |       | 5 5.5<br>3 3.3<br>0.6<br>1<br>96 AV <sub>DD</sub> | V    |  |  |  |
| Reference voltage, V <sub>ref</sub>                 | $AV_{DD} = 5 V$          | GND | 4.096 | AV <sub>DD</sub>                                  | V    |  |  |  |
|                                                     | $AV_{DD} = 3 V$          | GND | 2.048 | AV <sub>DD</sub>                                  | V    |  |  |  |
| Load resistance, R <sub>L</sub>                     |                          | 2   |       |                                                   | kΩ   |  |  |  |
| Load capacitance, C <sub>L</sub>                    |                          |     |       | 100                                               | pF   |  |  |  |
| Clock frequency, f <sub>CLK</sub>                   |                          |     |       | 30                                                | MHz  |  |  |  |
| Operating free-air temperature, T <sub>A</sub>      |                          | -40 |       | 85                                                | °C   |  |  |  |

### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)

| POWER           | SUPPLY                       | POWER SUPPLY                         |                 |  |     |     |      |  |  |  |  |  |  |
|-----------------|------------------------------|--------------------------------------|-----------------|--|-----|-----|------|--|--|--|--|--|--|
| PARAMETER       |                              | TEST CON                             | TEST CONDITIONS |  |     | MAX | UNIT |  |  |  |  |  |  |
| 1               | D Power supply current       | No load, $V_{ref} = 4.096 V$ ,       | Fast            |  | 16  | 21  |      |  |  |  |  |  |  |
| I <sub>DD</sub> |                              | All inputs = DV <sub>DD</sub> or GND | Slow            |  | 6   | 8   | 8 mA |  |  |  |  |  |  |
|                 | Power down supply current    |                                      | 1               |  | 0.1 |     | μA   |  |  |  |  |  |  |
| POR             | Power on threshold           |                                      |                 |  | 2   |     | V    |  |  |  |  |  |  |
| PSRR            | Power supply rejection ratio | Full scale (1)                       |                 |  | -60 |     | dB   |  |  |  |  |  |  |

(1) Power supply rejection ratio at full scale is measured by varying AV<sub>DD</sub> and is given by: PSRR = 20 log [( $E_G(AV_{DD}max) - E_G(AV_{DD}min)$ )/V<sub>DD</sub>max]



SLAS268E-MAY 2000-REVISED MARCH 2004

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)

| STATIC                                | DAC SPECIFICATIONS                |                                        |                                           |                     |      |     |      |             |                      |
|---------------------------------------|-----------------------------------|----------------------------------------|-------------------------------------------|---------------------|------|-----|------|-------------|----------------------|
|                                       | PARAMETER                         |                                        | TEST C                                    | ONDITIONS           |      | MIN | TYP  | MAX         | UNIT                 |
|                                       |                                   | TLV5610                                |                                           |                     |      |     | 12   |             |                      |
|                                       | Resolution                        | TLV5608                                |                                           |                     |      |     | 10   |             | Bits                 |
|                                       |                                   | TLV5629                                |                                           |                     |      |     | 8    |             |                      |
|                                       |                                   | TLV5610                                |                                           | Code 40 to 4095     |      |     | ±2   | ±6          |                      |
|                                       | Integral nonlinearity (INL)       | TLV5608                                | V <sub>ref</sub> = 2 V, 4V                | Code 20 to 1023     |      |     | ±0.5 | ±2          | LSB                  |
|                                       |                                   | TLV5629                                |                                           | Code 6 to 255       |      |     | ±0.3 | ±1          |                      |
|                                       |                                   | TLV5610                                |                                           | Code 40 to 4095     |      |     | ±0.5 | ±1          |                      |
|                                       | Differential nonlinearity (DNL)   | TLV5608                                | V <sub>ref</sub> = 2 V, 4V                | Code 20 to 1023     |      |     | ±0.1 | ±1          | LSB                  |
|                                       |                                   | TLV5629                                |                                           | Code 6 to 255       |      |     | ±0.1 | ±1          |                      |
| E <sub>ZS</sub>                       | Zero-scale error (offset error at | zero scale)                            |                                           |                     |      |     |      | ±30         | mV                   |
| $\mathrm{E}_{\mathrm{ZS}}\mathrm{TC}$ | Zero-scale-error temperature co   | oefficient                             |                                           |                     |      |     | 30   |             | µV/°C                |
| $E_G$                                 | Gain error                        |                                        |                                           |                     |      |     |      | ±0.6        | % of FS<br>voltage   |
| $E_G TC$                              | Gain error temperature coefficie  | ent                                    |                                           |                     |      |     | 10   |             | ppm/°C               |
| OUTPU                                 | IT SPECIFICATIONS                 |                                        |                                           |                     |      |     |      |             |                      |
|                                       | PARAMETER                         |                                        | TEST                                      | CONDITIONS          |      | MIN | TYP  | MA          | X UNIT               |
| Vo                                    | Voltage output range              |                                        | $R_L = 10 \ k\Omega$                      |                     |      | 0   |      | $AV_{DD}-0$ | 4 V                  |
|                                       | Output load regulation ac         | curacy                                 | $R_L = 2 k\Omega vs 10 k\Omega$           |                     |      |     |      | ±0          | 3 % of FS<br>voltage |
| REFER                                 | ENCE INPUT                        |                                        |                                           |                     |      |     |      |             |                      |
|                                       | PARAMETER                         |                                        | TEST CONDITIONS                           |                     |      |     | TYP  | MA          | X UNIT               |
| VI                                    | Reference input voltage           |                                        |                                           |                     |      | C   | )    | AV          | D V                  |
| R <sub>i</sub>                        | Reference input resistance        |                                        |                                           |                     |      |     | 100  |             | kΩ                   |
| Ci                                    | Reference input capacitance       |                                        |                                           |                     | -    |     | 5    |             | pF                   |
|                                       | Reference input bandwidth         | $V_{c} = 0.4 V_{c}$                    | <sub>p</sub> + 2.048 V dc, Inpu           | ut code = 0x800     | Fast |     | 2.2  |             | — MHz                |
|                                       |                                   |                                        |                                           |                     | Slow |     | 1.9  |             |                      |
|                                       | Reference feedthrough             | V <sub>ref</sub> = 2 V <sub>pp</sub> a | at 1 kHz + 2.048 V (                      | dc <sup>(1)</sup>   |      |     | -84  |             | dB                   |
| DIGITA                                | L INPUT                           |                                        |                                           |                     |      |     |      |             |                      |
| I <sub>IH</sub>                       | High-level digital input current  | $V_I = V_{DD}$                         |                                           |                     |      |     |      |             | 1 µA                 |
| IIL                                   | Low-level digital input current   | V <sub>I</sub> = 0 V                   |                                           |                     |      | -1  |      |             | μA                   |
| Ci                                    | Input capacitance                 |                                        |                                           |                     |      |     | 8    |             | pF                   |
|                                       | L OUTPUT                          |                                        |                                           |                     |      |     |      |             |                      |
| $V_{OH}$                              | High-level digital output voltage | $R_L$ = 10 k $\Omega$                  |                                           |                     |      | 2.6 | 6    |             | V                    |
| $V_{OL}$                              | Low-level digital output voltage  | $R_L$ = 10 k $\Omega$                  |                                           |                     |      |     |      | 0           | 4 V                  |
|                                       | Output voltage rise time          | R <sub>L</sub> = 10 kΩ, 0              | $C_{L} = 20 \text{ pF}, \text{ Includes}$ | s propogation delay |      |     | 7    | 2           | 0 ns                 |

(1) Reference feedthrough is measured at the DAC output with an input code = 0x000.



**TLV5608 TLV5610 TLV5629** SLAS268E-MAY 2000-REVISED MARCH 2004

#### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)

| ANALC              | G OUTPUT DYNAMIC PERFORMANCE          |                                                                                              |      |     |     |     |      |
|--------------------|---------------------------------------|----------------------------------------------------------------------------------------------|------|-----|-----|-----|------|
|                    | PARAMETER                             | TEST CONDITION                                                                               | IS   | MIN | TYP | MAX | UNIT |
| +                  | Output settling time (full scale)     | $R_1 = 10 \text{ k}\Omega,  C_1 = 100 \text{ pF}^{(1)}$                                      | Fast |     | 1   | 3   |      |
| t <sub>s(FS)</sub> | Output setting time (run scale)       | $\mathbf{R}_{\mathrm{L}} = 10 \mathrm{Ksz},  \mathbf{C}_{\mathrm{L}} = 100 \mathrm{pr}^{-1}$ | Slow |     | 3   | 7   | μs   |
| +                  | C) Output settling time, code to code | $R_{L} = 10 \text{ k}\Omega,  C_{L} = 100 \text{ pF}^{(2)}$                                  | Fast |     | 0.5 | 1   |      |
| t <sub>s(CC)</sub> | Output setting time, code to code     | $R_{L} = 10 \text{ ksz},  C_{L} = 100 \text{ pr}^{+/}$                                       | Slow |     | 1   | 2   | μs   |
| SR                 | Slew rate                             | $P = 10 k_0 = 0 = 100 p E^{(3)}$                                                             | Fast | 4   | 10  |     | V/µs |
| SK                 | Siew fale                             | $R_L = 10 \text{ k}\Omega,  C_L = 100 \text{ pF}^{(3)}$                                      | Slow | 1   | 3   |     | v/µs |
|                    | Glitch energy                         | See note (4)                                                                                 |      |     | 4   |     | nV-s |
|                    | Channel crosstalk                     | 10 kHz sine, 4 V <sub>PP</sub>                                                               |      |     | -90 |     | dB   |

Settling time is the time for the output signal to remain within +0.5 LSB of the final measured value for a digital input code change of (1) 0x80 to 0xFFF and 0xFFF to 0x080, respectively. Assured by design; not tested.

Settling time is the time for the output signal to remain within +0.5 LSB of the final measured value for a digital input code change of one (2)count. The max time applies to code changes near zero scale or full scale. Assured by design; not tested. Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full scale voltage.

(3)

Code transition: TLV5610 - 0x7FF to 0x800, TLV5608 - 0x7FC to 0x800, TLV5629 - 0x7F0 to 0x800 (4)

### TIMING REQUIREMENTS

| DIGITAL INI             | PUTS                                                                                                                    |                 |     |     |      |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
|                         |                                                                                                                         | MIN             | NOM | MAX | UNIT |
| t <sub>su(FS-CK)</sub>  | Setup time, FS low before next negative SCLK edge                                                                       | 8               |     |     | ns   |
| t <sub>su(C16-FS)</sub> | Setup time, $16^{th}$ negative edge after FS low on which bit D0 is sampled before rising edge of FS. $\mu$ C mode only | 10              |     |     | ns   |
| t <sub>su(FS-C17)</sub> | μC mode, setup time, FS high before 17 <sup>th</sup> positive SCLK.                                                     | 10              |     |     | ns   |
| t <sub>su(CK-FS)</sub>  | DSP mode, setup time, SLCK low before FS low.                                                                           | 5               |     |     | ns   |
| t <sub>wL(LDAC)</sub>   | LDAC duration low                                                                                                       | 10              |     |     | ns   |
| t <sub>wH</sub>         | SCLK pulse duration high                                                                                                | 16              |     |     | ns   |
| t <sub>wL</sub>         | SCLK pulse duration low                                                                                                 | 16              |     |     |      |
| t <sub>su(D)</sub>      | Setup time, data ready before SCLK falling edge                                                                         | 8               |     |     | ns   |
| t <sub>h(D)</sub>       | Hold time, data held valid after SCLK falling edge                                                                      | 5               |     |     | ns   |
| t <sub>wH(FS)</sub>     | FS duration high                                                                                                        | 10              |     |     | ns   |
| t <sub>wL(FS)</sub>     | FS duration low                                                                                                         | 10              |     |     | ns   |
| t <sub>s</sub>          | Settling time                                                                                                           | See AC<br>specs |     |     |      |

SLAS268E-MAY 2000-REVISED MARCH 2004





<sup>†</sup> Previous input data









### **TYPICAL CHARACTERISTICS**



TLV5608 TLV5610 TLV5629 SLAS268E-MAY 2000-REVISED MARCH 2004













SLAS268E-MAY 2000-REVISED MARCH 2004



### **APPLICATION INFORMATION**

#### **GENERAL FUNCTION**

The TLV5610, TLV5608, and TLV5629 are 8-channel, 12-bit, single-supply DACs, based on a resistor string architecture. They consist of a serial interface, a speed and power-down control logic, a reference input buffer, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by external reference) for each channel is given by:

 $\mathsf{REF} \; \frac{\mathsf{CODE}}{\mathsf{0x1000}} \; [\mathsf{V}]$ 

(1)

where REF is the reference voltage and CODE is the digital input value. The input range is 0x000 to 0xFFF for the TLV5610, 0x000 to 0xFFC for the TLV5608, and 0x000 to 0xFF0 for the TLV5629. A power-on-reset initially puts the internal latches to a defined state (all bits zero).

### SERIAL INTERFACE

A falling edge of FS starts shifting the data on DIN starting with the MSB to the internal register on the falling edges of SCLK. After 16 bits have been transferred, the content of the shift register is moved to one of the DAC holding registers, depending on the address bits within the data word. A logic 0 on the LDAC pin is required to transfer the content of the DAC holding register to the DAC latch and to update the DAC outputs. LDAC is an asynchronous input. It can be held low if a simultaneous update of all eight channels is not needed.

For daisy-chaining, DOUT provides the data sampled on DIN with a delay of 16 clock cycles.



#### Figure 13. Data Sampled on DIN

Difference between DSP mode (MODE = N.C. or 0) and  $\mu$ C (MODE = 1) mode:

- In μC mode, FS needs to be held low until all 16 data bits have been transferred. If FS is driven high before the 16th falling clock edge, the data transfer is cancelled. The DAC is updated after a rising edge on FS.
- In DSP mode, FS needs to stay low for 20 ns and can go high before the 16th falling clock edge.
- In DSP mode there needs to be one falling SCLK edge before FS goes low to start the write (DIN) cycle. This extra falling SCLK edge has to happen at least 5 ns before FS goes low,  $t_{su(CK-FS)} \ge 5$  ns.
- In μC mode, the extra falling SCLK edge is not necessary. However, if it does happen, the extra negative SCLK edge is not allowed to occur within 10 ns after FS goes HIGH to finish the WRITE cycle (t<sub>su(FS-C17)</sub>).





### APPLICATION INFORMATION (continued) SERIAL CLOCK FREQUENCY AND UPDATE RATE

The maximum serial clock frequency is given by:

 $f_{sclkmax} = \frac{1}{t_{whmin} + t_{wlmin}} = 30 \text{ MHz}$ 

The maximum update rate is:

 $f_{updatemax} = \frac{1}{16 (t_{whmin} + t_{wlmin})} = 1.95 \text{ MHz}$ 

(2)

(3)

Note, that the maximum update rate is just a theoretical value for the serial interface, as the settling time of the DAC has to be considered also.

### DATA FORMAT

The 16-bit data word consists of two parts:

Address bits (D150D12)

• Data bits (D110D0)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| A3  | A2  | A1  | A0  |     |     |    |    |    | DA | TA |    |    |    |    |    |

| A3 | A2 | A1 | A0 | FUNCTION                 |  |  |  |  |  |  |  |  |  |
|----|----|----|----|--------------------------|--|--|--|--|--|--|--|--|--|
| 0  | 0  | 0  | 0  | DAC A                    |  |  |  |  |  |  |  |  |  |
| 0  | 0  | 0  | 1  | DAC B                    |  |  |  |  |  |  |  |  |  |
| 0  | 0  | 1  | 0  | DAC C                    |  |  |  |  |  |  |  |  |  |
| 0  | 0  | 1  | 1  | DAC D                    |  |  |  |  |  |  |  |  |  |
| 0  | 1  | 0  | 0  | DAC E                    |  |  |  |  |  |  |  |  |  |
| 0  | 1  | 0  | 1  | DAC F                    |  |  |  |  |  |  |  |  |  |
| 0  | 1  | 1  | 0  | DAC G                    |  |  |  |  |  |  |  |  |  |
| 0  | 1  | 1  | 1  | DAC H                    |  |  |  |  |  |  |  |  |  |
| 1  | 0  | 0  | 0  | CTRL0                    |  |  |  |  |  |  |  |  |  |
| 1  | 0  | 0  | 1  | CTRL1                    |  |  |  |  |  |  |  |  |  |
| 1  | 0  | 1  | 0  | Preset                   |  |  |  |  |  |  |  |  |  |
| 1  | 0  | 1  | 1  | Reserved                 |  |  |  |  |  |  |  |  |  |
| 1  | 1  | 0  | 0  | DAC A and $\overline{B}$ |  |  |  |  |  |  |  |  |  |
| 1  | 1  | 0  | 1  | DAC C and $\overline{D}$ |  |  |  |  |  |  |  |  |  |
| 1  | 1  | 1  | 0  | DAC E and $\overline{F}$ |  |  |  |  |  |  |  |  |  |
| 1  | 1  | 1  | 1  | DAC G and $\overline{H}$ |  |  |  |  |  |  |  |  |  |

#### Register Map

#### DAC A-H AND TWO-CHANNEL REGISTERS

Writing to DAC A-H sets the output voltage of channel A-H. It is possible to automatically generate the complement of one channel by writing to one of the four two-channel registers (DAC A and B etc.).

The TLV5610 decodes all 12 data bits. The TLV5608 decodes D11 to D2 (D1 and D0 are ignored). The TLV5629 decodes D11 to D4 (D3 to D0 are ignored).



#### PRESET

The outputs of all DAC channels can be driven to a predefined value stored in the Preset register by driving the PRE input low. The PRE input is asynchronous to the clock.

#### CTRL0

| D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|----|----|----|----|----|----|----|----|----|----|
| X   | X   | Х  | Х  | Х  | Х  | Х  | PD | DO | Х  | X  | IM |

| PD | : Full device power down | 0 = normal          | 1 = power down      |
|----|--------------------------|---------------------|---------------------|
| DO | : Digital output enable  | 0 = disable         | 1 = enable          |
| IM | : Input mode             | 0 = straight binary | 1 = twos complement |
| Ň  |                          |                     |                     |

X : Reserved

If DOUT is enabled, the data input on DIN is output on DOUT with a 16-cycle delay. That makes it possible to daisy-chain multiple DACs on one serial bus.

#### CTRL1

| D11 | D10 | D9 | D8 | D7              | D6              | D5              | D4              | D3              | D2       | D1              | D0              |
|-----|-----|----|----|-----------------|-----------------|-----------------|-----------------|-----------------|----------|-----------------|-----------------|
| Х   | Х   | Х  | Х  | P <sub>GH</sub> | P <sub>EF</sub> | P <sub>CD</sub> | P <sub>AB</sub> | S <sub>GH</sub> | $S_{EF}$ | S <sub>CD</sub> | S <sub>AB</sub> |

| $P_{XY}$ : Power down DAC <sub>XY</sub> ( | 0 = normal $1 = power down$ |
|-------------------------------------------|-----------------------------|
|-------------------------------------------|-----------------------------|

 $S_{XY}$  : Speed DAC<sub>XY</sub> 0 = slow 1 = fast

XY : DAC pair AB, CD, EF, or GH

In power-down mode, the amplifiers of the selected DAC pair within the device are disabled and the total power consumption of the device is significantly reduced. Power-down mode of a specific DAC pair can be selected by setting the PXY bit within the data word to 1.

There are two settling time modes: fast and slow. Fast mode of a DAC pair is selected by setting  $S_{XY}$  to 1 and slow mode is selected by setting  $S_{XY}$  to 0.

DW (R-PDSO-G20)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AC.



# **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

#### Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265