### TOSHIBA TECHNICAL DATA 捷多邦,专业PCB打样工厂,24小时加 急出货 TMP8049PI-6. TMP8039PI-6 8-BIT SINGLE-CHIP MICROCOMPUTER GENERAL DESCRIPTION The TMP 8049PI-6, from here on referred to as the TMP 8049, is a single chip microcomputer fabricated in N-channel Silicon Gate MOS technology which provides internal 8-bit parallel architecture. The following basic architectural functions of a computer have been included in a single chip; an 8-bit CPU, 128 x 8 RAM data memory, 2K x 8 ROM program memory, 27 I/O lines and an 8-bit timer/event counter. The TMP8049 is particularly efficient as a controller. It has extensive bit handing capability as well as facilities for both binary and BCD arithmetic. The TMP8039PI is the equivalent of a TMP8049 without ROM program memory on chip. By using this device with external EPROM or RAM, software debugging becomes easy. #### FEATURES - . 2.5 µS Instruction Cycle - . All instruction 1 or 2 cycles - . Over 90 instructions; 70% single byte . Interval Timer/Event Counter - . Easy expandable memory and I/O - . 2K x 8 masked ROM - 128 x 8 RAM - . 27 I/O lines - . Single level interrupt - . Single 5V supply - -40°C to +85°C Operation ### PIN CONNECTIONS (Top View) | То 🗖 | | 40 L | $v_{CC}$ (+5 $v$ ) | |----------------------------------------|----|-------------|------------------------| | XTAL1 | 2 | 39 | Ti | | XTAL2 | 3 | 38 | P27 | | RESET C | 4 | 37 <b>L</b> | P <sub>26</sub> | | SS C | 5 | 36 | P <sub>25</sub> | | INT | 6 | 35 | P24 | | EA C | | 34 | | | RD C | | 33 | P <sub>16</sub> | | PSEN C | | 32 | P <sub>15</sub> | | WR D | 10 | 31 <b>L</b> | P <sub>14</sub> | | ALE C | | 30 | 1 P13 | | DBO | 12 | | P <sub>12</sub> | | $_{\mathrm{DB}_{1}}^{\mathrm{DB}_{0}}$ | 13 | 28 | ) P <sub>11</sub> | | $DB_2$ | 14 | 27 | $P_{10}^{11}$ | | DB <sub>3</sub> | 15 | 26 | $V_{\rm DD}^{10}(+5V)$ | | DB <sub>4</sub> | 16 | 25 | PROG | | $_{\mathrm{DB}_{5}}^{\mathrm{DB}_{4}}$ | 17 | L | P <sub>23</sub> | | DB <sub>6</sub> | 18 | | P <sub>22</sub> | | DB <sub>7</sub> | 19 | 22 | P <sub>21</sub> | | | 20 | 21 | P <sub>20</sub> | | rovi <sup>v</sup> ss L | | | - 20 | TECHNICAL DATA BLOCK DIAGRAM ### TOSHIBA INTEGRATED CIRCUIT PIN NAMES AND PIN DESCRIPTION VSS (Power Supply) Circuit GND potential VDD (Power Supply) +5V during operation Low power standby pin for TMP 8049 RAM VCC (Main Power Supply) +5V during operation PROG(Output) Output strobe for the TMP8243P I/O expander P10-P17 (Input/Output) Port 1 8-bit quasi -bidirectional port (Internal Pullup=50k $\Omega$ ). instruction, under control of ALE, RD, and WR. P20-P27 (Input/Output) Port 2 8-bit quasi-bidirectional port (Internal Pullup=50kΩ). P20-P23 Contain the four high order program counter bits during an external program memory fetch and serve as a 4-bit I/O expander bus for the TMP8243P. DBO-DB7 (Input/Output, 3 State) True bidirectional port which can be written or read synchronously using the RD, WR strobes. The port can also be statically latched. Contains the 8 low order program counter bits during an external program memory fetch, and receives the addressed instruction under the control of PSEN. Also contains the address and data during an external RAM data store - TO (Input/Output) Input pin testable using the conditional transfer instructions JTO and JNTO. TO can be designated as a clock output using ENTO CLK instruction. - Tl (Input) Input pin testable using the JTl and JNTl instruction. Can be designated the event counter input using the timer/STRT CNT instruction. - INT (Input) External interrupt input. Initiates an interrupt if interrupt is enabled. Interrupt is disabled after a reset. Also testable with conditional jump instruction. (Active Low) - RD (Output) Output strobe activated during a Bus read. Can be used to enable data onto the Bus from an external device. Used as a Read Strobe to External Data Memory (Active Low). - $\overline{\rm WR}$ (Output) Output strobe during a Bus write (Active Low) Used as a Write Strobe to External Data Memory. TMP8049PI-6, TMP8039PI-6 #### RESET (Input) Active Low signal which is used to initialize the Processor. Also used during Power down. #### ALE (Output) Address Latch Enable. This signal occurs once during each cycle and is useful as a clock output. The negative edge of ALE strobes address into external data and program memory. ### PSEN (Output) Program Store Enable. This output occurs only during a fetch to external program memory (Active Low). #### SS (Input) Single step input can be used in conjunction with ALE to "single step" processor through each instruction when $\overline{\rm SS}$ is low the CPU is placed into a wait state after it has completed the instruction being excuted. #### EA (Input) External Access input which forces all program memory fetches to reference external memory. Useful for emulation and debug and essential for testing and program verification. (Active High). ### XTAL 1 (Input) One side of crystal input for internal oscillator. Also input for external source. #### XTAL 2 (Input) Other side of crystal input. #### FUNCTIONAL DESCRIPTION #### 1. System Configuration The following system functions of the TMP 8049 are described in detail. (1) Program Memory (6) Stack (Stack Pointer) (2) Data Memory (7) Flag 0, Flag 1 (3) I/O Port (8) Program Status Word (PSW) (4) Timer/Counter - (9) Reset - (5) Interrupt Control Circuit - (10) Oscillator Circuit ### (1) Program Memory The maximum memory that can be directly addressed by the TMP 8049 is 4096 bytes. The first 2048 bytes from location 0 through 2047 can be internal resident mask ROM. The rest of the 2048 bytes of addressable memory are external to the chip. The TMP 8039 has no internal resident memory; all memory must be external. ### TOSHIBA INTEGRATED CIRCUIT There are three locations in Program Memory of special importance. Program Memory Area #### . Location 0 Activating the Reset line of the processor causes the first instruction to be fetched from Location $0. \ \,$ #### . Location 3 Activating the interrupt line of the processor (if interrupt enabled) causes a jump to subroutine defined by address held in Location 3. #### . Location 7 A timer/counter interrupt resulting from a timer/counter overflow (if enabled) causes a jump to a subroutine defined by address held in Location 7. Program address 0-2047 and 2048-4095 are called memory banks 0 and 1 respectively switching of memory banks is achieved by changing the most significant bit of the program counter (PC) during execution of an unconditional jump instruction or call instruction executed after using SEL MBO or SEL MB1. Reset operation automatically selects Bank 0. ### (2) Data Memory - . Resident Data Memory (volatile RAM) is organized as 128 words by 8-bits wide. - . The first 8 locations (0 -7) of the memory array are designated as working registers and are directly addressable by several instructions. By executing a Register Bank switch instruction (SEL RB1) locations 24-31 are designated as the working registers in place of 0-7. | Data Memory | |-----------------| | Resister Bank 1 | | 8 Level Stack | | (16 byte) | | Resister Bank 0 | | | Internal Data Memory Area - RAM locations 8 23 serve a dual role in that they contain the program counter stack which is a stack 2 bytes wide by 8 levels deep. These locations store returning addresses from subroutines. If the level of subroutine nesting is less than the permitted 8, you free up 2 bytes of RAM for general use for every level of nesting not utilized. - ALL 128 locations are indirectly addressable through either of two RAM Pointer Registers which reside at RO and Rl of the Register array. - . The TMP8049 architecture allows extension of the Data Memory to 256 words. ### (3) Input/Output Ports - The TMP 8049 has 27 I/O lines which can be used for either input or output. These I/O lines are grouped into 3 ports each having 8 bidirectional lines and 3 "test" inputs which can alter program sequences when tested by conditional jump instructions. - Ports 1 and 2 are each 8-bits wide and have identical characteristics. Data written to these ports is statically latched and remains unchanged until rewritten. As input ports these lines are non-latching, i.e., inputs must be present until read by an input instruction. - . All lines of Ports 1 and 2 are called quasi-bidirectional because of a special output circuit structure (illustrated in Figure 1). Each line is continously pulled to a +5V level through a high impedance resistive device $(50k\Omega$ ) which is sufficient to provide the source current for a TTL high level yet can be pulled low by a standard TTL gate thus allowing the same pin to be used for both input and output. In order to speed up the "0" to "1" transition a low impedance device $(5k\Omega$ ) is switched in momentarily whenever a "1" is written to line. When a "0" is written to line a low impedance device overcomes the pullup and provides TTL current sinking capability. Fig.1 Input/Output Circuit of Port 1, Port 2 - . Reset initializes all lines to a high impedance "l" state. - When external data memory area is not addressed during excution of an internal program, Port 0 (DBO DB7) becomes a true bidirectional port (bus) with associated input and output strobes. If bidirectional feature not needed Bus can serve as either a statically latched output port or a non-latched input port. However, I/O lines of this port cannot be intermixed. - . As a static port data is written and latched using the OUTL instruction and inputted using the INS instruction these two commands generate pulses on the corresponding $\overrightarrow{RD}$ and $\overrightarrow{WR}$ strobe lines. - . As a bidirectional port the $\underline{MOVX}$ instructions are used to read and write the port which generate the $\overline{RD}$ and $\overline{WR}$ strobes. - . When not being written or read, the Bus lines are in a high impedance state. #### (4) Timer/Event Counter - . The 8-bit binary up counter can use either of the following frequency inputs $% \left( 1\right) =\left( 1\right) +\left( +\left($ - (1) Internal clock (1/480 of OSC frequency) .......... Timer mode (2) External input clock form Tl terminal (minimum cycle time 3 x ALE cycle) ..... Event Counter mode The counter is presettable and readable with two MOV instructions which transfer the content of the accumulator to the counter and vice versa. The counter content is not affected by a Reset and is initialized solely by the MOVT, A instruction. The counter is stopped by a Reset or STOP TCNT instruction and remains stopped until started by START T instruction or as an event counter by a START CNT. Once started the counter will increment to its maximum count (FF) and overflow to Zero continuing its count until stopped by a STOP TCNT instruction or RESET. The increment from maximum count to Zero (overflow) results in the setting of an overflow flag and the generation of an interrupt request. When interrupt acknowledged a subroutine call to Location 7 will be initiated. Location 7 should store the starting address of the timer or counter service routine. The state of the overflow flag is testable with the conditional JUMP (JTF). The flag is reset by excuting a JTF or by RESET. Figure 2 illustrates the concept of the timer circuit. Fig.2 Concept of Timer Circuit Fig. 3 Concept of Interrupt Control Circuit #### (5) Interrupt Control Circuit - . There are two distinct types of Interrupts in the TMP 8049. - (1) External Interrupt from the INT terminal - (2) Timer Interrupt caused by timer overflow ## TOSHIBA INTEGRATED CIRCUIT The interrupt system is single level in that once an interrupt is detected all further interrupt requests are ignored until execution of an RETR (which should occur at the end of an interrupt service routine) reenables the interrupt input logic. - An interrupt sequence is initiated by applying a low level "0" to the $\overline{\text{INT}}$ pin. $\overline{\text{INT}}$ is level triggered and active low which allows "Wire Oring" of several interrupt sources. The interrupt level is sampled every machine cycle during ALE and when detected causes a "jump to subroutine" at Location 3. As in any call to subroutine, the Program Counter and Program Status Word are saved in the stack. - . When an overflow occurs in the internal timer/event counter an interrupt request is generated which is reserviced as outlined in previous paragraph except that a jump to Location 7 is used instead of 3. If INT and times overflow occur simultaneously then external request INT takes precedence. - . If an extra external interrupt is needed in addition to $\overline{ ext{INT}}$ this can be achieved by enabling the counter interrupt, loading FFH in the counter (one less than the terminal count), and enabling the event counter mode. A "1" to "0" transition on Tl will cause an interrupt vector to Location 7. - . The interrupt service routine pointed to be addresses in Location 3 or 7 must reside in memory between 0 and 2047, i.e., Bank 0. Figure 3 illustrates the concept of the interrupt control circuit. ### (6) Stack (stack Pointer) - An interrupt or Call to subroutine causes the contents of the program counter to be stored in one of the 8 register pairs of the Program Counter Stack. The pair to be used is determined by a 3-bit stack pointer which is part of the Program Status Words (PSW explained in section (8)). Data RAM locations, 8 through 23 are available as stack registers and are used to store the program counter and 4-bits of PSW as shown in the figure. - . The stack pointer when initialized points to RAM location 8 and 9. The first subroutine jump or interrupt results in the program counter contents being transferred to Locations 8 and 9. Then the stack pointer is incremented by one to point to Locations 10 and 11. Eight levels of subroutine are obviously possible. - . At the end of a subroutine signalled by a RET or RETR causes the stack pointer to be decremented by one and the contents of the resulting pair to be transferred to the Program Counter. - (7) Flag 0, Flag 1, (F3. F1) - . The TMP 8049 has two flags F0 and F1 which are used for conditional jump. These flags can be set, reset and tested with the conditional jump instruction JF0. - FO is a part of the program status word (PSW) and is saved in the stack area when a subroutine is called. - (8) Program Status Word (PSW) - . An 8-bit status word which can be loaded to and from the accumlator exists called the Program Status Word (PSW). The PSW is read by a MOV A, PSW and written to by a MOV PSW, A. The information available in the PSW is shown in the diagram below. ## TOSHIBA INTEGRATED CIRCUIT Bits 0 - 2 : Stack Pointer Bits(SO, S1, S2) Bit 3 : Not used ("1" level when read.) Bit 4 : Working Register Bank Switch Bit (BS) 0 = Bank 01 = Bank 1 Bit 5 : Flag 0 (F0) Bit 6 : Auxiliary Carry (AC) carry bit generated by an ADD instruction and used by the decimal adjust instruction DA, A (AC) Bit 7 : Carry (C) flag which indicates that the previous operation has resulted in the accumulator. (C) #### (9) Reset . The reset input provides a means for initialization of the processor. This Schmitt trigger input has an internal pullup registor which in combination with an external luF capacitor provides an internal reset pulse sufficient length to guarantee that all internal logic is initialized. TMP8049PI-6, TMP8039PI-6 If the pulse is generated externally the reset pin must be held at ground ( $\leq 0.5$ V) for at least 50mS after the power supply is within tolerance. . Reset performs the following functions within the chip: - (i) Sets PC to Zero. - (ii) Sets Stack Pointer to Zero. - (iii) Selects Register Bank 0. - (iv) Selects Memory Bank 0. - (v) Sets BUS (DBO DB 7) to high impedance state. (Except when EA = 5V) - (vi) Sets Ports 1 and 2 to input mode. - (vii) Disables interrupts (timer and external). - (viii) Stops Timer. - (ix) Clears Timer Flag. - (x) Clears FO and F1. - (xi) Disables clock output from TO. ### (10) Oscillator Circuit . TMP8049 can be operated by the external clock input in addition to crystal oscillator as shown below. ### 2. Basic Operation and Timing The following basic operations and timing are explained - (1) Instruction Cycle - (2) External Memory Access Timing - (3) Interface with I/O Expander TMP8243P - (4) Internal Program Verify (Read) Timing - (5) Single Step Operation Timing - (6) Low Power Stand-by Mode ### TOSHIBA INTEGRATED CIRCUIT ### (1) Instruction Cycle - . The instructions of TMP8049 are executed in one or two machine cycles, and one machine cycle contents of five states. - . Fig.4 illustrates its relationship with the clock input to CPU. - . $\phi2$ clock shown in Fig.4 is derived to outside by ENTO CLK instruction. - ALE can be also used as the clock to indicate the machine cycle as well as giving the external address latch timing. #### (2) External Memory Access Timing - (i) Program Memory Access - . TMP8049 programs are excuted in the following three modes. - (1) Execution of internal program only. - (2) Execution of both external and internal programs. - (3) Execution of external program only. The external program memory is accessed (instructions are fetched) automatically when the internal ROM address is exceeded in mode (2) and from initial start address 0 in mode (3). - . In the external program memory access operation, the following will occur - The contents of the 12-bit program counter will be output on BUS(DBO DB7) and the lower 4-bits of Port 2. - Address Latch Enable (ALE) will indicate the time at which address is valid. The trailing edge of ALE is used to latch the address externally. - . Program Store Enable (PSEN) indicates that an external instruction fetch is in progress and serves to enable the external memory device. - . BUS (DBO DB7) reverts to Input mode and the processor accepts its 8-bit contents as an Instruction Word. - . Figure 5 illustrates the timing. ### (ii) Access of External Data Memory - . In the extended data memory access operation during READ/WRITE cycle the following occurs - . The contents of RO Rl is output onto BUS (DBO DB7). - . ALE indicates address is valid. The trailing edge of ALE is used to latch the address externally. - . A read $\overline{\text{RD}}$ or write $\overline{\text{WR}}$ pulse on the corresponding output pins indicates the type of $\underline{\text{data}}$ memory access in progress. Output data valid at trailing edge of $\overline{\text{WR}}$ and input data must be valid at trailing edge of $\overline{\text{RD}}$ . - . Data (8-bits) is transferred over BUS. Fig.4 Instruction Cycle Timing Fig. 5 Timing of External Program Memory Access Suggest we have diagrams Fig. 6 Timing of Accessing External Data Memory . Figure 6 illustrates the timing of accessing the external data memory during execution of external program. ### (3) Interface with I/O Expander (TMP8243P) The TMP8049 I/O can be easily expanded using the TMP8243 I/O Expander. This device uses only the lower half 4-bits of Port 2 for communication with the TMP8049. The TMP8243 contains four 4-bit I/O ports which serve as extensions of one chip I/O and are addressed as Ports (4-7). All communication takes place over the lower half of port 2 (P20 - P23) with timing provided by an output pulse on the PROG pin. Each transfer consists of two 4-bit nibbles the first containing the "OP Code" and port address and the second containing the actual 4-bits of data. Fig.7 Timing of Reading Internal Program Memory Fig.8 (a) Single Step Circuit ### TOSHIBA INTEGRATED CIRCUIT Reading of Internal Program Memory - . The process<u>or is placed</u> in the READ mode by applying +12V to the EA pin and 0V to the RESET pin. The address of the location to be read is then applied to BUS and the low <u>order 2-bits</u> of Port 2. The address is latched by a 0 to 1 transition on RESET and the high level causes the contents of program memory location addressed to appear on the eight lines of BUS. - . Figure 7 illustrates the timing diagram for this operation. - (5) Single Step Operation. - . A single step feature useful for debug can be implemented by utilizing a circuit shown in Figure 8 (a) combined with the SS pin and ALE pin. - . A D-type flip flop with set and reset is used to generate $\overline{\text{SS}}$ . In the run mode $\overline{\text{SS}}$ is held high by keeping the flip flop set. To enter single step, set is removed allowing ALE to bring $\overline{\text{SS}}$ low via reset input. The next instruction is started by clocking a "l" into the FF which will not appear on $\overline{\text{SS}}$ unless ALE is high removing reset. In response to $\overline{\text{SS}}$ going high the processor begins an instruction fetch which brings ALE low resetting FF and causing the processor to again enter the stopped state. - . The timing diagram in this case is as shown in Figure 8 (b). (EA = 5V). - (6) Lower Power Stand-by Mode. - . The Lower TMP8049 has been organized to allow power to be removed from all but the volatile, $128 \times 8$ data RAM array. In power down mode the contents of data RAM can be maintained while drawing typically 10-15% of normal operating power requirements. - . VCC serves as the 5V supply for the bulk of the TMP8049 while the VDD supplies only the RAM array. In standby mode VCC is reduced to 0V but VDD is kept at 5V. Applying a low level to reset inhibits any access to the RAM by the processor and guarantees that RAM cannot be inadvertently altered as power is removed from VCC. Fig.8(b) Single Step Operation Timing TECHNICAL DATA TMP8049PI-6, TMP8039PI-6 INSTRUCTION ACCUMULATOR INSTRUCTION | Mnemonic | | nst | ruc | | | | | | Operation | Bytes | Cycles | | ag | |----------------|---------|------------|------------|----|------------|----------|----------|------------|-------------------------|----------|--------|------------|----| | | D7 | D6 | | | | | | | • | | | <u></u> | AC | | ADD A,Rr | 0 | 1 | 1 | 0 | 1 | r | r | r | (A) < -(A) + (Rr) | 1 | 1 | 0 | c | | | ! | l | | | | | | | $\mathbf{r} = 0 - 7$ | | | | | | ADD A,@Rr | 0 | 1 | 1 | 0 | 0 | 0 | 0 | r | (A)<-(A)+((Rr)) | 1 | 1 | 0 | | | | 1 | | | | 1 | | | | r = 0, 1 | | ļ | | | | ADD A,#Data | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | (A)<-(A)+Data | 2 | 2 | 0 | C | | | d7 | d6 | | | | | | <b>d</b> 0 | | 1 | | | ļ | | ADDC A,Rr | 0 | 1 | 1 | 1 | 1 | r | r | r | (A) < -(A) + (Rr) + (C) | 1 | 1 | 0 | | | | | ļ | | | | | | | $\mathbf{r} = 0 - 7$ | | | | l | | ADDC A,@Rr | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | (A) < -(A) + ((Rr)) + | 1 | 1 | 0 | | | | i ' | | | | | | | | (C) | i | | | Ì | | l | | | | | | | | | r = 0, 1 | <u> </u> | | | | | | 0 | | | | | | | | (A) < -(A) + Data + (C) | 2 | 2 | 0 | | | | d7 | d6 | <b>d</b> 5 | d4 | d3 | d2 | dΙ | d0 | | | ł | | 1 | | ANL A,Rr | 0 | 1 | 0 | 1 | 1 | r | r | r | (A) < -(A) and $(Rr)$ | 1 | 1 | - | 1 | | | İ | | | | | | | | r = 0 - 7 | 1 | | | 1 | | ANL A,@Rr | 0 | 1 ! | 0 | 1 | 0 | 0 | 0 | r | (A) < -(A) and $((Rr))$ | ! 1 | 1 | - | 1 | | · | I | | 1 | | l | ĺ | l | 1 | r = 0, 1 | 1 | | | 1 | | ANL A,#Data | i o | 1 | 0 | 1 | 0 | 0 | 1 | 1 | (A)<-(A) and Data | 2 | 2 | - | | | , | d7 | <b>d</b> 6 | <b>d</b> 5 | d4 | 143 | d2 | dl | 10 | | 1 | } | l | 1 | | ORL A,Rr | 0 | | | | | | | | (A)<-(A) or (Rr) | 1 | 1 | - | ĺ | | 0.1.2 1.7,11.2 | i | | 1 | | ĺ | i | _ | | r = 0 - 7 | Ì | İ | Ì | ĺ | | ORL A,@Rr | i o | 1 | 0 | 0 | 0 | 0 | ่ด | | (A) < -(A) or $((Rr))$ | i 1 | 1 | - | | | okb A,eki | 1 | | | 1 | 1 | 1 | 1 | | r = 0, 1 | | | | i | | ORL A,#Data | . 0 | 1 | 0 | 0 | ! n | ח | 1 | | (A)<-(A) or Data | 2 | 2 | | ļ | | OKL A, Data | | d6 | | | | d2 | | | | - | 1 | į | | | XRL A, Rr | 1 | 1 | | | | | | | (A)<-(A) EOR (Rr) | 1 | 1 | | į | | ARL A, RI | 1 1 | 1 | 1 | 1 | ; <u>*</u> | | 1 | 1 | r = 0 - 7 | | i - | ;<br>[ | ï | | VD: 4 0D- | <br> 1 | 1 | 0 | 1 | 0 | . 0 | 0 | <br> | (A)<-(A) EOR((Rr)) | 1 | 1 | i _ | ! | | XRL A,@Rr | 1 | 1 1 | i | 1 | 1 | ; 0 | l | l I | r = 0.1 | 1 | | ļ | 1 | | XRL A,#Data | 1 | 1 | 1 0 | 1 | 0 | 0 | 1 | !<br>1 1 | (A) < -(A) EOR Data | 2 | 2 | í - | Ĺ | | ARL A, WData | | 1<br> d6 | . • | | | : | : | | | | 1 2 | !<br>! | 1 | | TNC | : | : | : | : | : | • | : | | (A)<-(A)+1 | 1 | 1 | ¦ _ | 1 | | INC A | 0 | : | | | | | | | | 1 1 | 1 | , –<br>1 – | i | | DEC A | 0 | | | | | | | | (A)<-(A)-1 | 1 1 | 1 1 | - | 1 | | CLR A | 0 | | | | | | | | (A)<-0 | - | 1 1 | - | i | | CPL A | 0 | | | | | | | | (A)<-NOT (A) | 1 | | - | 1 | | DA A | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | Decimal Adjust | 1 | 1 1 | 0 | i | | | 1 | 1 | ļ . | | 1 | | | 1 | Accumulator | ! | 1 | | [ | | SWAP A | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | (A4-7)->(A0-3) | 1 | 1 | | [ | | | į | ļ. | ! | | | | 1 | | <- | 1 | ! | | ļ | | | | | | 1 | <u> </u> | <u> </u> | <u> </u> | | | 1 | 1 | | 1 | # TOSHIBA INTEGRATED CIRCUIT | Mnemonic | Instruction Code | | 0 1 - | Flag | |-----------|----------------------------------------------------|-------|--------|------| | rinemonic | D7 D6 D5 D4 D3 D2 D1 D0 Operation | Bytes | Cycles | CLAC | | RL A | 1 1 1 0 0 1 1 1 (An+1) <- (An) | 1 | 1 | -! - | | | | 1 | | | | 1 | (A0)<-(A7) | | | | | RLC A | 1 1 1 1 1 0 1 1 1 (An+1) < -(An) | 1 1 | 1 | - - | | 1 | | į | i i | | | | (C)<-(A7) | | | | | | (A0)<-(C) | | | 1 | | RR A | 0 1 1 1 0 1 1 1 (An) < -(An+1) | 1 | 1 | -: - | | | | ! | 1 | | | | $ \ \ \ \ \ \ \ \ \ \$ | 1 | | | | RRC A | 0 1 1 0 0 1 1 1 (An) < -(An+1) | 1 1 | 1 | - - | | | | | | | | İ | (C)<-(A0) | | 1 | | | | (A7)<-(C) | 1 | 1 | 1 1 | Input/Output Instruction | Mnemonic | | l ns | ruc | tic | on ( | Code | 2 | | Operation | Rutos | Cycles | _F | lag | |----------------|----|------|-----|-----|------|------|----|------------|-------------------------------------|-------|--------|-----|------------| | | | | | | | | | | Operation | Dytes | cycles | i C | AC | | IN A,Pp | 0 | 0 | 0 | 0 | 1 | 0 | P | P | (A)<-(Pp) | 1 | 2 | - | - | | | 1 | İ | | | | | | | P = 1, 2 | | | | - | | OUTL Pp,A | 0 | 0 | 1 | 1 | 1 | 0 | P | P | (Pp)<-(A) | 1 | . 2 | - | ; - | | 1 | ļ | ļ | ! | | | | ļ | i | P = 1, 2 | | ! | : | | | ANL Pp,#Data | 1 | 0 | 0 | 1 | 1 | 0 | P | P | (Pp)<-(Pp)and Data | 2 | 2 | - | } <b>-</b> | | 1 | d7 | d6 | d5 | d4 | d3! | d2 | dl | d0 | P = 1, 2 | İ | 1 | | - | | ORL Pp, #Data | 1 | 0 | 0 | 0 | 1 | 0 | P | P | (Pp)<-(Pp)or Data | 2 | 2 | - | - | | | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | P = 1, 2 | | | l | 1 | | INS A, BUS | 0 | 0 | 0 | 0 | 1 1 | 0 | 0 | 0 | (A)<-(BUS) | 1 | 2 | - | - | | OUTL BUS, A | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | (BUS)<-(A) | 1 | 2 | - | - | | ANL BUS, #Data | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | (BUS)<-(BUS) and | 2 | 2 | - | - | | | d7 | d6 | d5 | d4 | d3: | d2 | dl | 0.6 | Data | | - | | | | ORL BUS, #Data | 1 | 0 | 0 | 0 | 1 1 | 0 | 0 | 0 | (BUS)<-(BUS) or | 2 | . 2 | - | - | | | d7 | d6 | d5 | d4 | d3 | d2 | dl | <b>d</b> 0 | Data | 1 | 1 | | 1 | | MOVD A,Pp | 0 | 0 | 0 | 0 | 1 | 1 | P | P | (A0-3)<-(Pp) | 1 | 2 | - | - | | | | | | | | | i | | (A4-7)<-0 | 1 | 1 | i | ] | | [ | : | | | | | | | | P = 4 - 7 | | 1 | l | ļ | | MOVD Pp,A | 0 | 0 | 1 | 1 | 1 | 1 | P | P | $(P_p) < -(A0-3)$ | 1 | 2 | _ | - | | | l | | | | | | | | P = 4 - 7 | | | ì | 1 | | ANLD Pp,A | 1 | 0 | 0 | 1 | 1 ! | 1 | P | P | (Pp)<-(Pp)and | 1 | 2 | _ | - | | 1 | 1 | | | | | | | | (A0-3) | 1 | 1 | | - | | ĺ | | ' | | | | | | | P = 4 - 7 | | ! | | 1 | | ORLD Pp,A | 1 | 0 | 0 | 0 | 1 1 | 1 | P | P | $(P_p) < -(P_p) \text{ or } (A0-3)$ | 1 | 2 | _ | - | | 1 | | | | l İ | ĺ | | | | P = 4 - 7 | | | | İ | | Regis | ter | Instru | ction | |-------|-----|--------|-------| | | | | | | VERIPLEI I | nati detion | | | | |------------|----------------------------------------------|------------------|-------|---------------| | Mnemonic | Instruction Code<br> D7 D6 D5 D4 D3 D2 D1 D0 | Operation | Bytes | Cycles Flag | | INC Rr | 0 0 0 1 1 r r r | (Rr) <(Rr) + 1 | 1 | 1 | | 1 | | r = 0 - 7 | | | | INC @Rr | 0 0 0 1 0 0 0 r | ((Rr))<-((Rr))+1 | 1 | 1 - - | | İ | | | 1 | | | DEC Rr | 1 1 0 0 1 r r r | (Rr) <(Rr) - 1 | 1 | 1 - - | | i | | r = 0 - 7 | i | | | Branch | Inct | ruct | 100 | |--------|------|------|-----| | Mnemonic | I | nst | ruc | tic | n C | ode | 2 | | Operation | Bytes | Cycles | | lag | |--------------|-----|--------------|-----|-------------|------------|---------------------------------------------------|-------------|------------|----------------------------------------------------------------|--------------|--------|----------|----------| | 1 | | | D5 | | | | | | | | | C | AC | | JMP Address | a10 | a9 | a8 | 0 | 0 | 1 | 0 | 0 | (PCO-7)<(a0-7) | 2 | 2 | - 1 | - 1 | | | a7 | a6 | a5 | a4 | a3 | a2 | al | <b>a</b> 0 | (PC8-10) <(a8-10) | | | | | | , | | 1 | } | 1 | | 1 | | i | (PC11) <dbf< td=""><td></td><td></td><td></td><td></td></dbf<> | | | | | | JMPP @A | 1 | 0 | 1 | 1 | 0 | | | | (PCO-7)<((A)) | 1 | 2 | - | - | | DJNZ Rr, | 1 | | | | | | | | (Rr) <(Rr) - 1 | 2 | 2 | - | - | | Address | a7 | a6 | a5 | a4 | a3 | a2 | al | a0 | if Rr not 0 | | 1 | | | | | | | | | | . | | | (PCO-7)<(a0-7) | - | | | | | JC Address | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | (PCO-7)<(aO-7) | 2 | 2 | - | ! - | | | 1 | | | | | | i 1 | | if $C = 1$ | | | | | | | a7 | a6 | a5 | a4 | a3 | a2 | al | a0 | (PC) = (PC)+2 | | | | | | | ì | i | | | | | i ' | | lif C = 0 | | 1 | | } | | JNC Address | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | (PC0-7) < -(a0-7) | 2 | 2 | ! - | - | | | a7 | a6 | a5 | a4 | <b>a</b> 3 | a2 | al | a0 | if $C = 0$ | 1 | 1 | 1 | l | | | 1 | | | 1 | | | | | (PC)<(PC)+2 | 1 | | į | ! | | | i | | | | | | | | if C = 1 | i | ļ | 1 | | | JZ Address | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | (PCO-7)<(aO-7) | 2 | 2 | - | - | | | a7 | a6 | a5 | a4 | a3 | a2 | al | a0 | [if (A) = 0] | - | ļ | 1 | | | i | 1 | | ļ | | | | 1 | | (PC)<(FC)+2 | ! | 1 | | 1 | | İ | İ | ĺ | ĺ | ĺ | | ĺ | 1 | | if (A) .NEQ.0 | 1 | ! | | 1 | | JNZ Address | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | (PCO-7)<(a0-7) | 2 | 2 | - | - | | İ | | | | | | | | | if (A) .NEQ.0 | | 1 | | | | ĺ | i | | ĺ | | ĺ | l | ĺ | İ | (PC) <(PC) + 2 | 1 | 1 | i | 1 | | İ | i | İ | i | i | ĺ | | İ | ĺ | lif(A) = 0 | 1 | 1 | 1 | ì | | JTO Address | 0 | i o | 1 | 1 | 0 | 1 | 1 | 0 | (PCO-7)<(a0-7) | 2 | 2 | - | - | | | | | | a4 | a3 | ! a2 | | | if TO = 1 | | 1 | 1 | į | | i | 1 | i | 1 | | | i | ŀ | | (PC)<(PC)+2 | 1 | 1 | i | ì | | | i | i | i | i | İ | į | i | į | if $TO = 0$ | | | 1 | j | | JNTO Address | iο | 0 | 1 | ĺο | 0 | 1 | 1 | | (PCO-7)<(a0-7) | 2 | 2 | | - | | | | | | | | | , | | if TO = 0 | | i | | İ | | | 1 | 1 | | 1 | | | 1 | | (PC)<(PC)+2 | į | İ | 1 | 1 | | | i | ì | í | i | i | i | i | | if TO = 1 | i | Ì | İ | İ | | JT1 Address | 1 0 | 1 | 1 0 | 1 | <u>ا</u> | 1 | 1 | | (PCO-7)<(a0-7) | 2 | 2 | i - | i - | | Address | | | | | | | | | if T1 = 1 | - | i - | i | i i | | 1 | 0.7 | 1 40 | 100 | 1 | ا | 1 4 2 | 141 | au | (PC)<(PC)+2 | i | i | ĺ | į . | | | i | ì | i | i | i | ì | 1 | | if Tl = 0 | i | i | ĺ | İ | | JNT1 Address | 1 0 | 1 | , 0 | 10 | ĺΛ | 1 | i 1 | | (PCO-7)<(a0-7) | 1 2 | 2 | i - | i - | | | | | | | | | | | if T1 = 0 | i - | i | İ | i | | 1 | 4/ | 20 | رما | 4 | | 42 | | | (PC)<(PC)+2 | i | i | İ | į . | | 1 | ì | ì | i | i | i | i | i | • | if Tl = 1 | i | i | i | i | | · | | <del>'</del> | | <del></del> | | <del>' </del> | <del></del> | | · | <del>'</del> | | <u> </u> | <u> </u> | TMP8049PI-6, TMP8039PI-6 | Mnemonic | Ι: | Ins | tru | cti | on | Cod | <u></u> - | | Operation | Bytes | Cycles | F | 1 9 0 | |--------------|-----|-------|------|-----|-----|-----|-----------|-----|-------------------------------------------------------------------|------------|--------|-----|-------| | | D7 | D6 | D5 | D4 | D3 | D2 | DI | DO | • | | | | AC | | JFO Address | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | (PCO-7)<(a0-7) | <u>.</u> 2 | 1 2 | Ť | - | | ļ | a7 | a6 | a5 | a4 | a3 | a2 | al | a0 | if FO = 1 | _ | i - | ί. | i i | | | | ļ | 1 | | 1 | Ι. | | | (PC) <(PC) + 2 | 1 | į | | i | | | } | ł | | | | 1 | | 1 | if FO = 0 | į | i | , | i | | JFl Address | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | (PCO-7)<(a0-7) | 2 | 2 | _ | | | | a7 | a6 | a 5 | a4 | a3 | a2 | al | a0 | if F1 = 1 | i | | İ | i | | | 1 | j<br> | <br> | | | | | | (PC) <(PC) + 2<br>if F1 = 0 | İ | | | | | JTF Address | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | (PCO-7)<(a0-7) | 2 | | _ | _ | | | a7 | a6 | a5 | a4 | a3 | a2 | al | | if $TF = 1$ | i - | | | | | 1 | 1 | | ] | 1 | 1 | | l | | (PC)<(PC)+2 | İ | ĺ | | i | | | | | | | 1 | | 1 | 1 | if $TF = 0$ | İ | j | i | i | | JNI Address | 1 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | (PC0-7) <(a0-7) | 2 | 2 | _ i | - i | | | a7 | a6 | a5 | a4 | a3 | a2 | al. | a0 | if $INT = 0$ | i - | | i | i | | | | | | | | l i | 1 | i : | (PC) < (PC) + 2 | İ | | i | í | | | | | | | 1 | | İ | | if $INT = 1$ | Í | | i | i | | JBb Address | Ъ2 | ъ1 | ъ0 | 1 | 0 | 0 | 1 | 0 | (PC0-7) <(a0-7) | 2 | 2 | - | - i | | 1 | a7 | a6 | a5 | a4 | a3 | a2 | al | a0 | if Bb = 1 | | | i | í | | 1 | | | | | | | | | (PC) < -(PC) + 2 | | | i | i | | | | | | | | 1 | | | if $Bb = 0$ | | İ | i | į | | | | | | | | | 1 | | (b = 0 - 7) | | İ | į | i | | CALL Address | a10 | a9 | a8 | 1 | 0 | 1 | 0 | 0 | ((SP))< | 2 | 2 | - i | - j | | | a7 | a6 | a5 | a4 | a3 | a2 | al | a0 | (PC),(PSW4-7) | _ | _ | i | į | | | 1 | | | | 1 | ļ | ! | | (SP)<(SP)+1 | | | į | i | | | | 1 | 1 | | | 1 | 1 | | (PC8-10) <(a8-10) | | į | ĺ | i | | ! | | 1 | 1 | 1 | ļ | - 1 | j | | (PC0-7) <(a0-7) | ĺ | İ | 1 | i | | ] | | 1 | 1 | 1 | | | | 1 | (PC11) <dbf< td=""><td></td><td>i</td><td>j</td><td>i</td></dbf<> | | i | j | i | | RET | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | (SP)<(SP)-1 | 1 | 2 | i | i | | [ | | ļ | [ | 1 | - 1 | ĺ | | ļ | (PC)<((SP)) | | i | i | i | | RETR | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | (SP)<(SP)-1 | 1 | 2 | i | i i | | ! | | 1 | 1 | ł | ł | | - 1 | 1 | (PC)<((SP)) | į | - i | | i | | | | | | | | | | | (PSW4-7)<((SP)) | 1 | ĺ | į | i | Flag Manipulation Instruction | Mnemonic | Instruction Code Operation | Bytes | Cycles Flag | |----------|------------------------------------------------------------------------------------|-------|-------------| | | D7 D6 D5 D4 D3 D2 D1 D0 | | CAC | | CLR C | 1 0 0 1 0 1 1 (c)< 0 | 1 | 1 0 - | | CPL C | $ 1 0 1 0 0 1 1 1 (C) \leftarrow -NOT(C)$ | 1 | 1 0 - | | CLR FO | 1 0 0 0 0 1 0 1 (F0)< 0 | 1 | 1 1 1 -1 -1 | | CPL FO | 1 0 0 1 0 1 0 1 0 1 (F0) <not(f0)< td=""><td>1</td><td>1 1 1 -1 -1</td></not(f0)<> | 1 | 1 1 1 -1 -1 | | CLR F1 | 1 1 0 1 0 0 1 0 1 (F1)< 0 | į ī | 1 1 -1 -1 | | CPL F1 | 1 0 1 1 0 1 0 1 (F1) < NOT (F1) | i | 1 - - | ## TOSHIBA INTEGRATED CIRCUIT Data Transfer Instruction | Mnemonic | I | nst | ruc | tio | n C | ode | | \ | Operation | Bytes | Cycles | | _~ | |---------------|----------------|------------|-----------|----------|------|------------|-------|--------------------|--------------------------------------------------------------------------|-------------|----------------------------------------------|----------|----| | 1 | D7 | D6 | D5 | D4 | D3 | D2 | Dl | D0 | | | <u> </u> | <u> </u> | AL | | 10V A, Rr | 1 | 1 | 1 | 1 | | r | r | r | (A)< (Rr) | 1 | 1 1 | - ! | - | | , | - 1 | 1 | 1 | - ! | 1 | - 1 | - 1 | 1 | r = 0 - 7 | | . ! | - | - | | MOV A, @Rr | 1 1 | 1 | 1 | 1 | 0 | 0 | 0 | r | (A)< ((Rr)) | 1 | 1 1 | - | • | | , , | į | . | - 1 | 1 | - 1 | 1 | | | r = 0, 1 | | | | | | MOV A, #Data | 0 | 0 | 1 | 0 1 | 0 | 0 | 1 | 1 | (A) <data< td=""><td>2</td><td>2</td><td>- 1</td><td></td></data<> | 2 | 2 | - 1 | | | | d7 | d6 | d5 | d4 | d3 | d2 | dl | d0 | | | 1 , | , , | | | MOV Rr, A | 1 | 0 | 1 | 0 | 1 | r | r | r | (Rr)<(A) | 1 | 1 | - | - | | 1.0 | | | 1 | ł | i | 1 | ì | | r = 0 - 7 | | 1 | 1 1 | | | MOV@Rr,A | 1 | 0 | 1 | 0 | 01 | 0 | 0 | | ((Rr))<-(A) | 1 | 1 | -! | | | 11016112 , | | 1 | 1 | ļ | 1 | 1 | | | r = 0, 1 | | | !! | | | MOV Rr,#Data | 1 | 0 | 1 | 1 | 1 | r | r | r | (Rr) <data< td=""><td>2</td><td>2</td><td> - </td><td></td></data<> | 2 | 2 | - | | | nov Kr, "Data | d7 | <b>d</b> 6 | d5 | d4 | d3 | d2 | dl | 0b | r = 0 - 7 | 1 | 1 | | | | MOV@Rr,#Data | 1 | 0 | 1 | 1 | 0 | 0 | 0 | r | ((Rr)) <data< td=""><td>2</td><td>1 2</td><td> - </td><td></td></data<> | 2 | 1 2 | - | | | HOVERL, EDALA | , , ,<br>, , , | a6 | a5 | a4 | a3 | <b>a</b> 2 | al | a0 | r = 0, 1 | | 1 | 1 1 | | | MOV A,PSW | 1 | | 0 | | 0 | 1 1 | 1 | 1 | (A)< (PSW) | 1 | 1 | 1 -1 | | | MOV PSW, A | 1 | | 0 | | | | 1 | 1 | (PSW)<(A) | 1 | 1 | - | | | • | | | | | | | | | (A)>(Rr) | 1 | 1 | - | | | XCH A, Rr | 1 | i | 1 - | 0 | 1 | i | 1 | i | \ \ <del>-</del> - | 1 | - | | | | | <br> | 1 | ŀ | i<br>I | i | i | ì | i | r = 0 - 7 | Í | 1 | 1 1 | | | lvou A An- | i<br>I | 0 | 1 3 | ĺ٨ | 1 | . 0 | 0 | | (A)>((Rr)) | 1 | 1 | - | | | XCH A,@Rr | 1 0 | 1 0 | 1 | 1 0 | 1 | 0 | 1 | 1 | < | 1 | ! | 1 | | | | i<br>i | 1 | i | ì | ì | 1 | i | i | r = 0, 1 | Ì | | ! | | | STOUD A GRA | | 1 0 | 1 | !<br> 1 | 0 | 10 | | r | (A0-3)>((Rr0-3)) | 1 | 1 | - | | | XCHD A,@Rr | 1 | ; 0 | 1 | 1 1 | 1 | 1 | i | į | \ \< | İ | 1 | 1 | | | 1 | 1 | 1 | 1 | ! | l | ì | ĺ | | r = 0, 1 | 1 | | | | | Lucius A GD | 1 1 | 1 0 | 0 | 0 | 10 | 10 | 'n | - | (A)<((Rr)) | 1 | 2 | - | 1 | | MOVX A,@Rr | 1 L | 0 | i | 0 | 0 | | i | 1 | r = 0, 1 | | j | 1 | | | WOUNG AD- | 1 1 | . 0 | 0 | 1 | 0 | 0 | 0 | + | $ ((Rr))\langle(A) $ | 1 | 2 | - | | | MOVX @Rr,A | 1 1 | 1 0 | 1 0 | 1 1 | i | 1 | i | i | r = 0, 1 | 1 | 1 | i | | | | 1 1 | 1 0 | 1 | 0 | 1 0 | 0 | 1 | 1 1 | (PCO-7)<(A) | 1 | 2 | - | | | MOVP A, @A | 1 1 | . 0 | ' 1<br> | 1 0 | 1 0 | 1 | 1 | | (A)<((PC)) | i | | 1 | ĺ | | 1 | 1 , | 1 1 | 1 1 | 1 0 | 1 0 | . 0 | 1 | | (PCO-7)<(A) | 1 | 2 | - | 1 | | MOVP3 A,@A | 1 1 | | . [ ] | ) 0 | ין ט | 1 | ' i I | . ( . <b>.</b><br> | (PC8-11)<0011 | i | i | İ | 1 | | | į | 1 | 1 | 1 | 1 | 1 | 1 | 1 | (A)<((PC)) | į | i | 1 | | | | | | _! | 1 | 1 | | | <u> </u> | 1(8) ((10)) | <del></del> | | | | ### Timer/Counter Instruction | Mnemonic | Instruction Code | Bytes | Cycles | Flag | |-----------|-------------------------------------------------|-------|--------|---------| | | D7 D6 D5 D4 D3 D2 D1 D0 | ļ | | CAC | | MOV A,T | 0 1 0 0 0 0 1 0 (A)<(T) | 1 | 1 1 | -!- | | MOV T,A | 0 1 1 0 0 0 1 0 (T) <(A) | 1 | 1 | - - ; | | STRT T | 0 1 0 1 0 1 0 1 0 1 Counting is | 1 | 1 1 | -'- | | | | 1 | | | | | | 1 | | | | STRT CNT | 0 1 0 0 0 0 1 0 1 Counting is | 1 | 1 | - - | | | | 1 | ! | | | | | 1 | 1 | -: - | | | | E | | | | STOP TCNT | 0 1 1 1 0 0 1 0 1 Stop both time | 1 | 1 | | | | accumulation and | 1 | | | | | | | 1 ! | ! | | EN TCNT1 | 0 0 1 0 0 1 0 1 Timer interrupt | 1 | 1 | -! - | | | is enabled | 1 | | | | DIS TCNT1 | 0 0 1 1 0 1 0 1 Timer interrupt | 1 | 1 | -! -! | | | is disabled | | ! | | ### Control Instruction | Mnemonic | Instruction Code | Operation | Bytes | Cycles Flag | |----------|-------------------------------|--------------------|-------|-------------| | ! | D7 D6 D5 D4 D3 D2 D1 D0 | ú | | C AC | | EN I | 0 0 0 0 0 0 1 0 1 | External interrupt | 1 | 1 , | | ! | | is enabled | | | | DIS I | 0 0 0 1 1 0 1 0 1 | External interrupt | 1 | 1 | | | | lis disabled | 1 | | | SEL RBO | 1 1 0 0 0 1 0 1 | (BS)< 0 | 1 | 1 | | SEL RB1 | 1 1 0 1 0 1 0 1 | (BS)< 1 | 1 | 1 | | SEL MBO | 1 1 1 0 0 1 0 1 | (DBF)< 0 | 1 | 1 | | SEL MB1 | 1 1 1 1 0 1 0 1 | (DBF)< 1 | ! 1 | 1 ! | | ENTO CLK | 0 1 1 1 0 1 0 1 | TO is enabled to | 1 | 1 | | | | act as the clock | | 1 1 1 | | 1 | | output | | | | NOP | 0 0 0 0 0 0 0 0 0 0 | No operation | 1 | 1 | ### TOSHIBA INTEGRATED CIRCUIT TECHNICAL DATA ### TMP8049PI/8039PI: INDUSTRIAL SPECIFICATION ABSOLUTE MAXIMUM RATTINGS | SYMBOL | ITEM | RATTING | | | |---------|------------------------------------------------|-----------------|--|--| | VDD | VDD Supply Voltage (with respect to GND (VSS)) | -0.5V to + 7V | | | | VCC | VCC Supply Voltage (with respect to GND (VSS)) | -0.5V to + 7V | | | | VINA | Input Voltage (Except EA) | -0.5V to + $7V$ | | | | VINB | Input Voltage (Only EA) | -0.5V to + 13V | | | | PD | Power Dissipation (Ta = 70°C) | 1.5W | | | | TSOLDER | Soldering Temperature (Soldering Time 10 sec) | 260 °C | | | | TSTG | Storage Temperature | -55°C to 150°C | | | | TOPR | Operating Temperature | -40°C to 85°C | | | DC CHARACTERISTICS $|\overline{TA=-40\text{ °C to }85\text{ °C}}|\text{, VCC=VDD=+5V$\pm}10\%, VSS=0V, Unless Otherwise Noted.}$ | SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | | |---------|-------------------------------|------------------|----------|----------|----------|--------------| | VIL | Input Low Voltage | | -0.5 | - | 0.7 | V | | | (Except XTAL1, XTAL2, RESET) | | | | ! | | | VILI | Input Low Voltage | | -0.5 | - | 0.6 | V | | | (XTAL1, XTAL2, RESET) | | | | | | | VIH | Input High Voltage | | 2.2 | - | VCC | V | | | (Except XTAL1, XTAL2, RESET) | Į. | | <u> </u> | ! | | | VIHI | Input High Voltage | | 3.8 | - | VCC | V | | | (XTAL1, XTAL2, RESET) | | <u> </u> | <u>i</u> | | | | VOL | Output Low Voltage (BUS) | IOL = 1.6 mA | | <u> </u> | 0.45 | | | VOLI | Output Low Voltage | 10L = 1.6 mA | ! - | - | 0.45 | V | | | (RD, WR, PSEN, ALE) | | | | | | | VOL 2 | Output Low Voltage (PROG) | IOL = 0.8 mA | | <u> </u> | 0.45 | | | VOL 3 | Output Low Voltage | IOL = 1.2 mA | - | - | 0.45 | V | | | (For other output pins) | | <u> </u> | <u> </u> | | | | VOH | Output High Voltage (BUS) | IOH =-280µA | 2.4 | <u> </u> | <u> </u> | v | | VOH1 | Output High Voltage | IOH =-80µA | 2.4 | - | - | V | | | (RD, WR, PSEN, ALE) | | <u> </u> | | 1 | 1 | | VOH2 | Output High Voltage | IOH =-30µA | 2.4 | i – | - | V | | | (For other output pins) | | | <u> </u> | 1 | <u> </u> | | | | | İ | | Į. | 1 | | ILI | Input Leak Current (Tl, INT) | VSS ≤ VIN ≤ VCC | - | - | ±10 | μA | | 1 | | | l | | | 1 | | ILII | Input Leak Current | VSS+0.45 VIN VCC | - | - | -700 | μA | | 1 | (P10-17, P20-P27, EA, SS) | 1 - | | 1 | | | | ILO | Output Leak Current (BUS, TO) | VSS+0.45 VIN VCC | - | - | ±10 | μA | | 1 | (High impedance condition) | ! <u> </u> | | | | | | IDD | VDD Supply Current | | | 1 | 50 | <del> </del> | | IDD+ICC | Total Supply Current | | | <u> </u> | 170 | mΑ | ### INTEGRATED CIRCUIT TECHNICAL DATA TMP8049PI-6, TMP8039PI-6 AC CHARACTERISTICS |TA=-40°C to 85°C|, VCC=VDD=+5V±10%, VSS=0V, Unless Otherwise Noted. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------|---------------------------------------------|---------------------------------------|------------|----------------|----------|------| | tLL | ALE Pulse Width | | 200 | T - | T - | ns | | t AL | Address Setup Time (ALE) | · · · · · · · · · · · · · · · · · · · | 120 | <del> -</del> | i - | ns | | tLA | Address Hold time (ALE) | | 80 | - | - | ns | | t CC | Control Pulse Width(PSEN,RD,WR) | <br> | 400 | - | - | ns | | t DW | Data Setup Time (\overline{WR}) | | 420 | <br> <b>-</b> | - | ns | | tWD | Data Hold Time (WR) | | <br> 80 | | <u> </u> | ns | | t CY | Cycle Time | | 2.5 | | 15.0 | μs | | tDR | Data Hold Time (PSEN, RD) | CL = 20 pF | 0 | _ | 200 | ns | | t RD | Data Input Read Time (PSEN, RD) | | <u> </u> - | - | 400 | ns | | t AW | Address Setup Time (WR) | | 230 | - | <br> | ns | | t AD | Address Setup Time (Data Input) | | - | _ | 600 | ns | | tAFC | <br> Address Float Time (RD, PSEN) | | -40 | | - | ns | | t CA | Internal between Control Pulse <br>and ALE | | 10 | - | - | ns | | t CP | Port Control Setup Time (PROG) | | 115 | | - | ns | | tPC | Port Control Hold Time (PROG) | | 65 | _ | - | ns | | tPR | Port 2 Input Data Set Time<br>(PROG) | | - | - | 860 | ns | | t DP | Output Data Setup Time (PROG) | | 230 | _ | - 1 | ns | | tPD | Output Data Hold Time (PROG) | | 25 | - | - 1 | ns | | tPF | Port 2 Input Data Hold Time (PROG) | | 0 | - | 160 | ns | | tPP | PROG Pulse Width | · · · · · · · · · · · · · · · · · · · | 920 | | | ns | | tPL | Port 2 I/O Data Setup Time | | 300 | | | ns | | t LP | Port 2 I/O Data Hold Time | | 120 | | _ | ns | Note :tCY=2.5µs, Control Output:CL=80pF, BUS Output: CL=150pF, PORT20-23: CL=80pF. #### TIMING WAVEFORM A. Instruction Fetch from External Program Memory B. Read from External Data Memory C. Write into External Data Memory ### D. Timing of Port 2 during Expander Instruction Execution #### TYPICAL CHARACTERISTICS ### TYPICAL CHARACTERISTICS ### TOSHIBA ### INTEGRATED CIRCUIT ### TECHNICAL DATA PROGRAM TAPE FORMAT TMP8049 programs are delivered in the form of paper tape with the following format and it is required to attach the tape list. The format of paper tape is same as the Intel type object tape (hexadecimal tape output by Intel MDS system, PROMPT 48 Development Tool, etc.) OUTLINE DRAWING Unit in mm Note: 1. This dimension is measured at the center of bending point of leads. 2. Each lead pitch is 2.54mm, and all the leads are located within ±0.25mm from their theoritical positions with respect to No.1 and No.40 leads.