A3938EQ, 32-pin PLCC A3938LQ, 36-pin QSOP A3938LD, 38-pin TSSOP #### **ABSOLUTE MAXIMUM RATINGS** | Load Supply Voltage, V <sub>BB</sub> <b>50 V</b> | |------------------------------------------------------------------------------| | VREG (Transient) 15 V | | Logic Input Voltage Range, V <sub>IN</sub> 0.3 V to V <sub>ICAP</sub> +0.3 V | | Sense Voltage, V <sub>SENSE</sub> 5 V to 1.5 V | | Pins: SA, SB, SC5 V to 50 V | | Pins: GHA, GHB, GHC5V to V <sub>BB</sub> + 17 V | | Pins: CA, CB, CC | | Operating Temperature Range | | Ambient Temperature, T <sub>A</sub> 20°C to +85°C | | Junction Temperature, T <sub>J</sub> +150°C | | Storage Temperature, $T_S$ 55°C to +150°C | | Thermal Impedance (Typical), at T <sub>A</sub> =+25°C; | | measured on a JEDEC-standard "High-K" PCB | | A3938EQ, R <sub>0IA</sub> <b>37°C/W</b> | | A3938LD, R <sub>0JA</sub> <b>38°C/W</b> | | A3938LQ, R <sub>0/A</sub> | The A3938 is a three-phase, brushless dc motor controller. The A3938 high-current gate drive capability allows driving of a wide range of power MOSFETs and can support motor supply voltages to 50 V. The A3938 integrates a bootstrapped high-side driver to minimize the external component count required to drive N-channel MOSFET drivers. Internal fixed off-time, PWM current-control circuitry can be used to regulate the maximum load current to a desired value. The peak load current limit is set by the user's selection of an input reference voltage and external sensing resistor. A user-selected external RC timing network sets the fixed off-time pulse duration. For added flexibility, the PWM input can provide speed/torque control where the internal current control circuit sets a limit on the maximum current. The A3938 includes a synchronous rectification feature. This shorts out the current path through the power MOSFET reverse body diodes during PWM off-cycle current decay. This can minimize power dissipation in the MOSFETs, eliminate the need for external power clamp diodes, and potentially allow a more economical choice for the MOSFET drivers. The A3938 provides commutation logic for Hall sensors configured for 120-degree spacing. The Hall input pins are pulled-up to an internally-generated 5 V reference. Power MOSFET protection features include: bootstrap capacitor charging current monitor, regulator undervoltage monitor, motor lead short-to-ground, and thermal shutdown. The LD package is available in a lead-free version (100% matte tin plated leadframe). ### **FEATURES** - Drives wide range of N-channel MOSFETs - Low-side synchronous rectification - Power MOSFET protection - Adjustable dead time for cross-conduction protection - Selectable coast or dynamic brake on power-down or RESET input - Fast/slow current decay modes - Internal PWM current control - Motor lead short-to-ground protection - Internal 5 V regulator - Fault diagnostic output - Thermal shutdown - Undervoltage protection | Part Number | Pb-free* | Package | Packing | |----------------|----------|--------------|---------------| | A3938SLD-T Yes | | 38 pin TSSOP | 50 per tube | | A3938SLDTR-T | Yes | 38 pin TSSOP | 4000 per reel | <sup>1</sup>Pb-based variants are being phased out of the product line. The variants cited in this footnote are in production but have been determined to be LAST TIME BY or NOT FOR NEW DESIGN. This classification indicates that sale of this device is currently restricted to existing customer applications. The variants should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available. Status change for NOT FOR NEW DESIGN: October 31, 2006. Deadline for receipt of LAST TIME BUY orders: April 27, 2007. These variants include: A3938SLQ, and A3938SLQTR. Status change for NOT FOR NEW DESIGN: May 1, 2006. These variants include: A3938SEQ, A3938SEQTR, A3938SLD, and A3938SLDTR. Functional Block Diagram (This diagram shows only one of the three outputs) For 12 V applications, VBB must be shorted to VREG. For this condition, the absolute maximum rating of 15 V on VREG must be maintained to prevent damage to the A3938. **ELECTRICAL CHARACTERISTICS**<sup>1,2</sup> Unless otherwise noted: $T_A$ = 25°C, $V_{BB}$ = 18 V to 50 V, $C_{LCAP}$ = 0.1 $\mu$ F, $C_{BOOT}$ = 0.1 $\mu$ F, $C_{VREG}$ = 10 $\mu$ F, PWM = 22.5 kHz, square wave, two phases active | Characteristics | Symbol | Test Conditions | Min. | Typ.1 | Max. | Units | |--------------------------------------|----------------------|--------------------------------------------------------------|------------------------|-----------------------|------|-------| | Quiescent Current | I <sub>VBB</sub> | RESET = 1, Coast mode, stopped | - | - | 8.0 | mA | | LCAP Regulator | V <sub>LCAP</sub> | I <sub>Icap</sub> = -3.0 mA | 4.75 | 5 | 5.25 | V | | VREG =VBB Supply Voltage Range | $V_{REG}$ | VREG = VBB, observe maximum rating = 15 V | 10.8 | - | 13.2 | V | | VDEQ Output Vallence | ., | V <sub>BB</sub> = 13.2 V to 18 V, I <sub>vreg</sub> = -10 mA | _ | V <sub>BB</sub> - 2.5 | - | V | | VREG Output Voltage | $V_{REG}$ | V <sub>BB</sub> = 18 V to 50 V, I <sub>vreg</sub> = -10 mA | 12.4 | 13 | 13.6 | V | | VREG Load Regulation | V <sub>REGLOAD</sub> | I <sub>vreg</sub> = -1 mA to -30 mA, Coast mode | _ | 25 | - | mV | | VREG Line Regulation | V <sub>REGLIN</sub> | I <sub>vreg</sub> = -10 mA, Coast mode | - | 40 | - | mV | | Control Logic | | | • | | | • | | Laria larud Vallaria | V <sub>IN(1)</sub> | Minimum high level for logical 1 | 2.0 | - | - | V | | Logic Input Voltage | V <sub>IN(0)</sub> | Maximum low level for logical 0 | - | - | 0.8 | V | | 1 : 1 10 1 | I <sub>IN(1)</sub> | V <sub>IN</sub> = 2.0 V | -30 | - | -90 | μΑ | | Logic Input Current | I <sub>IN(0)</sub> | V <sub>IN</sub> = 0.8 V | -50 | - | -130 | μA | | Gate Drive | | | | | | | | Low-Side Drive, Output High | $V_{HGL}$ | $I_{gx} = 0$ | V <sub>REG</sub> - 0.8 | V <sub>REG</sub> -0.5 | - | V | | High-Side Drive, Output High | $V_{HGH}$ | I <sub>gx</sub> = 0 | 10.4 | 11.6 | 12.8 | V | | Pull-Up Switch Resistance | R <sub>DS(ON)</sub> | I <sub>gx</sub> = -50 mA | _ | 14 | - | Ω | | Pull-Down Switch Resistance | R <sub>DS(ON)</sub> | I <sub>gx</sub> = 50 mA | _ | 4 | - | Ω | | Low-Side Switching, 10/90 Rise Time | tr <sub>GL</sub> | C <sub>load</sub> = 3300 pF | - | 120 | - | ns | | Low-Side Switching, 10/90 Fall Time | tf <sub>GL</sub> | C <sub>load</sub> = 3300 pF | - | 60 | - | ns | | High-Side Switching, 10/90 Rise Time | tr <sub>GH</sub> | C <sub>load</sub> = 3300 pF | - | 120 | - | ns | | High-Side Switching, 10/90 Fall Time | tf <sub>GH</sub> | C <sub>load</sub> = 3300 pF | _ | 60 | - | ns | | Propagation Delay; GHx,GLx Rising | T <sub>pr</sub> | PWM to gate drive out, C <sub>load</sub> = 3300 pF | _ | 220 | - | ns | | Propagation Delay; GHx,GLx Falling | T <sub>pf</sub> | PWM to gate drive out, C <sub>load</sub> = 3300 pF | - | 110 | - | ns | | Dead Time, Maximum | t <sub>DEAD</sub> | V <sub>dead</sub> = 0, GHx to GLx, C <sub>load</sub> = 0 | 3.5 | 5.6 | 7.6 | μs | | Dead Time, Minimum | t <sub>DEAD</sub> | $I_{DEAD}$ = 780 $\mu$ A, GLx to GHx, $C_{load}$ = 0 | 50 | 100 | 150 | ns | Continued on next page... **ELECTRICAL CHARACTERISTICS**<sup>1,2</sup> (continued) Unless otherwise noted: $T_A = 25$ °C, $V_{BB} = 18$ V to 50 V, $C_{LCAP} = 0.1 \, \mu F$ , $C_{DODT} = 0.1 \, \mu F$ , $C_{VREG} = 10 \, \mu F$ , PWM = 22.5 kHz, square wave, two phases active | Characteristics | Symbol | Test Conditions | Min. | Typ.1 | Max. | Units | |---------------------------------------|----------------------|-----------------------------------------------------|------|-----------|------|-------| | Bootstrap Capacitor | | | | | | | | Bootstrap Capacitor Voltage | V <sub>CX</sub> | $I_{cx} = 0, V_{sx} = 0, V_{reg} = 13 \text{ V}$ | 10.4 | 11.6 | 12.8 | V | | Bootstrap R <sub>OUT</sub> | R <sub>cx</sub> | $I_{cx} = -50 \text{ mA}$ | - | 9 | 12 | Ω | | Charge Current (Source) | I <sub>cx</sub> | | 100 | _ | - | mA | | Current Limit Circuitry | | | | | | | | Input Offset Voltage | V <sub>IO</sub> | 0 V < V <sub>cmr</sub> < 1.5 V | - | _ | ± 5 | mV | | Input Current , Sense pin | I <sub>B</sub> | 0 V < V <sub>cm</sub> , V <sub>diff</sub> < 1.5 V | - | -25 | - | μΑ | | Input Current, Reference pin | I <sub>B</sub> | 0 V < V <sub>cm</sub> , V <sub>diff</sub> < 1.5 V | - | 0 | - | μΑ | | Blank Time | t <sub>BLANK</sub> | R = 56 kΩ, C = 470 pF | _ | 0.91 | - | μs | | RC Charge Current | I <sub>RC</sub> | | -0.9 | -1 | -1.1 | mA | | DO Vella va Tharachald | V <sub>RCL</sub> | | 1.0 | 1.1 | 1.2 | V | | RC Voltage Threshold | V <sub>RCH</sub> | | 2.7 | 3.0 | 3.3 | V | | Protection Circuitry | | | · | | | | | Bootstrap Charge Threshold | I <sub>cx</sub> | GHx turns on, and GLx turns off, at I <sub>cx</sub> | - | <b>-9</b> | - | mA | | Short to Ground, Drain-Source Monitor | V <sub>dsh</sub> | V <sub>BB</sub> – V <sub>SX</sub> , high side on | 1.3 | 2.0 | 2.7 | V | | VDFO Undervisite as Threehold | | V <sub>REG</sub> increasing | 9.2 | 9.7 | 10.2 | V | | VREG Undervoltage Threshold | UVLO | V <sub>REG</sub> decreasing | 8.6 | 9.1 | 9.6 | V | | Fault Output Voltage | V <sub>OUT</sub> | I <sub>oL</sub> = 1 mA | - | _ | 0.5 | V | | Brake Capacitor Supply Current | I <sub>BRAKE</sub> | V <sub>BB</sub> = 8 V, BRKSEL = 1 | - | 30 | - | μΑ | | Low Side Gate Voltage | V <sub>GLBH</sub> | V <sub>BB</sub> =0, BRKCAP = 8V | _ | 6.6 | _ | V | | Thermal Shutdown Temperature | T <sub>J</sub> | | - | 165 | _ | °C | | Thermal Shutdown Hysteresis | $\Delta T_{_{ m J}}$ | | _ | 10 | _ | °C | <sup>&</sup>lt;sup>1</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits. <sup>&</sup>lt;sup>2</sup>Negative current is defined as conventional current coming out of (sourced from) the specified device terminal. ### Pin Descriptions **RESET.** A logic input that enables the device. Has internal $50 \text{ k}\Omega$ pull-up to LCAP. Setting RESET to 1 coasts or brakes the motor, depending on the state of the BRKSEL pin. Setting RESET to 0 enables the gate drive to follow commutation logic. Setting RESET to 1 overrides the BRAKE pin. **GLA/GLB/GLC.** Low-side gate drive outputs for external MOSFET drivers. External series gate resistors can be used to control slew rate seen at the power driver gate, thereby controlling the di/dt and dv/dt of Sx outputs. **SA/SB/SC.** Directly connected to the motor terminals, these pins sense the voltages switched across the load. The pins are also connected to the negative side of the bootstrap capacitors and the negative supply connections for the floating high-side drivers. **GHA/GHB/GHC.** High-side gate drive outputs for N-channel MOSFET drivers. External series gate resistors can be used to control slew rate seen at the power driver gate, thereby controlling the *di/dt* and *dv/dt* of Sx outputs. **CA/CB/CC.** High-side connections for bootstrap capacitors, providing positive supply for high-side gate drivers. The bootstrap capacitors are charged to approximately VREG when the output Sx terminals go low. When the outputs swing high, the voltages on these pins rise with the outputs to provide the boosted gate voltages needed for the N-channel power MOSFETs. **MODE.** Logic input to set current-decay mode. In response to a PWM Off command, Slow Decay mode (MODE=1) switches off the high-side FET, and Fast Decay mode (MODE=0) switches off the high-side and low-side FETs. Has an internal $50 \text{ k}\Omega$ pull-up to LCAP. **H1/H2/H3.** Hall sensor inputs with internal, $50 \text{ k}\Omega$ pull-ups to LCAP. Configured for 120-degree electrical spacing. **DIR.** Logic input to reverse rotation (see the table Commutation Truth Table, on the next page). Has internal, $50 \text{ k}\Omega$ pull-up to LCAP. **FAULT.** Open-drain output to indicate fault condition. Will be pulled high (usually by 5.1 k $\Omega$ external pull-up) for any of the following fault conditions: - Invalid Hall sensor input code (coasts the motor). - Undervoltage condition detected at VREG (coasts or brakes the motor depending on stored setting for BRKSEL). - Thermal shutdown (coasts the motor). - Motor lead (SA/SB/SC) connected to ground (turns off only the high-side power MOSFETs). Only the "short-to-ground" fault is latched, but it is cleared at each commutation. If the motor has stalled due to a shortto-ground being detected, toggling the RESET pin or repeating a power-up sequence clears the fault. **BRAKE.** Logic input for braking function. Setting BRAKE to 1 turns on low-side MOSFETs, and turns off the high-side MOSFETs. This effectively shorts the BEMF in the windings and brakes the motor. Internal 50 k $\Omega$ pull-up to LCAP. Setting RESET to 1 overrides this BRAKE pin. See also BRKSEL. **BRKCAP.** This pin is for connection of the reservoir capacitor used to provide the positive power supply for the sink drive outputs for a power-down condition. This allows predictable braking, if desired. Using a 4.7 $\mu$ F capacitor will provide 6.5 V gate drive for 300 ms. If the power-down braking option is not needed (i.e., BRKSEL = 0), then this pin should be tied to VREG. **BRKSEL.** Logic input to enable/disable braking upon power-down condition or RESET = 1. Internal 50 k $\Omega$ pull-up to LCAP. Setting BRKSEL to 0 enables Coast mode. Setting BRKSEL to 1 enables Brake mode. **PWM.** Speed control input. Setting PWM to 1 turns on MOSFETs selected by Hall input logic. Setting PWM to 0 turns off the selected MOSFETs. Keep the PWM input held high to utilize internal current control circuitry. Internal $50 \text{ k}\Omega$ pull-up to LCAP. **RC.** Analog input. Connection for $R_T$ and $C_T$ to set the fixed off-time. $C_T$ also sets the BLANK time (see the section Application Information). It is recommended that the fixed off-time should not be less than 10 $\mu s$ . The resistor should be in the range between 10 $k\Omega$ and 500 $k\Omega$ . **VREG.** Regulated 13 V supply for the low-side gate drive and the bootstrap capacitor charge circuit. As a regulator, use a 10 $\mu$ F decoupling/storage capacitor (ESR < 1 $\Omega$ ) from this pin to AGND, as close to the device pins as possible. Note: For 12 V applications, the VREG pin should be shorted to VBB. **VBB.** Motor power supply connection for the A3938 and for power MOSFETs. It is good practice to connect a decoupling capacitor from this pin to AGND, as close to the device pins as possible. **REF**. Analog input to current limit comparator. Voltage applied here sets the peak load current according to the following equation: $$I_{TRIP} = V_{REF} / R_{SENSE}$$ **LCAP**. 5 V reference to power internal logic and provide low current for DEAD pin and FAULT pin. Connection for 0.1 µF external capacitor for decoupling. **DEAD.** Analog input. A resistor between DEAD and LCAP is selected to adjust turn-off time to turn-on time. This delay is needed to prevent cross-conduction in the external power MOSFETs. See the section Application Information for details on setting dead time. **SENSE.** Analog input to the current limit comparator. Voltage representing load current appears on this pin. Voltage transients that are seen at this pin when the drivers turn on are ignored for period of time, $t_{BLANK}$ . **AGND.** Analog reference ground. **PGND.** Return for low-side gate drivers. This should be connected to the PCB power ground. #### Commutation Truth Table | H1 | H2 | Н3 | DIR | GLA | GLB | GLC | GHA | GHB | GHC | SA | SB | SC | |----|----|----|-----|-----|-----|-----|-----|-----|-----|----|----|----| | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | HI | Z | LO | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | Z | HI | LO | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | LO | HI | Z | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | LO | Z | HI | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | Z | LO | HI | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | HI | LO | Z | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | LO | Z | HI | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Z | LO | HI | | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | HI | LO | Z | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | HI | Z | LO | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Z | HI | LO | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | LO | HI | Z | #### Input Logic | | . • | | | | |------|-----|-------|------------|---------------------------------------------------------------------| | MODE | PWM | RESET | Quadrant | Mode of Operation** | | 0* | 0 | 0 | Fast decay | PWM chop – current decay with opposite of selected low- | | U | U | U | rasi decay | side drivers ON. | | 0* | 4 | 0 | Foot Doosy | Selected drivers ON. If current limiting, opposite of selected | | U | ' | 0 | Fast Decay | low-side drivers ON. | | 1 | 0 | 0 | Slow decay | PWM chop – current decay with both low-side drivers ON. | | 1 | 1 | 0 | Slow Decay | Selected drivers ON. If current limiting, both low-side drivers ON. | | Х | Х | 1 | X | All high-side drivers OFF, low-sides see BRKSEL stored. | | ^ | ^ | ' | ^ | Clears storable faults. | <sup>\*</sup> Low-side, only, Synchronous Rectification mode. <sup>\*\*</sup>See Commutation Truth Table for meaning of "both" and "selected." ### **Application Information** **Synchronous Rectification.** To reduce power consumption in the external MOSFETs, during the load current recirculation PWM-off cycle, the A3938 control logic turns on the appropriate low-side driver only. The reverse body diode of the power MOSFET conducts only during the dead time required at each PWM transition, as usual. However, unlike full synchronous rectification, the opposite high-side FET's body diode (not the RdsON) will carry the re-circulating current, be self-extinguishing, and not force the motor to reverse direction. **Dead Time.** To prevent cross-conduction, it is required to have a delay between a high-side or low-side turn-off, and the next turn-on event. The potential for cross-conduction occurs with synchronous rectification, direction changes, PWM, or after a bootstrap capacitor charging cycle. This dead-time is set via a resistor from the DEAD pin to LCAP and can be varied from 100 ns to 5.5 µs. For a nominal case, given: • 25°C ambient temperature, and • 5.6 k $$\Omega$$ < R<sub>dead</sub> < 470 k $\Omega$ , $$t_{\text{dead (nom ns)}} = 37 + [(11.9 \times 10^{-3}) \times (R_{\text{dead}} + 500)]$$ For predicting worst-case overvoltage and temperature extremes, use the following equations: $$t_{\text{dead (min.ns)}} = 10 + [(6.55 \times 10^{-3}) \times (R_{\text{dead}} + 350)]$$ $$t_{\text{dead (max.ns)}} = 63 + [(17.2 \times 10^{-3}) \times (R_{\text{dead}} + 650)]$$ For nominal comparison with $I_{\text{dead}}$ currents, also at 25°C ambient temperature: $$I_{dead} = (V_{lcap} - V_{be}) / (R_{dead} + R_{int})$$ where $$V_{lcap} = 5 \text{ V}$$ , $V_{be} = 0.7 \text{ V}$ , and $R_{int} = 500 \Omega$ . Rather than use $R_{\text{dead}}$ values near 470 k $\Omega$ , set $V_{\text{dead}}$ =0 V, which activates an internal ( $I_{\text{dead}}$ =10 $\mu A$ ) current source. The choice of power MOSFET and external gate resistance determines the selection of the dead-time resistor. The dead time should be made long enough to cover the variation of the MOSFET capacitance and gate resistor tolerances (both external and internal to the A3938). **Decoupling.** The internal reference VREG supplies current for the gate drive circuit. As the gates are driven high, they will require current from an external decoupling capacitor to support the transients. This capacitor should be placed as close as possible to the VREG pin. The value of the capacitor should be at least 20 times larger than the bootstrap capacitor. Additionally, a 1 nF (or larger) ceramic monolithic capacitor should be connected between LCAP and AGND, as close to the device pins as possible. **Protection Circuitry.** The A3938 has several protection features: • **Bootstrap Monitor**. The bootstrap capacitor is charged whenever a sink-side MOSFET is on, an Sx output goes low, or load current recirculates. This happens constantly during normal operation. Note: The high side will not be allowed to turn on before the charging has decayed to less than approximately 9 mA. - Undervoltage. VREG supplies the low-side gate driver and the bootstrap charge current. It is critical to ensure that the voltages are at a proper level before enabling any of the outputs. The undervoltage circuit is active during power-up and signals a fault, and also coasts or brakes (depending on the stored BRKSEL setting) the motor during that time period, until VREG is greater than approximately 10 V. On powering down, a fault is signaled and the motor is coasted or braked, depending on the stored setting for BRKSEL. - Hall Invalid. Illegal codes for the Hall sensor inputs (0,0,0 or 1,1,1) force a fault and coast the motor. Noisy Hall lines may cause Hall code errors, and therefore faults. Additional external pull-up loading and filtering may be required in some systems. Hint: Use dividers to the VREG terminal, than to the LCAP terminal, because the VREG terminal has more current capability. - **Thermal Shutdown**. Junction temperatures greater than 165°C cause the A3938 to signal a fault and coast the motor. - **Motor Lead**. The A3938 signals a fault if the motor lead is shorted to ground. A short-to-ground is assumed after a high-side is turned on and greater than 2 V is measured between the drain (VBB) and source (Sx) of the high-side power MOSFET. This fault is cleared at the beginning of each commutation. If a stalled motor results from a fault, the fault can only be cleared by toggling the RESET pin or by a power-up sequence. **Current Regulation.** Load current can be regulated by an internal fixed off-time, PWM-control circuit. When the outputs of the MOSFETs are turned on, current increases in the motor winding until it reaches a value given by: $$I_{TRIP} = V_{REF} / R_{SENSE}$$ At the trip point, the sense comparator resets the source enable latch, turning off the source driver. At this point, load inductance causes the current to recirculate for the fixed off-time period. The current path during recirculation is determined by the configuration of the MODE and SR input pins. The fixed off-time is determined by an external resistor, $R_p$ , and capacitor, $C_p$ , connected in parallel from the RC terminal to AGND. The fixed off-time is approximated by: $$t_{OFF} = R_T \times C_T$$ $t_{OFF}$ should be in the range between 10 μs and 50 μs. Larger values for $t_{OFF}$ could result in audible noise problems. For proper circuit operation, $10~k\Omega < R_{_T} < 500~k\Omega$ . Torque control can be implemented by varying the REF input voltage as long as the PWM input stays high. If direct control of the torque/current is desired by PWM input, a voltage can be applied to the REF pin to set an absolute maximum current limit. **PWM Blank.** The capacitor $C_T$ also serves as the means to set the BLANK time duration. At the end of a PWM off-cycle, a high-side gate selected by the commutation logic turns on. At this time, large current transients can occur during the reverse recovery time, $t_T$ , of the intrinsic body diodes of the power MOSFETs. To prevent false tripping of the sense comparator, the BLANK function disables the comparator for a time period defined by: $$t_{\text{BLANK}} = 1.9 \times C_{\text{T}} / (1 \times 10^{-3} - [2 / R_{\text{T}}])$$ The user must ensure that $C_T$ is large enough to cover the current spike duration. **Braking.** The A3938 dynamically brakes the motor by forcing all low-side power MOSFETs on, and all high-side power MOSFETs off. This effectively short-circuits the BEMF and brakes the motor. During braking, the load current can be approximated by: $$I_{BRAKEPEAK} = V_{BEMF} / R_{LOAD}$$ As the current does not flow through the sense resistor during a dynamic brake, care should be taken to ensure that the maximum ratings of the power MOSFETs are not exceeded. Note: On its rising edge, a RESET setting of 1 overrides the BRAKE input pin and latches the condition selected by the BRKSEL pin. **Power Loss Brake.** The BRKCAP and BRKSEL pins provide a power-down braking option. A Power-Loss Brake Trigger Event, which is either an undervoltage on VREG or a RESET = 1 rising edge, is sensed by the A3938, which then dynamically brakes or coasts (depending on the stored BRKSEL setting) the motor. The reservoir capacitor on the BRKCAP pin provides the positive voltage that forces the low-side gates of the power MOSFETs high, keeping them on, even after supply voltage is lost. A stored setting of BRK-SEL = 1 brakes the motor, but a stored setting of BRKSEL = 0 coasts it. The combined effect of these settings is shown in the table Brake Control. **Brake Control** | BRAKE | BRKSEL | Before Power Loss Brake Trigger Event | After Power Loss Brake Trigger Event | |-------|--------|-------------------------------------------|-------------------------------------------| | 0 | 0 | Normal run mode | Coast mode – All gate drive outputs OFF | | 0 | 1 | Normal run mode | Brake mode – All low-side gate drivers ON | | 1 | 0 | Brake mode – All low-side gate drivers ON | Coast mode – All gate drive outputs OFF | | 1 | 1 | Brake mode – All low-side gate drivers ON | Brake mode – All low-side gate drivers ON | #### **Terminal List** | Name | Description | 32-Lead<br>A3938EQ<br>PLCC | 36-Lead<br>A3938LQ<br>QSOP | 38-Lead<br>A3938LD<br>TSSOP | |--------|---------------------------------------|----------------------------|----------------------------|-----------------------------| | PGND | Low-Side Gate Drive Return | 1 | 36 | 36 | | RESET | Control Input | 2 | 1 | 1 | | GLC | Low-Side Gate Drive Output, Phase C | 3 | 2 | 2 | | SC | Motor Connection, Phase C | 4 | 3 | 3 | | GHC | High-Side Gate Drive Output, Phase C | 5 | 6 | 6 | | CC | Bootstrap Capacitor, Phase C | 6 | 7 | 7 | | GLB | Low-Side Gate Drive Output, Phase B | 7 | 8 | 8 | | SB | Motor Connection, Phase B | 8 | 9 | 9 | | GHB | High-Side Gate Drive Output, Phase B | 9 | 10 | 10 | | СВ | Bootstrap Capacitor, Phase B | 10 | 11 | 11 | | GLA | Low-Side Gate Drive Output, Phase A | 11 | 12 | 12 | | SA | Motor Connection, Phase A | 12 | 13 | 13 | | GHA | High-Side Gate Drive Output, Phase A | 13 | 14 | 14 | | CA | Bootstrap Capacitor, Phase A | 14 | 15 | 15 | | VREG | Gate Drive Supply | 15 | 16 | 16 | | LCAP | 5 V Output | 16 | 17 | 17 | | FAULT | Diagnostic Output | 17 | 19 | 19 | | MODE | Control Input | 18 | 20 | 20 | | VBB | Load Supply | 19 | 21 | 21 | | H1 | Hall Control Input | 20 | 22 | 22 | | H3 | Hall Control Input | 21 | 24 | 24 | | H2 | Hall Control Input | 22 | 25 | 25 | | DIR | Control Input | 23 | 26 | 26 | | BRAKE | Control Input | 24 | 27 | 27 | | BRKCAP | Power Loss Brake Reservoir Capacitor | 25 | 28 | 28 | | BRKSEL | Control Input | 26 | 29 | 29 | | PWM | Control Input | 27 | 30 | 30 | | RC | Connection for Fixed Off-Time R and C | 28 | 31 | 31 | | SENSE | Sense Resistor | 29 | 32 | 32 | | REF | Current Limit Adjust | 30 | 33 | 33 | | DEAD | Dead Time Adjust | 31 | 34 | 34 | | AGND | Ground | 32 | 35 | 35 | | N/C | Not Connected | | 4,5,18,23 | 4, 5, 18,<br>23, 37, 38 | #### 2 RESET 1 PGND 32 AGND 31 DEAD DEAD SC Ť GHC E 29 SENSE CC 6 28 RC GLB 7 27 PWM SB 8 26 BRKSEL GHB 9 25 BRKCAP CB 10 24 BRAKE 23 DIR GLA 11 Control 22 H2 Fault SA 12 21 H3 GHA 1 CA 14VREG 15 LCAP 16 -AULT 17MODE 18 VBB 19 H1 20-MODE [ FAULT #### A3938EQ, 32-pin PLCC Metric dimensions (mm) in brackets, for reference only If unit is intended to be socketed, it is advisable to review lead profile with socket supplier #### A3938LQ, 36-pin QSOP ## A3938 ## Three-Phase Power MOSFET Controller #### A3938LD, 38-pin TSSOP U.S. Customary dimensions (in.) in brackets, for reference only The products described here are manufactured under one or more U.S. patents or U.S. patents pending. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro products are not authorized for use as critical components in life-support devices or systems without express written approval. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copyright©2003 AllegroMicrosystems, Inc.