DATA SHEET

### INTEGRATED CIRCUITS

# TDA9901 Wideband differential digital controlled variable gain amplifier

Product specification Supersedes data of 1998 Apr 15 File under Integrated Circuits, IC02 1999 Oct 08







• 130 MHz, -3 dB small signal bandwidth

variable gain amplifier

• Digitally controlled gain

**Philips Semiconductors** 

- TTL/CMOS compatible digital inputs (3.3 or 5 V)
- TTL single ended or differential clock input with PECL compatibility

Wideband differential digital controlled

- 24 dB gain control range
- Five steps of 6 dB plus 6 dB fixed gain
- 30 dB gain maximum
- High impedance differential inputs
- Low impedance differential outputs
- High power supply rejection
- + 125 nV/ $\sqrt{Hz}$  output voltage noise density at 30 dB gain
- Fast gain settling
- Dual control modes: transparent or latched.

### APPLICATIONS

- Linear AGC systems
- IF amplifier in IF conversion systems (e.g. base stations or satellite receivers)
- Instrumentation
- Multi-purpose amplifier
- Driver for differential ADCs (e.g. TDA8768).

### QUICK REFERENCE DATA

### GENERAL DESCRIPTION

The TDA9901 is a wideband, low noise amplifier with differential inputs and outputs. The TDA9901 incorporates an AGC function with digital control. The TDA9901 is optimized for fast switching between different gain settings, preserving small phase and amplitude error.

The TDA9901 presents an excellent combination of low noise and good linearity for a wide input frequency range.

The TDA9901 is optimized for processing IF signals in GSM base stations. It is also suited for many other applications as a general purpose digitally controlled variable gain amplifier.

The TDA9901 is able to operate from 4.75 to 5.25 V supply for the analog part and from 3.0 to 5.25 V for the digital part.

| SYMBOL            | PARAMETER                    | CONDITIONS                                                        | MIN. | TYP. | MAX. | UNIT |
|-------------------|------------------------------|-------------------------------------------------------------------|------|------|------|------|
| V <sub>DDA</sub>  | analog supply voltage        |                                                                   | 4.75 | 5.0  | 5.25 | V    |
| V <sub>DDD</sub>  | digital supply voltage       |                                                                   | 3.0  | 3.3  | 5.25 | V    |
| I <sub>DDA</sub>  | analog supply current        |                                                                   | -    | 30   | 36   | mA   |
| I <sub>DDD</sub>  | digital supply current       |                                                                   | -    | 3.0  | 5.0  | mA   |
| G <sub>dif</sub>  | differential gain            | minimum gain                                                      | 5.7  | 6.11 | 6.46 | dB   |
|                   |                              | maximum gain                                                      | 29.3 | 30.5 | 31.5 | dB   |
| B <sub>-3dB</sub> | -3 dB small signal bandwidth | $V_{o(dif)(p-p)} = 0.125 \text{ V};$<br>$T_{amb} = 25 \text{ °C}$ | 110  | 130  | -    | MHz  |
| P <sub>tot</sub>  | total power dissipation      |                                                                   | -    | 160  | 216  | mW   |

### ORDERING INFORMATION

| TYPE      | PACKAGE |                                                                   |          |
|-----------|---------|-------------------------------------------------------------------|----------|
| NUMBER    | NAME    | DESCRIPTION                                                       | VERSION  |
| TDA9901TS | SSOP20  | plastic shrink small outline package; 20 leads; body width 4.4 mm | SOT266-1 |

#### 2

### Product specification

### **BLOCK DIAGRAM**



#### Product specification

### PINNING

| SYMBOL           | PIN | DESCRIPTION                                                 |         |                    |                            |
|------------------|-----|-------------------------------------------------------------|---------|--------------------|----------------------------|
| GRAY0            | 1   | digital control signal bit 0 input<br>(LSB)                 |         |                    |                            |
| TE               | 2   | transparent enable input                                    |         |                    |                            |
| CLK              | 3   | clock input for gain control setting                        |         |                    |                            |
| CLKN             | 4   | inverting clock input for gain control setting (active low) |         |                    |                            |
| CMVGA            | 5   | regulator output common mode                                | GRAY0 1 | GRAY0 1            | GRAY0 1 20 GRAY1           |
|                  |     | VGA input                                                   | TE 2    | TE 2               | TE 2 19 GRAY2              |
| IN               | 6   | non-inverting analog input                                  | CLK 3   | CLK 3              | CLK 3 18 V <sub>DDD</sub>  |
| INN              | 7   | inverting analog input (active low)                         | CLKN 4  | CLKN 4             | CLKN 4                     |
| n.c.             | 8   | not connected                                               | CMVGA 5 |                    |                            |
| n.c.             | 9   | not connected                                               |         | TDA9901TS          | TDA9901TS                  |
| n.c.             | 10  | not connected                                               | IN 6    | IN <u>6</u>        | IN 6 15 OUT                |
| V <sub>DDA</sub> | 11  | analog supply voltage                                       | INN 7   | INN 7              | INN 7 14 OUTN              |
| V <sub>SSA</sub> | 12  | analog ground                                               | n.c. 8  | n.c. 8             | n.c. 8 13 n.c.             |
| n.c.             | 13  | not connected                                               | n.c. 9  | n.c. 9             | n.c. 9 12 V <sub>SSA</sub> |
| OUTN             | 14  | inverting analog output (active low)                        | n.c. 10 | n.c. 10            |                            |
| OUT              | 15  | non-inverting analog output                                 |         |                    | MGM963                     |
| CMADC            | 16  | regulator output common mode<br>ADC input                   |         | inomeo.            | INGNISUS                   |
| V <sub>SSD</sub> | 17  | digital ground                                              |         |                    |                            |
| V <sub>DDD</sub> | 18  | digital supply voltage                                      |         |                    |                            |
| GRAY2            | 19  | digital control signal bit 2 input<br>(MSB)                 | Fig 2   | Fig 2 Pin configur | Fig.2 Pin configuration.   |
| GRAY1            | 20  | digital control signal bit 1 input                          | 1 19.2  |                    | rig.z rin comiguation.     |

### FUNCTIONAL DESCRIPTION

The TDA9901 provides a digitally controlled variable gain function for high-frequency applications.

The TDA9901 can be operated in two different modes, depending on the value at pin TE. When TE is at logic 1, the gain can be instantly controlled when the clock signal is HIGH (transparent mode). The gain is fixed during the LOW period of the clock. When TE is at logic 0 the gain of the TDA9901 is changed at the rising edge of the clock signal.

Product specification

### TDA9901

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                                               | MIN. | MAX. | UNIT |
|------------------|-------------------------------------------------------------------------|------|------|------|
| V <sub>DDA</sub> | analog supply voltage                                                   | -0.3 | +7.0 | V    |
| V <sub>DDD</sub> | digital supply voltage                                                  | -0.3 | +7.0 | V    |
| $\Delta V_{DD}$  | supply voltage difference between $V_{\text{DDA}}$ and $V_{\text{DDD}}$ | -1.0 | +4.0 | V    |
| VI               | input voltage level                                                     | -0.3 | +7.0 | V    |
| I <sub>O</sub>   | output current                                                          | -    | 10   | mA   |
| T <sub>stg</sub> | storage temperature                                                     | -55  | +150 | °C   |
| T <sub>amb</sub> | ambient temperature                                                     | -40  | +85  | °C   |
| Tj               | junction temperature                                                    | -    | 150  | °C   |

#### HANDLING

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 120   | K/W  |

#### **CHARACTERISTICS**

 $V_{DDA} = V_{11}$  to  $V_{12} = 4.75$  to 5.25 V;  $V_{DDD} = V_{18}$  to  $V_{17} = 3.0$  to 5.25 V;  $V_{SSA}$  and  $V_{SSD}$  shorted together;  $T_{amb} = -40$  to +85 °C; typical values measured at  $V_{DDA} = 5.0$  V;  $V_{DDD} = 3.3$  V and  $T_{amb} = 25$  °C; unless otherwise specified; note 1.

| SYMBOL            | PARAMETER                                                           | CONDITIONS                                                                  | MIN. | TYP. | MAX. | UNIT |
|-------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| Supplies          |                                                                     | •                                                                           |      |      |      |      |
| V <sub>DDA</sub>  | analog supply voltage                                               |                                                                             | 4.75 | 5.0  | 5.25 | V    |
| V <sub>DDD</sub>  | digital supply voltage                                              |                                                                             | 3.0  | 3.3  | 5.25 | V    |
| $\Delta V_{DD}$   | voltage difference<br>between V <sub>DDA</sub> and V <sub>DDD</sub> |                                                                             | -0.2 | -    | +2.5 | V    |
| I <sub>DDA</sub>  | analog supply current                                               |                                                                             | -    | 30   | 36   | mA   |
| I <sub>DDD</sub>  | digital supply current                                              |                                                                             | -    | 3.0  | 5.0  | mA   |
| Variable gain a   | mplifier transfer character                                         | istics                                                                      |      |      |      |      |
| B <sub>-3dB</sub> | -3 dB small signal bandwidth                                        | $V_{o(dif)(p-p)} = 0.125 V;$<br>$T_{amb} = 25 \ ^{\circ}C$                  | 110  | 130  | -    | MHz  |
| t <sub>d(g)</sub> | group delay time                                                    | up to f <sub>i</sub> = 20 MHz;<br>minimum gain;<br>T <sub>amb</sub> = 25 °C | -    | 2.5  | -    | ns   |
| $\Delta t_{d(g)}$ | group delay difference                                              | 6 dB gain step;<br>T <sub>amb</sub> = 25 °C                                 | -    | -    | 300  | ps   |

| SYMBOL                                  | PARAMETER                                    | CONDITIONS                                         | MIN. | TYP. | MAX. | UNIT   |
|-----------------------------------------|----------------------------------------------|----------------------------------------------------|------|------|------|--------|
| t <sub>st</sub>                         | settling time                                | 10 to 90% maximum                                  | -    | _    | 3.6  | ns     |
|                                         |                                              | output transition;                                 |      |      |      |        |
|                                         |                                              | $C_{L(max)} = 5 \text{ pF on}$                     |      |      |      |        |
|                                         |                                              | each output;                                       |      |      |      |        |
| <u> </u>                                | gain step size                               | T <sub>amb</sub> = 25 °C<br>DC input               |      |      |      |        |
| G <sub>step</sub>                       | gain step size                               | T <sub>amb</sub> = 25 °C                           | 5.88 | 6.09 | 6.28 | dB     |
|                                         |                                              |                                                    |      |      |      |        |
| 0                                       |                                              | all temperatures                                   | 5.6  | 6.09 | 6.56 | dB     |
| G <sub>(min)</sub>                      | minimum gain setting                         | DC input                                           |      |      |      |        |
|                                         |                                              | $T_{amb} = 25 \ ^{\circ}C$                         | 5.76 | 6.11 | 6.40 | dB     |
|                                         |                                              | all temperatures                                   | 5.7  | 6.11 | 6.46 | dB     |
| G <sub>(max)</sub>                      | maximum gain setting                         | DC input                                           |      |      |      |        |
|                                         |                                              | T <sub>amb</sub> = 25 °C                           | 29.9 | 30.5 | 30.9 | dB     |
|                                         |                                              | all temperatures                                   | 29.3 | 30.5 | 31.5 | dB     |
| $\Delta G / \Delta T$                   | gain stability as a function                 | minimum gain                                       | -    | -1.0 | _    | mdB/°C |
|                                         | of temperature                               | maximum gain                                       | -    | -7.5 | _    | mdB/°C |
| $ \Delta G / \Delta V_{DD} $            | gain stability as a function of power supply | minimum gain                                       | _    | 15   | 25   | mdB/V  |
| $\Delta V_{i(offset)}$                  | input offset voltage difference              | 6 dB gain step                                     | _    | 0.8  | -    | mV     |
| F                                       | noise figure                                 | R <sub>s</sub> = 100 Ω;<br>f <sub>i</sub> = 20 MHz |      |      |      |        |
|                                         |                                              | minimum gain                                       | _    | 29.1 | _    | dB     |
|                                         |                                              | maximum gain                                       | _    | 9.9  | _    | dB     |
| V <sub>n(o)(eq)</sub>                   | equivalent output noise                      | R <sub>s</sub> = 100 Ω;                            |      |      |      |        |
| (-/(- 1)                                | voltage spectral density                     | f <sub>i</sub> = 20 MHz;                           |      |      |      |        |
|                                         |                                              | T <sub>amb</sub> = 25 °C                           |      |      |      |        |
|                                         |                                              | G = 6 dB                                           | -    | 75   | -    | nV/√Hz |
|                                         |                                              | G = 12 dB                                          | -    | 82   | _    | nV/√Hz |
|                                         |                                              | G = 18 dB                                          | -    | 97   | _    | nV/√Hz |
|                                         |                                              | G = 24 dB                                          | _    | 91   | _    | nV/√Hz |
|                                         |                                              | G = 30 dB                                          | _    | 124  | _    | nV/√Hz |
| PSRR <sub>(VDDA)</sub>                  | power supply ripple                          | minimum gain                                       |      |      |      |        |
|                                         | rejection of V <sub>DDA</sub>                | 0 to 20 MHz                                        | _    | 57   | _    | dB     |
|                                         |                                              | 20 to 100 MHz                                      | _    | 39   | _    | dB     |
| PSRR <sub>(VDDD)</sub>                  | power supply ripple                          | minimum gain                                       |      |      |      | dB     |
| (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | rejection of V <sub>DDD</sub>                | 0 to 20 MHz                                        | _    | 67   | _    | dB     |
|                                         |                                              | 20 to 100 MHz                                      | _    | 51   | _    | dB     |
| CMRR                                    | common mode rejection                        | 0 to 20 MHz                                        | _    | 75   |      | dB     |
|                                         | ratio                                        | 20 to 150 MHz                                      | _    | 45   | _    | dB     |

| SYMBOL                             | PARAMETER                                                   | CONDITIONS                                             | MIN.                    | TYP.                    | MAX.                    | UNIT   |
|------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|-------------------------|-------------------------|-------------------------|--------|
| Analog inputs                      |                                                             |                                                        | 1                       |                         |                         |        |
| V <sub>i(max)(p-p)</sub>           | maximum input voltage                                       | minimum gain                                           | _                       | 1.0                     | _                       | V      |
| ( ),( ),                           | (peak-to-peak value)                                        | maximum gain                                           | -                       | 60.4                    | -                       | mV     |
| V <sub>i(cm)</sub>                 | common mode input<br>voltage                                |                                                        | 2.0                     | 2.7                     | V <sub>DDA</sub> – 1.9  | V      |
| li                                 | input current                                               | V <sub>i(cm)</sub> = 2.7 V                             | _                       | 55                      | -                       | μA     |
| R <sub>i</sub>                     | input resistance                                            |                                                        | 10                      | _                       | -                       | kΩ     |
| C <sub>i</sub>                     | input capacitance                                           |                                                        | -                       | _                       | 5                       | pF     |
| Analog outputs                     | s; note 2                                                   |                                                        |                         |                         |                         |        |
| V <sub>o(max)(p-p)</sub>           | maximum differential                                        | maximum gain                                           | 2.0                     | -                       | -                       | V      |
|                                    | output voltage<br>(peak-to-peak value)                      | minimum gain                                           | 2.0                     | -                       | -                       | V      |
| V <sub>o(cm)</sub>                 | common mode output voltage                                  | referenced to $V_{DDA}$ ;<br>$T_{amb} = 25 \text{ °C}$ | V <sub>DDA</sub> – 2.56 | V <sub>DDA</sub> – 2.42 | V <sub>DDA</sub> – 2.29 | V      |
| $\Delta V_{o(cm)} / \Delta T$      | common mode output<br>voltage variation with<br>temperature |                                                        | -                       | -1.8                    | -                       | mV/°C  |
| SR <sub>o(se)</sub>                | single-ended output slew rate                               |                                                        | -                       | 275                     | _                       | V/µs   |
| R <sub>o</sub>                     | output resistance                                           |                                                        | -                       | 15                      | 26                      | Ω      |
| Co                                 | output capacitance                                          |                                                        | -                       | 3                       | -                       | pF     |
| Variable gain a                    | mplifier dynamic performa                                   | nce; C <sub>L</sub> = 5 pF; R <sub>L</sub> =           | <b>680</b> Ω (see Fig   | js 6, 7, 8, 9 ar        | nd 10)                  | •      |
| HD <sub>2</sub>                    | 2nd harmonic distortion                                     | $V_o = V_{o(max)}$                                     |                         |                         |                         |        |
|                                    |                                                             | f <sub>i</sub> = 0.5 MHz                               | _                       | -80                     | -67                     | dBc    |
|                                    |                                                             | f <sub>i</sub> = 4.43 MHz                              | -                       | -77                     | -67                     | dBc    |
|                                    |                                                             | f <sub>i</sub> = 12.5 MHz                              | -                       | -76                     | -65                     | dBc    |
|                                    |                                                             | f <sub>i</sub> = 21.4 MHz                              | -                       | -74                     | -62                     | dBc    |
| HD <sub>3</sub>                    | 3rd harmonic distortion                                     | $V_o = V_{o(max)};$<br>$T_{amb} = 25 \text{ °C}$       |                         |                         |                         |        |
|                                    |                                                             | f <sub>i</sub> = 0.5 MHz                               | -                       | -64                     | -60                     | dBc    |
|                                    |                                                             | f <sub>i</sub> = 4.43 MHz                              | -                       | -64                     | -59                     | dBc    |
|                                    |                                                             | f <sub>i</sub> = 12.5 MHz                              | -                       | -62                     | -58                     | dBc    |
|                                    |                                                             | f <sub>i</sub> = 21.4 MHz                              | -                       | -61                     | -57                     | dBc    |
| $\Delta HD_3/\Delta T$             | 3rd harmonic distortion variation with temperature          | f <sub>i</sub> = 21.4 MHz                              | -                       | 80                      | _                       | mdB/°C |
| Reference volta                    | age output ADC: pin CMA                                     | DC O                                                   | •                       |                         |                         |        |
| V <sub>ref(CMADC)</sub>            | ADC reference output voltage                                | referenced to $V_{DDA}$ ;<br>T <sub>amb</sub> = 25 °C  | V <sub>DDA</sub> – 1.64 | V <sub>DDA</sub> – 1.45 | V <sub>DDA</sub> – 1.26 | V      |
| R <sub>o(CMADC)</sub>              | output resistance                                           | T <sub>amb</sub> = 25 °C                               | -                       | 17                      | 26                      | Ω      |
| $\Delta V_{ref(CMADC)} / \Delta T$ | -                                                           |                                                        | -                       | -0.11                   | -                       | mV/°C  |

| SYMBOL                           | PARAMETER                                                     | CONDITIONS                                                   | MIN.                       | TYP.                    | MAX.                    | UNIT  |
|----------------------------------|---------------------------------------------------------------|--------------------------------------------------------------|----------------------------|-------------------------|-------------------------|-------|
| I <sub>o(CMADC)(max)</sub>       | maximum output current                                        |                                                              | _                          | 1.0                     | -                       | mA    |
| C <sub>o(CMADC)</sub>            | output capacitance                                            |                                                              | -                          | 3                       | -                       | pF    |
|                                  | age output VGA: pin CMVC                                      | SA                                                           | •                          |                         |                         | 1     |
| V <sub>ref(CMVGA)</sub>          | VGA reference output voltage                                  | referenced to $V_{DDA}$ ;<br>T <sub>amb</sub> = 25 °C        | V <sub>DDA</sub> – 2.48    | V <sub>DDA</sub> – 2.30 | V <sub>DDA</sub> – 2.17 | V     |
| R <sub>o(CMVGA)</sub>            | output resistance                                             | T <sub>amb</sub> = 25 °C                                     | -                          | 9                       | 20                      | Ω     |
| $\Delta V_{ref(CMVGA)}/\Delta T$ | VGA reference output<br>voltage variation with<br>temperature |                                                              | -                          | 1.75                    | -                       | mV/°C |
| I <sub>o(CMVGA)(max)</sub>       | maximum output current                                        |                                                              | -                          | 1.0                     | -                       | mA    |
| C <sub>o(CMVGA)</sub>            | output capacitance                                            |                                                              | -                          | 3                       | -                       | pF    |
| Gain switching                   | characteristics (in latched                                   | l mode); f <sub>CLK</sub> = 52 MH                            | lz; T <sub>amb</sub> = 25° | <b>C</b> ; (see Fig.3)  | •                       |       |
| t <sub>h</sub>                   | input data hold time                                          |                                                              | 2.0                        | -                       | -                       | ns    |
| t <sub>su</sub>                  | input data set-up time                                        |                                                              | 3.8                        | -                       | -                       | ns    |
| t <sub>W</sub>                   | input data pulse width                                        |                                                              | 5.8                        | -                       | -                       | ns    |
| t <sub>PD1</sub>                 | propagation delay time                                        |                                                              | -                          | 4.2                     | 5.9                     | ns    |
| t <sub>set1</sub>                | gain settling time                                            | 10 to 90% full scale<br>if $\pm 6$ dB gain<br>change; note 3 | -                          | 2.6                     | 3.2                     | ns    |
| Gain switching                   | characteristics (in transp                                    | arent mode); f <sub>CLK</sub> = 5                            | 2 MHz; T <sub>amb</sub> =  | <b>: 25°C;</b> (see F   | ig.4)                   | •     |
| t <sub>PD2</sub>                 | propagation delay time                                        |                                                              | -                          | 6.7                     | 9.5                     | ns    |
| t <sub>set2</sub>                | gain settling time                                            | 10 to 90% full scale<br>if $\pm$ 6 dB gain<br>change; note 4 | _                          | 5.4                     | 6.9                     | ns    |
| Clock timing in                  | put: pins CLK and CLKN (                                      | see Fig.3)                                                   |                            | •                       | •                       |       |
| f <sub>CLK(max)</sub>            | maximum clock frequency                                       |                                                              | 52                         | -                       | -                       | MHz   |
| t <sub>CPL</sub>                 | clock LOW pulse width                                         |                                                              | 4.0                        | -                       | -                       | ns    |
| t <sub>CPH</sub>                 | clock HIGH pulse width                                        |                                                              | 4.0                        | _                       | _                       | ns    |
| t <sub>r</sub>                   | rise time                                                     |                                                              | _                          | 4                       | -                       | ns    |
| t <sub>f</sub>                   | fall time                                                     |                                                              | -                          | 4                       | -                       | ns    |
| Digital inputs:                  | pins TE, GRAY0, GRAY1 a                                       | nd GRAY2                                                     |                            |                         |                         |       |
| V <sub>IL</sub>                  | LOW-level input voltage                                       |                                                              | 0                          | _                       | 0.8                     | V     |
| V <sub>IH</sub>                  | HIGH-level input voltage                                      |                                                              | 2.0                        | _                       | V <sub>DDD</sub>        | V     |
| IIH                              | HIGH-level input current                                      |                                                              | -10                        | _                       | +10                     | μA    |
| I <sub>IL</sub>                  | LOW-level input current                                       |                                                              | -10                        | _                       | +10                     | μA    |
| Ci                               | input capacitance                                             |                                                              | _                          | _                       | 3                       | pF    |
| Clock inputs in                  |                                                               | 1                                                            | 1                          | 1                       | 1                       |       |
| V <sub>IL</sub>                  | LOW-level input voltage                                       | note 5                                                       | 0                          | _                       | 0.8                     | V     |
| VIH                              | HIGH-level input voltage                                      | note 5                                                       | 2.0                        | _                       | V <sub>DDD</sub>        | V     |
| I <sub>IH</sub>                  | HIGH-level input current                                      |                                                              | 15                         | _                       | 80                      | μA    |
| <u>ارر</u>                       | LOW-level input current                                       |                                                              | -40                        | _                       | -10                     | μA    |

### TDA9901

| SYMBOL                   | PARAMETER                                                                             | CONDITIONS                       | MIN. | TYP. | MAX. | UNIT |
|--------------------------|---------------------------------------------------------------------------------------|----------------------------------|------|------|------|------|
| C <sub>i</sub>           | input capacitance                                                                     |                                  | _    | -    | 2    | pF   |
| Clock inputs in          | differential mode                                                                     |                                  |      | •    |      |      |
| V <sub>IL</sub>          | LOW-level input voltage                                                               | V <sub>DDA</sub> = 5.0 V; note 6 | 3.19 | -    | 3.52 | V    |
| V <sub>IH</sub>          | HIGH-level input voltage                                                              | V <sub>DDA</sub> = 5.0 V; note 6 | 3.83 | -    | 4.12 | V    |
| I <sub>IH</sub>          | HIGH-level input current                                                              |                                  | 15   | -    | 80   | μA   |
| I <sub>IL</sub>          | LOW-level input current                                                               |                                  | -40  | -    | -5   | μA   |
| Ci                       | input capacitance                                                                     |                                  | _    | -    | 2    | pF   |
| $\Delta V_{i(CLK)(p-p)}$ | differential AC input<br>voltage for switching<br>CLK or CLKN<br>(peak-to-peak value) | DC voltage<br>level = 2.5 V      | 0.1  | -    | 2.0  | V    |

#### Notes

- 1. Due to on-chip regulator behaviour a warm-up time of 1 minute (typical) is recommended for optimal performance.
- 2. The analog output voltages are positive with respect to AGND.
- 3. In latching mode (TE = 0), the gain settling is latched at the rising edge of the clock input.
- 4. In transparent mode, the gain settling is directly controlled by the input data pattern.
- 5. The circuit may be used with a single TTL clock on CLK or CLKN. The non used clock pin has to be decoupled to ground with a 100 nF capacitance.
- 6. There are four modes of operation for the clock inputs in non TTL mode:
  - a) PECL mode 1: (DC level vary 1 : 1 with V<sub>DDA</sub>) CLK and CLKN inputs are differential PECL levels.
  - b) PECL mode 2: (DC level vary 1 : 1 with V<sub>DDA</sub>) CLK input is at PECL level and gain change takes place on the rising edge of the clock input signal when in latched mode. A DC level of 3.65 V has to be applied on CLKN decoupled to V<sub>SSD</sub> via a 100 nF capacitor.
  - c) PECL mode 3: (DC level vary 1 : 1 with V<sub>DDA</sub>) CLKN input is at PECL level and gain change takes place on the rising edge of the clock input signal when in latched mode. A DC level of 3.65 V has to be applied on CLK decoupled to V<sub>SSD</sub> via a 100 nF capacitor.
  - d) AC driving mode 4: when driving the CLK input directly and with any AC signal of minimum 0.1 V (p-p) and with a DC level of 2.5 V, the gain change takes place on the rising edge of the clock signal. When driving the CLKN input with the same signal, gain change takes place on the falling edge of the clock signal. It is recommended to decouple the CLKN or CLK input to V<sub>SSD</sub> via a 100 nF capacitor.

| OTATE | G  |    |    |              |
|-------|----|----|----|--------------|
| STATE | D2 | D1 | D0 | GAIN (dB)    |
| 0     | 0  | 0  | 0  | minimum      |
| 1     | 0  | 0  | 1  | minimum + 6  |
| 2     | 0  | 1  | 1  | minimum + 12 |
| 3     | 0  | 1  | 0  | minimum + 18 |
| 4     | 1  | 1  | 0  | minimum + 24 |
| Other | -  | -  | -  | minimum + 24 |

| Table 1 | Input coding |
|---------|--------------|
|---------|--------------|





**TDA9901** 

# Wideband differential digital controlled variable gain amplifier









### APPLICATION INFORMATION



### PACKAGE OUTLINE



### TDA9901

#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### TDA9901

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                | SOLDERING METHOD                  |                       |
|----------------------------------------|-----------------------------------|-----------------------|
|                                        | WAVE                              | REFLOW <sup>(1)</sup> |
| BGA, SQFP                              | not suitable                      | suitable              |
| HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |
| PLCC <sup>(3)</sup> , SO, SOJ          | suitable                          | suitable              |
| LQFP, QFP, TQFP                        | not recommended <sup>(3)(4)</sup> | suitable              |
| SSOP, TSSOP, VSO                       | not recommended <sup>(5)</sup>    | suitable              |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### TDA9901

NOTES

### TDA9901

NOTES

### TDA9901

NOTES

### Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Computerstr. 6. A-1101 WIEN. P.O. Box 213. Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381. Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 4099 6161. Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG. Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838, Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087 Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Romania: see Italy Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italv South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Al. Vicente Pinzon, 173, 6th floor. 04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382 Spain: Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Argues Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087 Uruguay: see South America Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1999

SCA68

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

545004/25/02/pp20

Date of release: 1999 Oct 08

Document order number: 9397 750 05272

Let's make things better.





Tel. +381 11 62 5344, Fax.+381 11 63 5777

