

National Semiconductor

March 2000

# ADC08351

# 8-Bit, 42 MSPS, 40 mW A/D Converter

## **General Description**

The ADC08351 is an easy to use low power, low cost, small size, 42 MSPS analog-to-digital converter that digitizes signals to 8 bits. The ADC08351 uses an unique architecture that achieves 7.2 Effective Bits with a 4.4 MHz input and 42 MHz clock frequency and 6.8 Effective Bits with a 21 MHz input and 42 MHz clock frequency. Output formatting is straight binary coding.

To minimize system cost and power consumption, the ADC08351 requires minimal external components and includes input biasing to allow optional a.c. input signal coupling. The user need only provide a +3V supply and a clock. Many applications require no separate reference or driver

The excellent dc and ac characteristics of this device, together with its low power consumption and +3V single supply operation, make it ideally suited for many video and imaging applications, including use in portable equipment. Total power consumption is reduced to less than 7 mW in the power-down mode. Furthermore, the ADC08351 is resistant to latch-up and the outputs are short-circuit proof.

Fabricated on a 0.35 micron CMOS process, the ADC08351 is offered in TSSOP and is designed to operate over the commercial temperature range of -20°C to +85°C.

#### **Features**

- Low Input Capacitance
- Internal Sample-and-Hold Function
- Single +3V Operation
- Power Down Feature
- TRI-STATE® Outputs

# **Key Specifications**

■ Resolution

- Maximum Sampling Frequency
- 42 MSPS (min)
- ENOB @ f<sub>CLK</sub> = 42 MHz, f<sub>IN</sub> = 4.4 MHz 7.2 Bits (typ)
- Guaranteed No Missing Codes
- Power Consumption
- 40 mW (typ); 48 mW (max)

(Excluding Reference Current)

# **Applications**

- Video Digitization
- Digital Still Cameras
- Set Top Boxes
- **Digital Camcorders**
- Communications
- Medical Imaging
- Personal Computer Video
- CCD Imaging
- **Electro-Optics**

# **Pin Configuration**



# **Ordering Information**

| ADC08351CIMTC  | TSSOP               |
|----------------|---------------------|
| ADC08351CIMTCX | TSSOP (tape & reel) |

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

© 2000 National Semiconductor Corporation

# ADC08351 Block Diagram



# Pin Descriptions and Equivalent Circuits

| Pin<br>No.   | Symbol          | Equivalent Circuit                                 | Description                                                                                                                                                                                                               |  |  |  |
|--------------|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 17           | V <sub>IN</sub> | VA 12                                              | Analog signal input. Conversion range is 0.5 $\rm V_{P-P}$ to 0.68 $\rm V_{A}.$                                                                                                                                           |  |  |  |
| 14           | $V_{REF}$       | 17 AGND                                            | Positive reference voltage input. Operating range of this voltage is 0.75V to $V_A$ . This pin should be bypassed with a 10 $\mu$ F tantalum or aluminum electrolytic capacitor and a 0.1 $\mu$ F ceramic chip capacitor. |  |  |  |
| 1            | ŌĒ              | ν <sub>D</sub><br><b>Υ</b>                         | CMOS/TTL compatible digital input that, when low, enables the digital outputs of the ADC08351. When high, the outputs are in a high impedance state.                                                                      |  |  |  |
| 12           | CLK             |                                                    | CMOS/TTL compatible digital clock input. V <sub>IN</sub> is sampled on the falling edge of CLK input.                                                                                                                     |  |  |  |
| 15           | PD              | DGND                                               | CMOS/TTL compatible digital input that, when high, puts the ADC08351 into the power down mode, where it consumes minimal power. When this pin is low, the ADC08351 is in the normal operating mode.                       |  |  |  |
| 3 thru<br>10 | D0–D7           | V <sub>D</sub><br>D <sub>D</sub><br>D <sub>D</sub> | Conversion data digital output pins. D0 is the LSB, D7 is the MSB. Valid data is output just after the rising edge of the CLK input. These pins are enabled by bringing the $\overline{\text{OE}}$ pin low.               |  |  |  |

# Pin Descriptions and Equivalent Circuits (Continued)

| Pin<br>No. | Symbol         | Equivalent Circuit | Description                                                                                                                                                                                                                                                                                                 |
|------------|----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11, 13     | $V_D$          |                    | Positive digital supply pin. Connect to a clean, quiet voltage source of +3V. $V_A$ and $V_D$ should have a common supply and be separately bypassed with a 10 $\mu$ F tantalum or aluminum electrolytic capacitor and a 0.1 $\mu$ F ceramic chip capacitor. See Section 3.0 for more information.          |
| 2, 20      | DGND           |                    | The ground return for the digital supply. AGND and DGND should be connected together close to the ADC08351.                                                                                                                                                                                                 |
| 16         | V <sub>A</sub> |                    | Positive analog supply pin. Connected to a clean, quiet voltage source of +3V. V <sub>A</sub> and V <sub>D</sub> should have a common supply and be separately bypassed with a 10 µF tantalum or aluminum electrolytic capacitor and a 0.1 µF ceramic chip capacitor. See Section 3.0 for more information. |
| 18, 19     | AGND           |                    | The ground return for the analog supply. AGND and DGND should be connected together close to the ADC08351 package.                                                                                                                                                                                          |

# Absolute Maximum Ratings (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage (VA, VD) 4.2V

Voltage on Any Input or

Output Pin -0.3V to 4.2V

Ground Difference

(AGND-DGND) ±100 mV

CLK, OE Voltage Range -0.5 to  $(V_A + 0.5V)$ 

Digital Output Voltage (VOH, VOL) V<sub>D</sub> to DGND

Input Current at Any Pin (Note 3) ±25 mA

Package Input Current (Note 3) ±50 mA

Package Dissipation at  $T_A = 25^{\circ}C$ (Note 4) ESD Susceptibility (Note 5)

Human Body Model 4000V Machine Model 200V

Soldering Temp., Infrared, 10 sec. (Note 6) 300°C

-65°C to +150°C Storage Temperature

# Operating Ratings (Notes 1, 2)

Operating Temperature Range  $-20^{\circ}C T_A \le +85^{\circ}C$ Supply Voltage (V<sub>A</sub>, V<sub>D</sub>) +2.7V to +3.6V

Ground Difference

|DGND-AGND| 0V to 100 mV V<sub>IN</sub> Voltage Range (V<sub>P-P</sub>) 0.5V to 0.68  $\mathrm{V}_\mathrm{A}$ 

## **Converter Electrical Characteristics**

The following specifications apply for  $V_A = V_D = +3.0 \ V_{DC}$ ,  $V_{REF} = 2.4 V$ ,  $V_{IN} = 1.63 \ V_{P-P}$ ,  $\overline{OE} = 0 V$ ,  $C_L = 20 \ pF$ ,  $f_{CLK} = 42 \ MHz$ , 50% duty cycle, unless otherwise specified. Boldface limits apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A = 25 \ C$  (Notes 7, 8)

| Symbol           | Parameter                         | Condition                                          | Typical<br>(Note 9) | Limits<br>(Note 9) | Units<br>(Limits) |           |
|------------------|-----------------------------------|----------------------------------------------------|---------------------|--------------------|-------------------|-----------|
| DC Accur         | acy                               |                                                    |                     | •                  | •                 |           |
| INL              | Integral Non Linearity Error      |                                                    |                     | ±0.7               | ±1.4              | LSB (max) |
| DNL              | Differential Non Linearity        |                                                    |                     | 100                | +1.3              | LSB (max) |
|                  |                                   |                                                    |                     | ±0.6               | -1.0              | LSB (min) |
|                  | Missing Codes                     |                                                    |                     |                    | 0                 | (max)     |
| Ez               | Zero Scale Offset Error           |                                                    |                     | -17                |                   | mV        |
| E <sub>FS</sub>  | Full Scale Offset Error           |                                                    |                     | -7                 |                   | mV        |
| Video Ac         | curacy                            |                                                    |                     |                    |                   |           |
| DP               | Differential Phase Error          | f <sub>CLK</sub> = 20 MHz, Video Ram               | np Input            | 1.0                |                   | Degree    |
| DG               | Differential Gain Error           | f <sub>CLK</sub> = 20 MHz, Video Ramp Input        |                     | 1.5                |                   | %         |
| Analog In        | put and Reference Characteristic  | cs                                                 |                     | '                  | •                 |           |
| C <sub>IN</sub>  | V <sub>IN</sub> Input Capacitance | V <sub>IN</sub> = 1.5V + 0.7 Vrms                  | (CLK LOW)           | 4                  |                   | pF        |
|                  |                                   |                                                    | (CLK HIGH)          | 11                 |                   | pF        |
| R <sub>IN</sub>  | R <sub>IN</sub> Input Resistance  |                                                    | •                   | 7.2                |                   | kΩ        |
| FPBW             | Full-Power Bandwidth              |                                                    |                     |                    |                   | MHz       |
| \ /              | Reference Input Voltage           | At pin 14                                          |                     | 0.735              |                   | V         |
| $V_{REF}$        |                                   |                                                    |                     | V <sub>A</sub>     |                   | V         |
| I <sub>REF</sub> | Reference Input Current           |                                                    |                     | 7.7                |                   | mA        |
| Power Su         | pply Characteristics              |                                                    |                     |                    |                   |           |
|                  | Analog Supply Current             | PD = Low                                           |                     | 10.5               |                   | mA        |
| I <sub>A</sub>   |                                   | PD = High                                          |                     | 1                  |                   | mA        |
|                  | Digital Supply Current            | PD = Low, No Digital Output Load                   |                     | 2.9                |                   | mA        |
| I <sub>D</sub>   |                                   | PD = High                                          |                     | 0.5                |                   | mA        |
|                  | Total Operating Current           | on (active) PD = Low (excluding reference current) |                     | 13.4               | 16                | mA (max)  |
|                  | Power Consumption (active)        |                                                    |                     | 40.2               | 48                | mW (max)  |
|                  | Power Consumption (power down)    |                                                    |                     | <7                 |                   | mW        |
| CLK, OE          | Digital Input Characteristics     |                                                    |                     |                    |                   |           |
| V <sub>IH</sub>  | Logical High Input Voltage        | $V_D = V_A = 3V$                                   |                     |                    | 2.0               | V (min)   |
| V <sub>IL</sub>  | Logical Low Input Voltage         | $V_D = V_A = 3V$                                   |                     |                    | 1.0               | V (max)   |
| I <sub>IH</sub>  | Logical High Input Current        | $V_{IH} = V_D = V_A = 3.3V$                        |                     | 10                 |                   | μA        |
| I <sub>IL</sub>  | Logic Low Input Current           | $V_{IL} = 0V, V_D = V_A = 3.3V$                    |                     | -10                |                   | μA        |
| C <sub>IN</sub>  | Logic Input Capacitance           |                                                    |                     | 10                 |                   | pF        |

### **Converter Electrical Characteristics** (Continued)

The following specifications apply for  $V_A = V_D = +3.0 \ V_{DC}$ ,  $V_{REF} = 2.4 V$ ,  $V_{IN} = 1.63 \ V_{P-P}$ ,  $\overline{OE} = 0 V$ ,  $C_L = 20 \ pF$ ,  $f_{CLK} = 42 \ MHz$ , 50% duty cycle, unless otherwise specified. Boldface limits apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ : all other limits  $T_A = 25^{\circ}C$  (Notes 7, 8)

| Symbol                                 | Parameter                    | ameter Conditions                                                                                                                              |      | Limits<br>(Note 9) | Units<br>(Limits) |  |  |
|----------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-------------------|--|--|
| Digital Output Characteristics         |                              |                                                                                                                                                |      |                    |                   |  |  |
| I <sub>OH</sub>                        | High Level Output Current    | $V_{\rm D} = 2.7 \text{V}, V_{\rm OH} = V_{\rm D} - 0.5 \text{V}$                                                                              |      | -1.1               | mA (min)          |  |  |
| I <sub>OL</sub>                        | Low Level Output Current     | $V_D = 2.7V, \overline{OE} = DGND, V_{OL} = 0.4V$                                                                                              |      | 1.8                | mA (min)          |  |  |
| $V_{OH}$                               | High Level Output Voltage    | $V_D = 2.7V, I_{OH} = -360 \mu A$                                                                                                              | 2.65 |                    | V                 |  |  |
| $V_{OL}$                               | Low Level Output Voltage     | $V_D = 2.7V, I_{OL} = 1.6 \text{ mA}$                                                                                                          | 0.2  |                    | V                 |  |  |
| I <sub>OZH</sub> ,<br>I <sub>OZL</sub> | TRI-STATE Output Current     | $\overline{\text{OE}} = \text{V}_{\text{D}} = 3.3 \text{V}, \text{V}_{\text{OH}} = 3.3 \text{V} \text{ or } \text{V}_{\text{OL}} = 0 \text{V}$ | ±10  |                    | μΑ                |  |  |
|                                        | ical Characteristics         |                                                                                                                                                |      |                    |                   |  |  |
| f <sub>C1</sub>                        | Maximum Conversion Rate      |                                                                                                                                                |      | 42                 | MHz (min)         |  |  |
| f <sub>C2</sub>                        | Minimum Conversion Rate      |                                                                                                                                                | 2    |                    | MHz               |  |  |
| t <sub>OD</sub>                        | Output Delay                 | CLK High to Data Valid                                                                                                                         | 14   | 19                 | ns (max)          |  |  |
|                                        | Pipline Delay (Latency)      |                                                                                                                                                | 2.5  |                    | Clock<br>Cycles   |  |  |
| t <sub>DS</sub>                        | Sampling (Aperture) Delay    | CLK Low to Acquisition of Data                                                                                                                 | 2    |                    | ns                |  |  |
| t <sub>OH</sub>                        | Output Hold Time             | CLK High to Data Invalid                                                                                                                       | 9    |                    | ns                |  |  |
| t <sub>EN</sub>                        | OE Low to Data Valid         | Loaded as in Figure 2                                                                                                                          | 14   |                    | ns                |  |  |
| t <sub>DIS</sub>                       | OE High to High Z State      | Loaded as in Figure 2                                                                                                                          | 10   |                    | ns                |  |  |
|                                        | Effective Number of Bits     | f <sub>CLK</sub> = 30 MHz, f <sub>IN</sub> = 1 MHz                                                                                             | 7.2  |                    | Bits              |  |  |
| ENOB                                   |                              | f <sub>CLK</sub> = 42 MHz, f <sub>IN</sub> = 4.4 MHz                                                                                           | 7.2  |                    | Bits              |  |  |
|                                        |                              | f <sub>CLK</sub> = 42 MHz, f <sub>IN</sub> = 21 MHz                                                                                            | 6.8  | 6.1                | Bits (min)        |  |  |
|                                        | Signal-to-Noise & Distortion | f <sub>CLK</sub> = 30 MHz, f <sub>IN</sub> = 1 MHz                                                                                             | 45   |                    | dB                |  |  |
| SINAD                                  |                              | $f_{CLK} = 42 \text{ MHz}, f_{IN} = 4.4 \text{ MHz}$                                                                                           | 45   |                    | dB                |  |  |
|                                        |                              | f <sub>CLK</sub> = 42 MHz, f <sub>IN</sub> = 21 MHz                                                                                            | 43   | 38.5               | dB (min)          |  |  |
| SNR                                    | Signal-to-Noise Ratio        | f <sub>CLK</sub> = 30 MHz, f <sub>IN</sub> = 1 MHz                                                                                             | 44   |                    | dB                |  |  |
|                                        |                              | f <sub>CLK</sub> = 42 MHz, f <sub>IN</sub> = 4.4 MHz                                                                                           | 45   |                    | dB                |  |  |
|                                        |                              | $f_{CLK} = 42 \text{ MHz}, f_{IN} = 21 \text{ MHz}$                                                                                            | 44   | 41                 | dB (min)          |  |  |
| THD                                    | Total Harmonic Distortion    | f <sub>CLK</sub> = 30 MHz, f <sub>IN</sub> = 1 MHz                                                                                             | -57  |                    | dB                |  |  |
|                                        |                              | $f_{CLK} = 42 \text{ MHz}, f_{IN} = 4.4 \text{ MHz}$                                                                                           | -51  |                    | dB                |  |  |
|                                        |                              | $f_{CLK} = 42 \text{ MHz}, f_{IN} = 21 \text{ MHz}$                                                                                            | -46  | -41                | dB (min)          |  |  |
|                                        | Spurious Free Dynamic Range  | $f_{CLK} = 30 \text{ MHz}, f_{IN} = 1 \text{ MHz}$                                                                                             | 57   |                    | dB                |  |  |
| SFDR                                   |                              | $f_{CLK} = 42 \text{ MHz}, f_{IN} = 4.4 \text{ MHz}$                                                                                           | 54   |                    | dB                |  |  |
|                                        |                              | f <sub>CLK</sub> = 42 MHz, f <sub>IN</sub> = 21 MHz                                                                                            | 49   | 41                 | dB (min)          |  |  |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND = AGND = DGND = 0V, unless otherwise specified.

**Note 3:** When the input voltage at any pin exceeds the power supplies (that is, less than AGND or DGND, or greater than V<sub>A</sub> or V<sub>D</sub>), the current at that pin should be limited to 25 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 25 mA to two.

Note 4: The absolute maximum junction temperature  $(T_J max)$  for this device is 150 °C. The maximum allowable power dissipation is dictated by  $T_J max$ , the junction-to-ambient thermal resistance  $(\theta_{JA})$ , and the ambient temperature  $(T_A)$ , and can be calculated using the formula  $P_D MAX = (T_J max - T_A)/\theta_{JA}$ . For the 20-pin TSSOP,  $\theta_{JA}$  is 135 °C/W, so  $P_D MAX = 926$  mW at 25 °C and 481 mW at the maximum operating ambient temperature of 85 °C. Note that the power dissipation of this device under normal operation will typically be about 68 mW (40 mW quiescent power + 23 mW reference ladder power + 5 mW due to 1 TTL loan on each digital output). The values for maximum power dissipation listed above will be reached only when the ADC08351 is operated in a severe fault condition (e.g., when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.

Note 5: Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through ZERO Ohms.

**Note 6:** See AN-450, "Surface Mounting Methods and Their Effect on Product Reliability", or the section entitled "Surface Mount" found in any post 1986 National Semiconductor Linear Data Book, for other methods of soldering surface mount devices.

Note 7: All inputs are protected as shown below. Input voltage magnitudes up to 500 mV above the supply voltage or 500 mV below GND will not damage this device. However, errors in the A/D conversion can occur if the input goes above  $V_A$  or below AGND by more than 300 mV. As an example, if  $V_A$  is 3.0  $V_{DC}$ , the full-scale input voltage must be  $\leq$ 3.3  $V_{DC}$  to ensure accurate conversions.

### **Converter Electrical Characteristics** (Continued)



Note 8: To guarantee accuracy, it is required that V<sub>A</sub> and V<sub>D</sub> be well bypassed. Each V<sub>A</sub> and V<sub>D</sub> pin must be decoupled with separate bypass capacitors. Note 9: Typical figures are at T<sub>J</sub> = 25°C, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality

# $\textbf{Typical Performance Characteristics} \ \ V_{\text{A}} = V_{\text{D}} = V_{\text{D}} \ \text{I/O} = 3\text{V}, \ f_{\text{CLK}} = 42 \ \text{MHz}, \ \text{unless otherwise}$

DNL @ 42 MSPS



**DNL vs Sample Rate** 



DNL vs VA



**DNL** vs Temperature



INL @ 42 MSPS



**INL vs Sample Rate** 



INL vs VA



**INL** vs Temperature



SINAD and ENOB vs fin



# **Typical Performance Characteristics** $V_A = V_D = V_D I/O = 3V$ , $f_{CLK} = 42$ MHz, unless otherwise specified (Continued)

#### SINAD and ENOB vs f<sub>CLK</sub>



#### SINAD and ENOB vs Clock Duty Cycle



# SNR vs f<sub>IN</sub>



#### THD vs f<sub>IN</sub>



### $(I_D) + (I_A)$ vs $f_{CLK}$



#### $t_{OD}$ vs $V_{D}$



#### Spectral Response @ 42 MSPS



# **Specification Definitions**

**ANALOG INPUT BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input. The test is performed with  $f_{\rm IN}$  equal to 100 kHz plus integer multiples of  $f_{\rm CLK}$ . The input frequency at which the output is -3 dB relative to the low frequency input signal is the full power bandwidth.

**DIFFERENTIAL GAIN ERROR** is the percentage difference between the output amplitudes of a high frequency reconstructed sine wave at two different dc input levels.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DIFFERENTIAL PHASE ERROR** is the difference in the output phase of a reconstructed small signal sine wave at two different dc input levels.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion Ratio, or SINAD. ENOB is defined as (SINAD - 1.76)/6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input. The test is performed with  $f_{\rm IN}$  equal to 100KHz plus integer multiples of  $f_{\rm CLK}$  The input frequency at which the output is -3 dB relative to the low frequency input signal is the full power bandwidth.

# Specification Definitions (Continued)

**FULL SCALE OFFSET ERROR** is the difference between the analog input voltage that just causes the output code to transition to the full scale code (all 1's in the case of the ADC08351) and the ideal value of  $1\frac{1}{2}$  LSB below the value of  $V_{REF}$ .

INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from zero scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value. The end point test method is used.

**OUTPUT DELAY** is the time delay after the rising edge of the input clock before the data update is present at the output pins.

**OUTPUT HOLD TIME** is the length of time that the output data is valid after the rise of the input clock.

PIPELINE DELAY (LATENCY) is the number of clock cycles between initiation of conversion and the availability of that conversion result at the output. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

**SAMPLING (APERTURE) DELAY** is that time required after the fall of the clock input for the sampling switch to open. The sample is effectively taken this amount of time after the fall of the clock input. **SIGNAL TO NOISE RATIO (SNR)** is the ratio of the rms value of the input signal to the rms value of the other spectral components below one-half the sampling frequency, not including harmonics or dc.

SIGNAL TO NOISE PLUS DISTORTION (S/(N+D) or SINAD) is the ratio of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding dc.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio of the rms total of the first six harmonic components to the rms value of the input signal.

ZERO SCALE OFFSET ERROR is the difference between the analog input voltage that just causes the output code to transition to the first code and the ideal value of ½ LSB for that transition.

# **Timing Diagram**



FIGURE 1. ADC08351 Timing Diagram

## Timing Diagram (Continued)



FIGURE 2. t<sub>EN</sub>, t<sub>DIS</sub> Test Circuit

## **Functional Description**

The ADC08351 achieves 6.8 effective bits at 21 MHz input frequency with 42 MHz clock frequency digitizing to eight bits the analog signal at  $V_{\rm IN}$  that is within the nominal voltage range of 0.5  $V_{\rm P-P}$  to 0.68  $V_{\rm A}$ .

Input voltages below 0.0665 times the reference voltage will cause the output word to consist of all zeroes, while input voltages above  $^{3}\!\!/\!\!4$  of the reference voltage will cause the output word to consist of all ones. For example, with a  $V_{REF}$  of 2.4V, input voltages below 160 mV will result in an output word of all zeroes, while input voltages above 1.79V will result in an output word of all ones.

The output word rate is the same as the clock frequency. Data is acquired at the falling edge of the clock and the digital equivalent of that data is available at the digital outputs 2.5 clock cycles plus  $t_{OD}$  later. The ADC08351 will convert as long as the clock signal is present at pin 12, but the data will not appear at the outputs unless the  $\overline{OE}$  pin 1 is low. The digital outputs are in the high impedance state when the  $\overline{OE}$  pin or when the PD pin is high.

# **Applications Information**

#### 1.0 THE ADC REFERENCE AND THE ANALOG INPUT

The capacitance seen at the input changes with the clock level, appearing as 4 pF when the clock is low, and 11 pF when the clock is high. Since a dynamic capacitance is more difficult to drive than is a fixed capacitance, choose an amplifier that can drive this type of load. The CLC409, CLC440, LM6152, LM6154, LM6181 and LM6182 are good devices for driving analog input of the ADC08351. Do not drive the input beyond the supply rails.

The maximum peak-to-peak input level without clipping of the reconstructed output is determined by the values of the resistor string between  $V_{\rm REF}$  and AGND. The bottom of the reference ladder has a voltage of 0.0665 times  $V_{\rm REF}$ , while the top of the reference ladder has a voltage of 0.7468 times  $V_{\rm REF}$ . The maximum peak-to-peak input level works out to be about 68% of the value of  $V_{\rm REF}$ . The relationship between the input peak-to-peak voltage and  $V_{\rm REF}$  is

$$V_{REF} = \frac{391 * V_{IN (P-P)}}{266}$$

We do not recommend opertaing with input levels below 1  $V_{P-P}$  because the signal-to-noise ratio will degrade consid-

erably due to the quantization noise. However, the ADC08351 will give adequate results in many applications with signal levels down to about 0.5  $V_{P-P}$  ( $V_{REF} = 0.735V$ ). Very good performance can be obtained with reference voltages up to the supply voltage ( $V_A = V_{REF} = 3V$ , 2.04  $V_{P-P}$ ). As with all sampling ADCs, the opening and closing of the switches associated with the sampling causes an output of energy from the analog input, V<sub>IN</sub>. The reference ladder also has switches associated with it, so the reference source must be able to supply sufficient current to hold V<sub>REF</sub> steady. The analog input of the ADC08351 is self-biased with an 18 k $\Omega$  pull-up resistor to  $V_{REF}$  and a 12 k $\Omega$  pull-down resistor to AGND. This allows for either a.c. or d.c. coupling of the input signal. These two resistors provide a convenient way to ensure a signal that is less than full scale will be centered within the input common mode range of the converter. However, the high values of these resistors and the energy coming from this input means that performance will be improved with d.c. coupling.

The driving circuit at the signal input must be able to sink and source sufficient current at the signal frequency to prevent distortion from being introduced at the input.

#### 2.0 POWER SUPPLY CONSIDERATIONS

A tantalum or aluminum electrolytic capacitor of 5  $\mu F$  to 10  $\mu F$  should be placed within a centimeter of each of the A/D power pins, with a 0.1  $\mu F$  ceramic chip capacitor placed within ½ centimeter of each of the power pins. Leadless chip capacitors are preferred because they provide lower lead inductance than do their leaded counterparts.

While a single voltage source should be used for the analog and digital supplies of the ADC08351, these supply pins should be decoupled from each other to prevent any digital noise from being coupled to the analog power pins. A ferrite bead between the analog and digital supply pins would help to isolate the two supplies.

The converter digital supply should **not** be the supply that is used for other digital circuitry on the board. It should be the same supply used for the A/D analog supply, decoupled from the A/D analog supply pin, as described above. A common analog supply should be used for both  $V_{\rm A}$  and  $V_{\rm D}$ , and each of these pins should be separately bypassed with a 0.1  $\mu F$  ceramic capacitor and with low ESR a 10  $\mu F$  capacitor.

As is the case with all high speed converters, the ADC08351 is sensitive to power supply noise. Accordingly, the noise on

the analog supply pin should be minimized, keeping it below 200 mV $_{\rm P-P}$  at 100 kHz. Of course, higher frequency noise on the power supply should be even more severely limited.

No pin should ever have a voltage on it that is in excess of the supply voltages. This can be a problem upon application of power to a circuit. Be sure that the supplies to circuits driving the CLK,  $\overline{\text{OE}}$ , analog input and reference pins do not come up any faster than does the voltage at the ADC08351 power pins.

#### 3.0 LAYOUT AND GROUNDING

Proper grounding and proper routing of all signals is essential to ensure accurate conversion. Separate analog and digital ground planes that are connected beneath the

ADC08351 are required to meet data sheet limits. The analog and digital grounds may be in the same layer, but should be separated from each other and should **never** overlap each other.

Capacitive coupling between the typically noisy digital ground plane and the sensitive analog circuitry can lead to poor performance that may seem impossible to isolate and remedy. The solution is to keep the analog circuitry well separated from the digital circuitry and from the digital ground plane.



FIGURE 3. Layout example showing separate analog and digital ground planes connected below the ADC08351.

Generally, analog and digital lines should cross each other at 90 degrees to avoid getting digital noise into the analog path. To maximize accuracy in video (high frequency) systems, however, avoid crossing analog and digital lines altogether. Furthermore, it is important to keep any clock lines isolated from ALL other lines, including other digital lines. Even the generally accepted 90 degree crossing should be avoided as even a little coupling can cause problems at high frequencies.

Best performance at high frequencies and at high resolution is obtained with a straight signal path. That is, the signal path through all components should form a straight line wherever possible.

Be especially careful with the layout of inductors. Mutual inductance can change the characteristics of the circuit in which they are used. Inductors should not be placed side by side, even with just a small part of their bodies beside each other.

The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input and ground should be connected to a very clean point in the analog ground plane.

Figure 3 gives an example of a suitable layout. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed on or over the analog ground plane. All digital circuitry and I/O lines should be placed over the digital ground plane.

All ground connections should have a low inductance path to ground.

#### 4.0 DYNAMIC PERFORMANCE

The ADC08351 is ac tested and its dynamic performance is guaranteed. To meet the published specifications, the clock source driving the CLK input must be free of jitter. For best

ac performance, isolating the ADC clock from any digital circuitry should be done with adequate buffers, as with a clock tree. See *Figure 4*.

It is good practice to keep the ADC clock line as short as possible and to keep it well away from any other signals. Other signals can introduce jitter into the clock signal. Even lines with 90° crossings have capacitive coupling, so try to avoid even these 90° crossings of the clock line.



FIGURE 4. Isolating the ADC Clock from Digital Circuitry

Digital circuits create substantial supply and ground current transients. The logic noise thus generated could have significant impact upon system noise performance. The best logic family to use in systems with A/D converters is one which employs non-saturating transistor designs, or has low noise characteristics, such as the 74HC(T) and 74AC(T)Q families. The worst noise generators are logic families that draw the largest supply current transients during clock or signal edges, like the 74F and the 74AC(T) families. In general, slower logic families, such as 74LS and 74HC(T) will produce less high frequency noise than do high speed logic families, such as the 74F and 74AC(T) families.

Since digital switching transients are composed largely of high frequency components, total ground plane copper weight will have little effect upon the logic-generated noise. This is because of the skin effect. Total surface area is more important than is total ground plane volume.

An effective way to control ground noise is by connecting the analog and digital ground planes together beneath the ADC with a copper trace that is narrow compared with the rest of the ground plane. This narrowing beneath the converter provides a fairly high impedance to the high frequency components of the digital switching currents, directing them away from the analog pins. The relatively lower frequency analog ground currents do not create a significant variation across the impedance of this relatively narrow ground connection.

#### 5.0 TYPICAL APPLICATION CIRCUITS

Figure 5 shows a simple interface for a low impedance source located close to the converter. As discussed in Section 1.0, the series capacitor is optional. Notice the isolation of the ADC clock signal from the clock signals going elsewhere in the system. The reference input of this circuit is shown connected to the 3V supply.

Video ADCs tend to have input current transients that can upset a driving source, causing distortion of the driving signal. The resistor at the ADC08351 input isolates the amplifier's output from the current transients at the input to the converter

When the signal source is not located close to the converter, the signal should be buffered. *Figure 6* shows an example of an appropriate buffer. The amplifier provides a gain of two to compensate for transmission losses.

Operational amplifiers have better linearity when they operate with gain, so the input is attenuated with the  $68\Omega$  and  $30\Omega$  resistors at the non-inverting input. The  $330\Omega$  resistor in parallel with these two resistors provides for a  $75\Omega$  cable termination. Replacing this  $330\Omega$  resistor with one of  $100\Omega$  will provide a  $50\Omega$  termination.

The circuit shown has a nominal gain of two. You can provide a gain adjustment by changing the  $110\Omega$  feedback resistor to a  $100\Omega$  resistor in series with a  $20\Omega$  potentiometer.

The offset adjustment is used to bring the input signal within the common mode range of the converter. If a fixed offset is desired, the potentiometer and the 3.3k resistor may be replaced with a single resistor of 3k to 4k to the appropriate supply. The resistor value and the supply polarity used will depend upon the amount and polarity of offset needed.

The CLC409 shown in *Figure 6* was chosen for a low cost solution with good overall performance.

Figure 7 shows an inverting DC coupled circuit. The above comments regarding Figure 6 generally apply to this circuit as well.



FIGURE 5. AC Coupled Circuit for a Low Impedance Source Located Near the Converter



FIGURE 6. Non-inverting Input Circuit for Remote Signal Source



FIGURE 7. Inverting Circuit with Bias Adjust

#### **ACCURATELY EVALUATING THE ADC**

If a signal that is spectrally impure is presented to the ADC, the output from the ADC cannot be pure. Nearly all signal generators in use today produce signals that are not spectrally pure enough to adequately evaluate present-day ADCs. This is especially true at higher frequencies and at high resolutions.

To ensure that the signal you are presenting to the ADC being evaluated is spectrally pure, use a bandpass filter between the signal generator and the ADC input. One such possible filter is the elliptic filter shown in Figure 8.



FIGURE 8. This elliptic filter has a cutoff frequency of about 11MHz and is suitable for input frequencies of 5MHz to 10MHz. It should be driven by a generator of  $75\Omega$  source impedance and teminated with  $75\Omega$ . This termination may be provided by the ADC evaluation circuit.

In addition to being used to eliminate undesired frequencies from a desired signal, this filter can be used to filter a square wave, reducing 3rd and higher harmonics to negligible levels.

When evaluating dynamic performance of an ADC, repeatability of measurements could be a problem unless coherent sampling is used.

#### 7.0 COMMON APPLICATION PITFALLS

Driving the inputs (analog or digital) beyond the power supply rails. For proper operation, all inputs should not go more than 300 mV beyond the supply rails. That is, more than 300 mV below the ground pins or 300 mV above the supply pins. Exceeding these limits on even a transient basis may cause faulty or erratic operation. It is not uncommon for high speed digital circuits (e.g., 74F and 74AC devices) to exhibit undershoot that goes more than a volt below ground or above the power supply. Since these conditions are of very short duration with very fast rise and fall times, they can

inject noise into the system and may be difficult to detect with an oscilloscope. A resistor of about  $50\Omega$  to  $100\Omega$  in series with the offending digital input will usually eliminate the problem.

Care should be taken not to overdrive the inputs of the ADC08351 (or any device) with a device that is powered from supplies outside the range of the ADC08351 supply. Such practice may lead to conversion inaccuracies and even to device damage.

Attempting to drive a high capacitance digital data bus. The more capacitance the output drivers have to charge for each conversion, the more instantaneous digital current is required from  $V_D$  and DGND. These large charging current spikes can couple into the analog section, degrading dynamic performance. While adequate bypassing and maintaining separate analog and digital ground planes will reduce this problem on the board, this coupling can still occur on the ADC08351 die. Buffering the digital data outputs (with a

Dynamic performance can also be improved by adding series resistors at each digital output, reducing the energy coupled back into the converter output pins by limiting the output slew rate. A reasonable value for these resistors is about  $47\Omega$ .

74ACQ541, for example) may be necessary if the data bus

to be driven is heavily loaded.

Using an inadequate amplifier to drive the analog input.

As explained in Section 2.0, the capacitance seen at the input alternates between 4 pF and 11 pF with the clock. This dynamic capacitance is more difficult to drive than a fixed capacitance, so care should be taken in choosing a driving device. The CLC409, CLC440, LM6152, LM6154, LM6181 and LM6182 are good devices for driving the ADC08351. Also, an amplifier with insufficient gain-bandwidth may limit the overall frequency response of the overall circuit.

Using an operational amplifier in an insufficient gain configuration to drive the analog input. Operational amplifiers, while some may be unity gain stable, generally exhibit more distortion at low in-circuit gains than at higher gains.

Using a clock source with excessive jitter, using excessively long clock signal trace, or having other signals coupled to the clock signal trace. This will cause the sampling interval to vary, causing excessive output noise and a reduction in SNR performance. Simple gates with RC timing is generally inadequate.

Not considering the timing relationships, especially  $t_{\text{OD}}$ . Timing is always important and gets more critical with higher speeds. If the output data is latched or looked at when that data is in transition, you may see excessive noise and distortion of the output signal.

## Physical Dimensions inches (millimeters) unless otherwise noted



20-Lead TSSOP
Order Number ADC08351CIMTC
NS Package Number MTC20

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



www.national.com

National Semiconductor Corporation

Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com National Semiconductor Europe

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Response Group

Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560

Fax: 81-3-5639-7507

Fel: +44 (0) 870 24 0 2171 Email: ap.support@nsc.c