# **ANALOG** 2 pF Off Capacitance, 1 pC Charge Injection, $\pm 15 \text{ V}/12 \text{ V} 4:1 \text{ i} \text{CMOS}^{\text{TM}}$ Multiplexer

### **Preliminary Technical Data**

# ADG1204

#### FEATURES 2 pF off capacitance 1 pC charge injection 33 V supply range 120 Ω on resistance Fully specified at +12 V, ±15 V No VL supply required 3 V logic-compatible inputs Rail-to-rail operation 14-lead TSSOP and 12-lead LFCSP Typical power consumption: <0.03 μW

#### **APPLICATIONS**

Automatic test equipment Data aquisition systems Battery-powered systems Sample-and-hold systems Audio signal routing Communication systems



#### **GENERAL DESCRIPTION**

The ADG1204 is a CMOS analog multiplexer, comprising four single channels designed on an *i*CMOS process. *i*CMOS (industrial-CMOS) is a modular manufacturing process that combines high voltage CMOS (complementary metal-oxide semiconductor) and bipolar technologies. It enables the development of a wide range of high performance analog ICs capable of 30-V operation in a footprint that no other generation of high voltage parts has been able to achieve. Unlike analog ICs using conventional CMOS processes, *i*CMOS components can tolerate high supply voltages, while providing increased performance, dramatically lower power consumption, and reduced package size.

The ultralow capacitance and charge injection of these switches make them ideal solutions for data acquisition and sample-andhold applications, where low glitch and fast settling are required. Fast switching speed coupled with high signal bandwidth make the parts suitable for video signal switching. *i*CMOS construction ensures ultralow power dissipation, making the parts ideally suited for portable and battery powered instruments. The ADG1204 switches one of four inputs to a common output, D, as determined by the 3-bit binary address lines, A0, A1, and EN. Logic 0 on the EN pin disables the device. Each switch conducts equally well in both directions when on, and has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked. All switches exhibit break-before-make switching action. Inherent in the design is low charge injection for minimum transients when switching the digital inputs.

#### **PRODUCT HIGHLIGHTS**

- 1. 2 pF off capacitance (±15 V supply).
- 2. 1 pC charge injection.
- 3. 3 V logic-compatible digital inputs:
- $V_{IH} = 2.0 \text{ V}, V_{IL} = 0.8 \text{ V}$
- 4. No  $V_L$  logic power supply required.
- 5. Ultralow power dissipation: <0.03  $\mu$ W.
- 6. 14-lead TSSOP and 12-lead 3 mm × 3 mm LFCSP package.



Information furnished by Analog Devices is believed to be accurate and reliable. Fowever, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com

# Preliminary Technical Data

### TABLE OF CONTENTS

| Specifications           | 3 |
|--------------------------|---|
| Dual Supply              | 3 |
| Single Supply            | 5 |
| Absolute Maximum Ratings | 7 |
| Truth Table              | 7 |
| ESD Caution              | 7 |

#### **REVISION HISTORY**

11/04—Revision PrD: Preliminary Version

| Pin Configurations and Function Descriptions | 8 |
|----------------------------------------------|---|
| Terminology                                  | 9 |
| Typical Performance Characteristics          |   |
| Test Circuits                                |   |
| Outline Dimensions                           |   |
| Ordering Guide                               |   |

#### DUAL SUPPLY

 $V_{\text{DD}}$  = 15 V  $\pm$  10%,  $V_{\text{SS}}$  = –15 V, GND = 0 V, unless otherwise noted.

#### Table 1.

| Parameter                                                | 25°C  | 85°C | Y Version <sup>1</sup>             | Unit    | Test Conditions/Comments                                   |
|----------------------------------------------------------|-------|------|------------------------------------|---------|------------------------------------------------------------|
| ANALOG SWITCH                                            |       |      |                                    | 1       |                                                            |
| Analog Signal Range                                      |       |      | V <sub>DD</sub> to V <sub>SS</sub> | V       |                                                            |
| On Resistance (R <sub>ON</sub> )                         | 120   | 160  | 180                                | Ωtyp    | $V_{s} = \pm 10 V$ , $I_{s} = -10 mA$ ; Figure 21          |
|                                                          |       |      |                                    | Ωmax    | _                                                          |
| On Resistance Match between                              | 5     |      |                                    | Ωtyp    | $V_{s} = \pm 10 V$ , $I_{s} = -10 mA$                      |
| Channels (ΔR <sub>ON</sub> )                             |       |      |                                    |         |                                                            |
|                                                          |       |      |                                    | Ωmax    |                                                            |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )          | 25    |      |                                    | Ωtyp    | $V_s = -5 V, 0 V, +5 V; I_s = -10 mA$                      |
|                                                          |       |      | 50                                 | Ωmax    |                                                            |
| LEAKAGE CURRENTS                                         |       |      |                                    |         | $V_{DD} = +10 V, V_{SS} = -10 V$                           |
| Source Off Leakage, Is (Off)                             | ±0.01 |      |                                    | nA typ  | $V_{s} = 0 V/10 V$ , $V_{D} = 10 V/0 V$ ; Figure 22        |
|                                                          | ±0.5  | ±1   | ±5                                 | nA max  |                                                            |
| Drain Off Leakage, I <sub>D</sub> (Off)                  | ±0.01 |      |                                    | nA typ  | $V_{s} = 0 V/10 V$ , $V_{D} = 10 V/0 V$ ; Figure 22        |
| 2 · · ·                                                  | ±0.5  | ±1   | ±5                                 | nA max  |                                                            |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.04 |      |                                    | nA typ  | $V_{s} = V_{D} = 0 V \text{ or } 10 V;$ Figure 23          |
|                                                          | ±1    | ±2   | ±5                                 | nA max  |                                                            |
| DIGITAL INPUTS                                           |       |      | -                                  |         |                                                            |
| Input High Voltage, VINH                                 |       |      | 2.0                                | V min   |                                                            |
| Input Low Voltage, V <sub>INL</sub>                      |       |      | 0.8                                | V max   |                                                            |
| Input Current, I <sub>INL</sub> or I <sub>NH</sub>       | 0.005 |      | 0.0                                | μA typ  | V <sub>IN</sub> = V <sub>INL</sub> or V <sub>INH</sub>     |
|                                                          | 0.005 |      | ±0.5                               | μA max  |                                                            |
| Digital Input Capacitance, C <sub>IN</sub>               | 5     |      | ±0.5                               | pF typ  |                                                            |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     | 5     |      |                                    | prtyp   |                                                            |
| Transition Time, trans                                   | 40    |      |                                    | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                             |
| Transition Time, trans                                   | -10   |      |                                    | ns max  | $V_s = \pm 10 V$ ; Figure 24                               |
| ton (EN)                                                 | 40    |      |                                    | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                             |
|                                                          | -0    |      | 90                                 | ns max  | $V_s = \pm 10 V$ ; Figure 24                               |
| toff (EN)                                                | 20    |      | 50                                 | ns typ  | $R_L = 50 \Omega, C_L = 35 pF$                             |
|                                                          | 20    |      | 40                                 | ns max  | $V_s = \pm 10 V$ ; Figure 24                               |
| Broak boforo Mako Timo Dolay t                           | 15    |      | 40                                 |         | $R_L = 50 \Omega$ , $C_L = 35 pF$                          |
| Break-before-Make Time Delay, t <sub>D</sub>             | 15    |      | 1                                  | ns typ  | $V_{s1} = V_{s2} = 10 V$ ; Figure 25                       |
| Channes In is still a                                    | 1     |      | 1                                  | ns min  |                                                            |
| Charge Injection                                         | 1     |      |                                    | pC typ  | $V_s = 0 V, R_s = 0 \Omega, C_L = 1 nF;$ Figure 26         |
| Off Isolation                                            | 75    |      |                                    | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; Figure 27 |
| Channel-to-Channel Crosstalk                             | 85    |      |                                    | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; Figure 28 |
| Total Harmonic Distortion + Noise                        | 0.002 |      |                                    | % typ   | $R_L = 600 \Omega$ , 5 V rms, f = 20 Hz to 20 kHz          |
| -3 dB Bandwidth                                          | 700   |      |                                    | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Figure 29               |
| Cs (Off)                                                 | 2     |      |                                    | pF typ  |                                                            |
| C <sub>D</sub> (Off)                                     | 7     |      |                                    | pF typ  |                                                            |
| C <sub>D</sub> , C <sub>s</sub> (On)                     | 4     |      |                                    | pF typ  |                                                            |
| POWER REQUIREMENTS                                       |       |      |                                    |         | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$       |
| I <sub>DD</sub>                                          | 0.001 |      |                                    | μA typ  | Digital Inputs = $0 V \text{ or } V_{DD}$                  |
|                                                          |       |      | 5.0                                | μA max  |                                                            |
| I <sub>DD</sub>                                          | 150   |      |                                    | μA typ  | Digital Inputs = 5 V                                       |
|                                                          |       |      | 300                                | μA max  |                                                            |
| I <sub>SS</sub>                                          | 0.001 |      |                                    | μA typ  | Digital Inputs = $0 \text{ V}$ or $V_{DD}$                 |
|                                                          |       |      | 5.0                                | μA max  |                                                            |

# **Preliminary Technical Data**

| Parameter        | 25°C  | 85°C | Y Version <sup>1</sup> | Unit   | Test Conditions/Comments                |
|------------------|-------|------|------------------------|--------|-----------------------------------------|
|                  | 0.001 |      |                        | μA typ | Digital Inputs = 0 V or V <sub>DD</sub> |
|                  |       |      | 5.0                    | μA max |                                         |
| I <sub>GND</sub> | 150   |      |                        | μA typ | Digital Inputs = 5 V                    |
|                  |       |      | 300                    | μA max |                                         |

 $^1$  Y Version temperature range is –40°C to +125°C.  $^2$  Guaranteed by design, not subject to production test.

 $V_{\text{DD}}$  = +5 V  $\pm$  10%,  $V_{\text{SS}}$  = -5 V  $\pm$  10%, GND = 0 V, unless otherwise noted.

Table 2.

| Parameter                                                | 25°C  | 85°C | Y Version <sup>1</sup> | Unit    | <b>Test Conditions/Comments</b>                               |
|----------------------------------------------------------|-------|------|------------------------|---------|---------------------------------------------------------------|
| ANALOG SWITCH                                            |       |      |                        |         |                                                               |
| Analog Signal Range                                      |       |      | $V_{SS}$ to $V_{DD}$   | V       |                                                               |
| On Resistance (R <sub>ON</sub> )                         | 220   |      |                        | Ωtyp    | $V_s = \pm 3.3 V$ , $I_s = -10 mA$ ; Figure 21                |
|                                                          |       |      |                        | Ωmax    |                                                               |
| On Resistance Match between<br>Channels (ΔRoN)           | 10    |      |                        | Ωtyp    |                                                               |
|                                                          |       |      |                        | Ωmax    | $V_s = \pm 3.3 V$ , $I_s = -10 mA$                            |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )          | 30    |      |                        | Ωtyp    | $V_{s} = \pm 3.3 V, I_{s} = -10 mA$                           |
|                                                          | 50    |      |                        | Ωmax    |                                                               |
| LEAKAGE CURRENTS                                         |       |      |                        |         | $V_{DD} = 5.5 V, V_{SS} = -5.5 V$                             |
| Source Off Leakage, Is (Off)                             | ±0.01 |      |                        | nA typ  | $V_D = \pm 4.5 V$ , $V_S = \pm 4.5 V$ ; Figure 22             |
|                                                          | ±0.5  | ±1   | ±5                     | nA max  |                                                               |
| Drain Off Leakage, I <sub>D</sub> (Off)                  | ±0.01 |      |                        | nA typ  | $V_D = \pm 4.5 \text{ V}, V_S = \pm 4.5 \text{ V};$ Figure 22 |
|                                                          | ±0.5  | ±1   | ±5                     | nA max  |                                                               |
| Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.04 |      |                        | nA typ  | $V_{D} = V_{S} = \pm 4.5 V$ ; Figure 23                       |
|                                                          | ±1    | ±2   | ±5                     | nA max  |                                                               |
| DIGITAL INPUTS                                           |       |      |                        |         |                                                               |
| Input High Voltage, VINH                                 |       | 2.0  |                        | V min   |                                                               |
| Input Low Voltage, VINL                                  |       | 0.8  |                        | V max   |                                                               |
| Input Current, IINL or IINH                              | 0.005 |      |                        | μA typ  | $V_{\text{IN}} = V_{\text{INL}} \text{ or } V_{\text{INH}}$   |
|                                                          |       |      | ±0.5                   | μA max  |                                                               |
| Digital Input Capacitance, C <sub>IN</sub>               | 5     |      |                        | pF typ  |                                                               |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |       |      |                        |         |                                                               |
| t <sub>ON</sub>                                          | 160   |      |                        | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                               |
|                                                          |       |      |                        | ns max  | Vs = 3 V; Figure 24                                           |
| t <sub>OFF</sub>                                         | 60    |      |                        | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                               |
|                                                          |       |      |                        | ns max  | Vs = 3 V; Figure 24                                           |
| Break-before-Make Time Delay, t <sub>D</sub>             | 50    |      |                        | ns typ  | $R_L = 300 \Omega, C_L = 35 pF$                               |
|                                                          |       |      | 1                      | ns min  | $V_{s1} = V_{s2} = 3 V$ ; Figure 25                           |
| Charge Injection                                         | 20    |      |                        | pC typ  | $V_s = 0 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ; Figure 26     |
|                                                          |       |      |                        | pC max  |                                                               |
| Off Isolation                                            | 56    |      |                        | dB typ  | $R_{L}$ = 50 $\Omega,$ $C_{L}$ = 5 pF, f = 1 MHz; Figure 27   |
| Channel-to-Channel Crosstalk                             | 60    |      |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; Figure 28    |
| –3 dB Bandwidth                                          | 20    |      |                        | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Figure 29                  |
| Cs (Off)                                                 | 15    |      |                        | pF typ  | f = 1 MHz                                                     |
| C <sub>D</sub> (Off)                                     |       |      |                        | pF typ  | f = 1 MHz                                                     |
| C <sub>D</sub> , C <sub>s</sub> (On)                     | 100   |      |                        | pF typ  | f = 1 MHz                                                     |

### ADG1204

| Parameter          | 25°C  | 85°C | Y Version <sup>1</sup> | Unit   | Test Conditions/Comments                           |
|--------------------|-------|------|------------------------|--------|----------------------------------------------------|
| POWER REQUIREMENTS |       |      |                        |        | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$ |
| IDD                | 0.001 |      |                        | μA typ | Digital Inputs = 0 V or 5.5 V                      |
|                    |       |      | 5.0                    | μA max |                                                    |
| lss                | 0.001 |      |                        | μA typ | Digital Inputs = 0 V or 5.5 V                      |
|                    |       |      | 5.0                    | μA max |                                                    |

 $^1$  Y Version temperature range is –40°C to +125°C.  $^2$  Guaranteed by design, not subject to production test.

#### SINGLE SUPPLY

 $V_{\text{DD}}$  = 12 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V, GND = 0 V, unless otherwise noted.

Table 3.

| Parameter                                                | 25°C  | 85°C | Y Version <sup>1</sup> | Unit    | Test Conditions/Comments                                                        |
|----------------------------------------------------------|-------|------|------------------------|---------|---------------------------------------------------------------------------------|
| ANALOG SWITCH                                            |       |      |                        |         |                                                                                 |
| Analog Signal Range                                      |       |      | $0 V to V_{\text{DD}}$ | V       |                                                                                 |
| On Resistance (R <sub>ON</sub> )                         | 220   |      |                        | Ωtyp    | $V_s = 10 V$ , $I_s = -10 mA$ ; Figure 21                                       |
|                                                          |       |      |                        | Ωmax    |                                                                                 |
| On Resistance Match between                              | 1     |      |                        | Ω typ   | $V_s = 10 V$ , $I_s = -10 mA$                                                   |
| Channels (ΔR <sub>ON</sub> )                             |       |      |                        | Ωmax    |                                                                                 |
| On Resistance Flatness (R <sub>FLAT(ON)</sub> )          | 12    |      |                        | Ωtyp    | $V_s = 3 V, 6 V, 9 V; I_s = -10 mA$                                             |
| LEAKAGE CURRENTS                                         |       |      |                        |         | $V_{DD} = 12 V$                                                                 |
| Source Off Leakage, Is (Off)                             | ±0.01 |      |                        | nA typ  | $V_{s} = 1 \text{ V}/10 \text{ V}, V_{D} = 10 \text{ V}/1 \text{ V};$ Figure 22 |
|                                                          | ±0.5  | ±1   | ±5                     | nA max  |                                                                                 |
| Drain Off Leakage, I <sub>D</sub> (Off)                  | ±0.01 |      |                        | nA typ  | $V_{s} = 1 \text{ V}/10 \text{ V}, V_{D} = 10 \text{ V}/1 \text{ V};$ Figure 22 |
|                                                          | ±0.5  | ±1   | ±5                     | nA max  |                                                                                 |
| Channel On Leakage, I <sub>D</sub> , I <sub>s</sub> (On) | ±0.04 |      |                        | nA typ  | $V_s = V_D = 1 V \text{ or } 10 V$ ; Figure 23                                  |
|                                                          | ±1    | ±2   | ±5                     | nA max  |                                                                                 |
| DIGITAL INPUTS                                           |       |      |                        |         |                                                                                 |
| Input High Voltage, V <sub>INH</sub>                     |       |      | 2.0                    | V min   |                                                                                 |
| Input Low Voltage, VINL                                  |       |      | 0.8                    | V max   |                                                                                 |
| Input Current, IINL or IINH                              | 0.001 |      |                        | μA typ  | $V_{IN} = V_{INL} \text{ or } V_{INH}$                                          |
|                                                          |       |      | ±0.5                   | μA max  |                                                                                 |
| Digital Input Capacitance, C <sub>№</sub>                | 5     |      |                        | pF typ  |                                                                                 |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                     |       |      |                        |         |                                                                                 |
| Transition Time, t <sub>TRANS</sub>                      | 40    |      |                        | ns typ  | $R_L = 50 \ \Omega, \ C_L = 35 \ pF$                                            |
|                                                          |       |      |                        | ns max  | $V_s = \pm 10 V$ ; Figure 24                                                    |
| ton (EN)                                                 | 50    |      |                        | ns typ  | $R_L = 50 \ \Omega, \ C_L = 35 \ pF$                                            |
|                                                          |       |      |                        | ns max  | V <sub>s</sub> = 8 V; Figure 24                                                 |
| t <sub>off</sub> (EN)                                    | 15    |      |                        | ns typ  | $R_L = 50 \ \Omega, \ C_L = 35 \ pF$                                            |
|                                                          |       |      |                        | ns max  | Vs = 8 V; Figure 24                                                             |
| Break-before-Make Time Delay, t <sub>D</sub>             | 15    |      |                        | ns typ  | $R_L = 50 \ \Omega, \ C_L = 35 \ pF$                                            |
|                                                          |       |      | 1                      | ns min  | $V_{S1} = V_{S2} = 8 V$ ; Figure 25                                             |
| Charge Injection                                         | 5     |      |                        | pC typ  | $V_s = 0 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ ; Figure 26                       |
| Off Isolation                                            | 75    |      |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; Figure 27                      |
| Channel-to-Channel Crosstalk                             | 85    |      |                        | dB typ  | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ; Figure 28                      |
| –3 dB Bandwidth                                          | 700   |      |                        | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Figure 29                                    |
| Cs (Off)                                                 | 2     |      |                        | pF typ  |                                                                                 |
| C <sub>D</sub> (Off)                                     | 2     |      |                        | pF typ  |                                                                                 |
| C <sub>D</sub> , C <sub>s</sub> (On)                     | 4     |      |                        | pF typ  |                                                                                 |

# **Preliminary Technical Data**

| Parameter          | 25°C  | 85°C | Y Version <sup>1</sup> | Unit   | Test Conditions/Comments                  |
|--------------------|-------|------|------------------------|--------|-------------------------------------------|
| POWER REQUIREMENTS |       |      |                        |        | V <sub>DD</sub> = 13.2 V                  |
| IDD                | 0.001 |      |                        | μA typ | Digital inputs = $0 V \text{ or } V_{DD}$ |
|                    |       |      | 5.0                    | μA max |                                           |
| IDD                | 150   |      |                        | μA typ | Digital inputs = 5 V                      |
|                    |       |      | 300                    | μA max |                                           |

 $^1$  Y Version temperature range is  $-40^\circ C$  to  $+125^\circ C.$   $^2$  Guaranteed by design, not subject to production test.

#### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 4.

| Parameter                                           | Rating                                                                     |
|-----------------------------------------------------|----------------------------------------------------------------------------|
| V <sub>DD</sub> to V <sub>SS</sub>                  | 38 V                                                                       |
| V <sub>DD</sub> to GND                              | –0.3 V to +25 V                                                            |
| Vss to GND                                          | +0.3 V to -25 V                                                            |
| Analog Inputs <sup>1</sup>                          | $V_{SS} - 0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$                       |
| Digital Inputs                                      | GND – 0.3 V to V <sub>DD</sub> + 0.3 V or<br>30 mA, whichever occurs first |
| Peak Current, S or D                                | 100 mA (pulsed at 1 ms, 10%<br>duty cycle max)                             |
| Continuous Current, S or D                          | 30 mA                                                                      |
| Operating Temperature Range                         |                                                                            |
| Industrial (B Version)                              | -40°C to +85°C                                                             |
| Automotive (Y Version)                              | -40°C to +125°C                                                            |
| Storage Temperature Range                           | –65°C to +150°C                                                            |
| Junction Temperature                                | 150°C                                                                      |
| 14-Lead TSSOP, θ <sub>JA</sub> Thermal<br>Impedance | 150.4°C/W                                                                  |
| 12-Lead LFCSP, θ <sub>JA</sub> Thermal<br>Impedance | 30.4°C/W                                                                   |
| Lead Temperature, Soldering                         |                                                                            |
| Vapor Phase (60 s)                                  | 215°C                                                                      |
| Infrared (15 s)                                     | 220°C                                                                      |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

#### **TRUTH TABLE**

Table 5.

| Tuble 5. |    |    |     |     |     |     |  |
|----------|----|----|-----|-----|-----|-----|--|
| EN       | A1 | A0 | S1  | S2  | S3  | S4  |  |
| 0        | Х  | Х  | Off | Off | Off | Off |  |
| 1        | 0  | 0  | On  | Off | Off | Off |  |
| 1        | 0  | 1  | Off | On  | Off | Off |  |
| 1        | 1  | 0  | Off | Off | On  | Off |  |
| 1        | 1  | 1  | Off | Off | Off | On  |  |

<sup>1</sup> Overvoltages at IN, S, or D are clamped by internal diodes. Current should be limited to the maximum ratings given.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



#### Table 6. Pin Function Descriptions

| Pin   | Pin No. |                 |                                                                                                                                            |
|-------|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| TSSOP | LFCSP   | Mnemonic        | Function                                                                                                                                   |
| 1     | 11      | A0              | Logic Control Input.                                                                                                                       |
| 2     | 12      | EN              | Active High Digital Input. When low, the device is disabled and all switches are off.<br>When high, Ax logic inputs determine on switches. |
| 3     | 1       | Vss             | Most Negative Power Supply Potential.                                                                                                      |
| 4     | 2       | S1              | Source Terminal. Can be an input or an output.                                                                                             |
| 5     | 3       | S2              | Source Terminal. Can be an input or an output.                                                                                             |
| 6     | 4       | D               | Drain Terminal. Can be an input or an output.                                                                                              |
| 7–9   | 5       | NC              | No Connection.                                                                                                                             |
| 10    | 6       | S4              | Source Terminal. Can be an input or an output.                                                                                             |
| 11    | 7       | S3              | Source Terminal. Can be an input or an output.                                                                                             |
| 12    | 8       | V <sub>DD</sub> | Most Positive Power Supply Potential.                                                                                                      |
| 13    | 9       | GND             | Ground (0 V) Reference.                                                                                                                    |
| 14    | 10      | A1              | Logic Control Input.                                                                                                                       |

### ADG1204

#### TERMINOLOGY

I<sub>DD</sub> The positive supply current.

Iss

The negative supply current.

 $V_{\rm D}\left(V_{S}\right)$  The analog voltage on Terminals D and S.

**R**<sub>ON</sub> The ohmic resistance between D and S.

 $\mathbf{R}_{\text{FLAT(ON)}}$ Flatness is defined as the difference between the maximum and minimum value of on resistance, as measured over the specified analog signal range.

Is (Off) The source leakage current with the switch off.

 $I_D$  (Off) The drain leakage current with the switch off.

 $I_{\rm D}, I_{\rm S} \left( On \right)$  The channel leakage current with the switch on.

 $V_{\mbox{\scriptsize INL}}$  The maximum input voltage for Logic 0.

 $V_{\mbox{\scriptsize INH}}$  The minimum input voltage for Logic 1.

 $I_{\text{INL}}\left(I_{\text{INH}}\right)$  The input current of the digital input.

C<sub>s</sub> (Off) The off switch source capacitance, which is measured with reference to ground.

 $C_D$  (Off) The off switch drain capacitance, which is measured with reference to ground.  $C_D$ ,  $C_S$  (On) The on switch capacitance, which is measured with reference to ground.

C<sub>IN</sub> The digital input capacitance.

**t**<sub>ON</sub> **(EN)** The delay between applying the digital control input and the output switching on. See Figure 24, Test Circuit 4.

**t**<sub>OFF</sub> **(EN)** The delay between applying the digital control input and the output switching off.

**Charge Injection** A measure of the glitch impulse transferred from the digital input to the analog output during switching.

**Off Isolation** A measure of unwanted signal coupling through an off switch.

**Crosstalk** A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

**Bandwidth** The frequency at which the output is attenuated by 3 dB.

**On Response** The frequency response of the on switch.

**Insertion Loss** The loss due to the on resistance of the switch.

**THD + N** The ratio of the harmonic amplitude plus noise of the signal to the fundamental.

**t**<sub>TRANS</sub>

The delay time between the 50% and 90% points of the digital input and switch on condition when switching from one address state to another.

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 4. On Resistance as a Function of  $V_D$  ( $V_S$ ) for Single Supply



Figure 5. On Resistance as a Function of  $V_{\text{D}}\left(V_{\text{S}}\right)$  for Dual Supply



Figure 6. On Resistance as a Function of  $V_{\rm D}$  (V\_s) for Different Temperatures, Single Supply



Figure 7. On Resistance as a Function of  $V_{\rm D}$  (Vs) for Different Temperatures, Single Supply



Figure 8. On Resistance as a Function of  $V_{\rm D}$  (V<sub>s</sub>) for Different Temperatures, Dual Supply



Figure 9. Leakage Currents as a Function of  $V_D$  ( $V_S$ )

TBD

Figure 10. Leakage Currents as a Function of  $V_D$  ( $V_S$ )



Figure 11. Leakage Currents as a Function of  $V_D$  ( $V_S$ )



Figure 12. Leakage Currents as a Function of Temperature



Figure 13. Leakage Currents as a Function of Temperature



Figure 14. Supply Currents vs. Input Switching Frequency

| TBD |  |
|-----|--|
|     |  |

Figure 15. Charge Injection vs. Source Voltage



| TBD |
|-----|
|-----|

Figure 18. Crosstalk vs. Frequency

#### ADG1204

#### **TEST CIRCUITS**





NC = No Connect

I<sub>D</sub> (ON) NCO A 04779-0-022

Figure 21. Test Circuit 1—On Resistance

Figure 22. Test Circuit 2—Off Leakage

Figure 23. Test Circuit 3—On Leakage



Figure 24. Test Circuit 4—Address to Output Switching Times



Figure 25. Test Circuit 5—Break-before-Make Time



Figure 26. Test Circuit 6—Enable to Output Switching Delay

### **Preliminary Technical Data**















Figure 29. Test Circuit 9—Bandwidth



Figure 31. Test Circuit 11—THD + Noise

#### **OUTLINE DIMENSIONS**



Dimensions shown in inches and (millimeters)

#### **ORDERING GUIDE**

| Model      | Temperature Range | Package Description                       | Package Option |
|------------|-------------------|-------------------------------------------|----------------|
| ADG1204YRU | –40°C to +125°C   | Thin Shrink Small Outline Package (TSSOP) | RU-14          |
| ADG1204YCP | –40°C to +125°C   | Lead Frame Chip Scale Package (LFCSP)     | CP-12-1        |

### NOTES

© 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. PR04779–0–11/04(PrD)



www.analog.com

Pov PrD | Page 16 of 16