

# 16-Bit, 100 kSPS, Differential ADC

AD7675\*

#### **FEATURES**

Throughput: 100 kSPS

INL:  $\pm 1.5$  LSB Max ( $\pm 0.0015\%$  of Full-Scale) 16 Bits Resolution with No Missing Codes

S/(N+D): 94 dB Typ @ 45 kHz THD: -110 dB Typ @ 45 kHz Differential Input Range: ±2.5 V Both AC and DC Specifications

**No Pipeline Delay** 

Parallel (8/16 Bits) and Serial 5 V/3 V Interface SPI™/QSPI™/MICROWIRE™/DSP Compatible

Single 5 V Supply Operation

15 mW Typical Power Dissipation, 15  $\mu$ W @ 100 SPS

Power-Down Mode: 7 μW Max

Package: 48-Lead Quad Flat Pack (LQFP) Pin-to-Pin Compatible with the AD7660

APPLICATIONS
CT Scanners

Date A

APPLICATIONS
CT Scanners
Data Acquisition
Instrumentation
Spectrum Analysis
Medical Instruments
Battery-Powered Systems
Process Control

#### **GENERAL DESCRIPTION**

The AD7675 is a 16-bit, 100 kSPS, charge redistribution SAR, fully differential analog-to-digital converter that operates from a single 5 V power supply. The part contains a high-speed 16-bit sampling ADC, an internal conversion clock, error correction circuits, and both serial and parallel system interface ports.

The AD7675 is hardware factory calibrated and is comprehensively tested to ensure such ac parameters as signal-to-noise ratio (SNR) and total harmonic distortion (THD), in addition to the more traditional dc parameters of gain, offset, and linearity.

It is fabricated using Analog Devices' high-performance, 0.6 micron CMOS process and is available in a 48-lead LQFP with operation specified from -40°C to +85°C.

\*Patent pending
SPI and QSPI are trademarks of Motorola Inc.
MICROWIRE is a trademark of National Semiconductor Inc.

#### **FUNCTIONAL BLOCK DIAGRAM**



#### PRODUCT HIGHLIGHTS

- 1. Excellent INL
  - The AD7675 has a maximum integral nonlinearity of 1.5 LSB with no missing 16-bit code.
- 2. Superior AC Performances
  The AD7675 has a minimum dynamic of 92 dB, 94 dB typical.
- 3. Fast Throughput
  The AD7675 is a 100 kSPS, charge redistribution, 16-bit
  SAR ADC with internal error correction circuitry.
- 4. Single-Supply Operation
  The AD7675 operates from a single 5 V supply and typically dissipates only 17 mW. Its power dissipation decreases with the throughput to, for instance, only 15 μW at a 100 SPS throughput. It consumes 7 μW maximum when in power-down.
- 5. Serial or Parallel Interface Versatile parallel (8 or 16 bits) or 2-wire serial interface arrangement compatible with either 3 V or 5 V logic.

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use no for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise

## $\label{eq:added} \textbf{AD7675--SPECIFICATIONS} \ \ (-40^{\circ}\text{C to } +85^{\circ}\text{C}, \ \text{AVDD} = \text{DVDD} = 5 \ \text{V}, \ \text{OVDD} = 2.7 \ \text{V to } 5.25 \ \text{V}, \ \text{unless otherwise noted.})$

| Parameter                                                                                                                                                                             | Conditions                                                                                                                                                                                                                                                                                                                                                                                                     | Min                                               | Typ                                                | Max                            | Unit                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| RESOLUTION                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                | 16                                                |                                                    |                                | Bits                                                                                                                                            |
| ANALOG INPUT Voltage Range Operating Input Voltage Analog Input CMRR Input Current Input Impedance                                                                                    | $\begin{array}{c} V_{\rm IN^+} - V_{\rm IN^-} \\ V_{\rm IN^+}, V_{\rm IN^-} \ {\rm to} \ {\rm AGND} \\ f_{\rm IN} = 10 \ {\rm kHz} \\ 100 \ {\rm kSPS} \ {\rm Throughput} \end{array}$                                                                                                                                                                                                                         | -V <sub>REF</sub><br>-0.1<br>See Analog Input Sec | 79<br>1                                            | +V <sub>REF</sub><br>+3        | V<br>V<br>dB<br>μA                                                                                                                              |
| THROUGHPUT SPEED Complete Cycle Throughput Rate                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                 |                                                    | 10<br>100                      | μs<br>kSPS                                                                                                                                      |
| DC ACCURACY Integral Linearity Error No Missing Codes Transition Noise +Full-Scale Error <sup>2</sup> -Full-Scale Error <sup>2</sup> Zero Error <sup>2</sup> Power Supply Sensitivity | AVDD = 5 V ± 5%                                                                                                                                                                                                                                                                                                                                                                                                | -1.5<br>16<br>-22<br>-22<br>-8                    | 0.35<br>±0.5                                       | +1.5<br>+22<br>+22<br>+8       | LSB¹ Bits LSB LSB LSB LSB LSB                                                                                                                   |
| AC ACCURACY Signal-to-Noise Spurious Free Dynamic Range Total Harmonic Distortion Signal-to-(Noise+Distortion)                                                                        | $\begin{split} f_{\rm IN} &= 20 \text{ kHz} \\ f_{\rm IN} &= 45 \text{ kHz} \\ f_{\rm IN} &= 20 \text{ kHz} \\ f_{\rm IN} &= 20 \text{ kHz} \\ f_{\rm IN} &= 45 \text{ kHz} \\ f_{\rm IN} &= 20 \text{ kHz} \\ f_{\rm IN} &= 45 \text{ kHz} \\ f_{\rm IN} &= 20 \text{ kHz} \\ f_{\rm IN} &= 45 \text{ kHz} \\ f_{\rm IN} &= 45 \text{ kHz} \\ f_{\rm IN} &= 45 \text{ kHz}, -60 \text{ dB Input} \end{split}$ | 92<br>104.5<br>92                                 | 94<br>94<br>110<br>110<br>-110<br>-110<br>94<br>94 | -103.5                         | dB <sup>3</sup> |
| -3 dB Input Bandwidth SAMPLING DYNAMICS                                                                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                                              |                                                   | 3.9                                                |                                | MHz                                                                                                                                             |
| Aperture Delay<br>Aperture Jitter<br>Transient Response                                                                                                                               | Full-Scale Step                                                                                                                                                                                                                                                                                                                                                                                                |                                                   | 2<br>5                                             | 8.75                           | ns<br>ps rms<br>µs                                                                                                                              |
| REFERENCE External Reference Voltage Range External Reference Current Drain                                                                                                           | 100 kSPS Throughput                                                                                                                                                                                                                                                                                                                                                                                            | 2.3                                               | 2.5<br>35                                          | AVDD - 1.85                    | V<br>μA                                                                                                                                         |
| DIGITAL INPUTS Logic Levels V <sub>IL</sub> V <sub>IH</sub> I <sub>IL</sub> I <sub>IH</sub>                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                | -0.3<br>+2.0<br>-1<br>-1                          |                                                    | +0.8<br>DVDD + 0.3<br>+1<br>+1 | V<br>V<br>μΑ<br>μΑ                                                                                                                              |
| DIGITAL OUTPUTS Data Format Pipeline Delay Vol. Voh                                                                                                                                   | $I_{SINK} = 1.6 \text{ mA}$ $I_{SOURCE} = -100 \mu\text{A}$                                                                                                                                                                                                                                                                                                                                                    | Parallel or Serial 16-I<br>Immediately After Co   |                                                    |                                | V<br>V                                                                                                                                          |
| POWER SUPPLIES  Specified Performance  AVDD  DVDD  OVDD  Operating Current  AVDD  DVDD <sup>4</sup> OVDD <sup>4</sup> Power Dissipation <sup>4</sup>                                  | 300 kSPS Throughput 100 kSPS Throughput                                                                                                                                                                                                                                                                                                                                                                        | 4.75<br>4.75<br>2.7                               | 5<br>5<br>3<br>750<br>7.5<br>17                    | 5.25<br>5.25<br>5.25<br>5.25   | V<br>V<br>V<br>mA<br>μA<br>μA<br>mW                                                                                                             |
| In Power-Down Mode <sup>5</sup>                                                                                                                                                       | 100 SPS Throughput                                                                                                                                                                                                                                                                                                                                                                                             |                                                   | 15                                                 | 7                              | μW<br>μW                                                                                                                                        |
| TEMPERATURE RANGE <sup>6</sup><br>Specified Performance                                                                                                                               | T <sub>MIN</sub> to T <sub>MAX</sub>                                                                                                                                                                                                                                                                                                                                                                           | -40                                               |                                                    | +85                            | °C                                                                                                                                              |

<sup>&</sup>lt;sup>1</sup>LSB means Least Significant Bit. With the ±2.5 V input range, one LSB is 76.3 μV.
<sup>2</sup>See Definition of Specifications section. These specifications do not include the error contribution from the external reference.
<sup>3</sup>All specifications in dB are referred to a full-scale input FS. Tested with an input signal at 0.5 dB below full-scale unless otherwise specified.

<sup>&</sup>lt;sup>4</sup>Tested in parallel reading mode.

<sup>&</sup>lt;sup>5</sup>With all digital inputs forced to OVDD or OGND respectively.

## TIMING SPECIFICATIONS (-40°C to +85°C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.)

|                                                            | Symbol          | Min  | Typ       | Max  | Unit |
|------------------------------------------------------------|-----------------|------|-----------|------|------|
| Refer to Figures 11 and 12                                 |                 |      |           |      |      |
| Convert Pulsewidth                                         | $t_1$           | 5    |           |      | ns   |
| Time Between Conversions                                   | $t_2$           | 10   |           |      | μs   |
| CNVST LOW to BUSY HIGH Delay                               | t <sub>3</sub>  |      |           | 30   | ns   |
| BUSY HIGH All Modes Except in Master Serial Read           | t <sub>4</sub>  |      |           | 1.25 | μs   |
| After Convert Mode                                         | -4              |      |           |      |      |
| Aperture Delay                                             | t <sub>5</sub>  |      | 2         |      | ns   |
| End of Conversion to BUSY LOW Delay                        | t <sub>6</sub>  | 10   |           |      | ns   |
| Conversion Time                                            | t <sub>7</sub>  |      |           | 1.25 | μs   |
| Acquisition Time                                           | t <sub>8</sub>  | 8.75 |           |      | μs   |
| RESET Pulsewidth                                           | t <sub>9</sub>  | 10   |           |      | ns   |
|                                                            | 1               |      |           |      |      |
| Refer to Figures 13, 14, and 15 (Parallel Interface Modes) |                 |      |           | 1.05 |      |
| CNVST LOW to DATA Valid Delay                              | t <sub>10</sub> | 4.5  |           | 1.25 | μs   |
| DATA Valid to BUSY LOW Delay                               | t <sub>11</sub> | 45   |           | 4.0  | ns   |
| Bus Access Request to DATA Valid                           | t <sub>12</sub> | _    |           | 40   | ns   |
| Bus Relinquish Time                                        | t <sub>13</sub> | 5    |           | 15   | ns   |
| Refer to Figures 16 and 17 (Master Serial Interface Modes) | 1               |      |           |      |      |
| CS LOW to SYNC Valid Delay                                 | t <sub>14</sub> |      |           | 10   | ns   |
| CS LOW to Internal SCLK Valid Delay                        | t <sub>15</sub> |      |           | 10   | ns   |
| CS LOW to SDOUT Delay                                      | t <sub>16</sub> |      |           | 10   | ns   |
| CNVST LOW to SYNC Delay                                    | t <sub>17</sub> |      | 525       |      | ns   |
| SYNC Asserted to SCLK First Edge Delay <sup>2</sup>        | t <sub>18</sub> | 3    |           |      | ns   |
| Internal SCLK Period <sup>2</sup>                          | t <sub>19</sub> | 25   |           | 40   | ns   |
| Internal SCLK HIGH <sup>2</sup>                            | t <sub>20</sub> | 12   |           |      | ns   |
| Internal SCLK LOW <sup>2</sup>                             | t <sub>21</sub> | 7    |           |      | ns   |
| SDOUT Valid Setup Time <sup>2</sup>                        | $t_{22}$        | 4    |           |      | ns   |
| SDOUT Valid Hold Time <sup>2</sup>                         | t <sub>23</sub> | 2    |           |      | ns   |
| SCLK Last Edge to SYNC Delay <sup>2</sup>                  | t <sub>23</sub> | 3    |           |      | ns   |
| CS HIGH to SYNC HI-Z                                       | t <sub>24</sub> |      |           | 10   | ns   |
| CS HIGH to Internal SCLK HI-Z                              |                 |      |           | 10   | ns   |
| CS HIGH to SDOUT HI-Z                                      | t <sub>26</sub> |      |           | 10   | ns   |
| BUSY HIGH in Master Serial Read After Convert <sup>2</sup> | t <sub>27</sub> |      | See Table |      |      |
| CNVST LOW to SYNC Asserted Delay                           | t <sub>28</sub> |      | 1.25      | . I  | μs   |
|                                                            | t <sub>29</sub> |      |           |      | μs   |
| SYNC Deasserted to BUSY LOW Delay                          | t <sub>30</sub> |      | 25        |      | ns   |
| Refer to Figures 18 and 19 (Slave Serial Interface Modes)  |                 |      |           |      |      |
| External SCLK Setup Time                                   | t <sub>31</sub> | 5    |           |      | ns   |
| External SCLK Active Edge to SDOUT Delay                   | t <sub>32</sub> | 3    |           | 18   | ns   |
| SDIN Setup Time                                            | t <sub>33</sub> | 5    |           |      | ns   |
| SDIN Hold Time                                             | t <sub>34</sub> | 5    |           |      | ns   |
| External SCLK Period                                       | t <sub>35</sub> | 25   |           |      | ns   |
| External SCLK HIGH                                         | t <sub>36</sub> | 10   |           |      | ns   |
| External SCLK LOW                                          | 1 - 50          | 10   |           |      |      |

#### NOTES

Specifications subject to change without notice.

 $<sup>^1</sup>$ In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load  $C_L$  of 10 pF; otherwise, the load is 60 pF maximum.

<sup>&</sup>lt;sup>2</sup>In serial master read during convert mode. See Table I for serial master read after convert mode.

Table I. Serial Clock Timings in Master Read after Convert

| DIVSCLK[1]<br>DIVSCLK[0]              |                 | 0  | 0<br>1 | 1 0 | 1<br>1 | Unit |
|---------------------------------------|-----------------|----|--------|-----|--------|------|
| SYNC to SCLK First Edge Delay Minimum | t <sub>18</sub> | 3  | 17     | 17  | 17     | ns   |
| Internal SCLK Period Minimum          |                 | 25 | 50     | 100 | 200    | ns   |
| Internal SCLK Period Typical          |                 | 40 | 70     | 140 | 280    | ns   |
| Internal SCLK HIGH Minimum            |                 | 12 | 22     | 50  | 100    | ns   |
| Internal SCLK LOW Minimum             |                 | 7  | 21     | 49  | 99     | ns   |
| SDOUT Valid Setup Time Minimum        |                 | 4  | 18     | 18  | 18     | ns   |
| SDOUT Valid Hold Time Minimum         |                 | 2  | 4      | 30  | 89     | ns   |
| SCLK Last Edge to SYNC Delay Minimum  |                 | 3  | 60     | 140 | 300    | ns   |
| Busy High Width Maximum               |                 | 2  | 2.5    | 3.5 | 5.75   | μs   |

| ABSOLUTE MAXIMUM RATINGS <sup>1</sup> Analog Inputs |
|-----------------------------------------------------|
|                                                     |
| IN+ <sup>2</sup> , IN- <sup>2</sup> , REF, REFGND   |
| AVDD + 0.3 V to AGND – 0.3 V                        |
| Ground Voltage Differences                          |
| AGND, DGND, OGND ±0.3 V                             |
| Supply Voltages                                     |
| AVDD, DVDD, OVDD7 V                                 |
| AVDD to DVDD, AVDD to OVDD $\dots \pm 7 \text{ V}$  |
| DVDD to OVDD ±7 V                                   |
| Digital Inputs0.3 V to DVDD + 0.3 V                 |
| Internal Power Dissipation <sup>3</sup>             |
| Junction Temperature                                |
| Storage Temperature Range65°C to +150°C             |
| Lead Temperature Range                              |
| (Soldering 10 sec)                                  |
| NOTES                                               |

<sup>&</sup>lt;sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



11N SERIAL INTERFACE MODES, THE SYNC, SCLK, AND SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD C<sub>L</sub> OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM.

Figure 1. Load Circuit for Digital Interface Timing, SDOUT, SYNC, SCLK Outputs,  $C_L = 10 \text{ pF}$ 



Figure 2. Voltage Reference Levels for Timing

#### **ORDERING GUIDE**

| Model                                                                                    | Temperature Range                | Package Description                                                                  | Package<br>Option |
|------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------|-------------------|
| AD7675AST<br>AD7675ASTRL<br>EVAL-AD7675CB <sup>1</sup><br>EVAL-CONTROL BRD2 <sup>2</sup> | -40°C to +85°C<br>-40°C to +85°C | Quad Flatpack (LQFP)<br>Quad Flatpack (LQFP)<br>Evaluation Board<br>Controller Board | ST-48<br>ST-48    |

#### NOTES

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7675 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



<sup>&</sup>lt;sup>2</sup>See Analog Input section.

<sup>&</sup>lt;sup>3</sup>Specification is for device in free air: 48-Lead LQFP:  $\theta_{IA} = 91^{\circ}\text{C/W}$ ,  $\theta_{IC} = 30^{\circ}\text{C/W}$ .

<sup>&</sup>lt;sup>1</sup>This board can be used as a stand-alone evaluation board or in conjunction with the EVAL-CONTROL BRD2 for evaluation/demonstration purposes.

<sup>&</sup>lt;sup>2</sup>This board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators.

#### PIN FUNCTION DESCRIPTIONS

| Pin No.  | Mnemonic     | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | AGND         | P    | Analog Power Ground Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2        | AVDD         | P    | Input Analog Power Pins. Nominally 5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3, 6, 7, | NC           |      | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 40–42,   |              |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 44–48    |              |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4        | BYTESWAP     | DI   | Parallel Mode Selection (8/16 Bit). When LOW, the LSB is output on D[7:0] and the MSB is output on D[15:8]. When HIGH, the LSB is output on D[15:8] and the MSB is output on D[7:0].                                                                                                                                                                                                                                                                                                                        |
| 5        | OB/2C        | DI   | Straight Binary/Binary Two's Complement. When OB/2C is HIGH, the digital output is straight binary; when LOW, the MSB is inverted resulting in a two's complement output from its internal shift register.                                                                                                                                                                                                                                                                                                  |
| 8        | SER/PAR      | DI   | Serial/Parallel Selection Input. When LOW, the parallel port is selected; when HIGH, the serial interface mode is selected and some bits of the DATA bus are used as a serial port.                                                                                                                                                                                                                                                                                                                         |
| 9, 10    | DATA[0:1]    | DO   | Bit 0 and Bit 1 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs are in high impedance.                                                                                                                                                                                                                                                                                                                                                                                            |
| 11, 12   | DATA[2:3] or | DI/O | When SER/PAR is LOW, these outputs are used as Bit 2 and Bit 3 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | DIVSCLK[0:1] |      | When SER/PAR is HIGH, EXT/INT is LOW and RDC/SDIN is LOW which is the serial master read after convert mode. These inputs, part of the serial port, are used to slow down, if desired, the internal serial clock which clocks the data output. In the other serial modes, these inputs are not used.                                                                                                                                                                                                        |
| 13       | DATA[4]      | DI/O | When SER/PAR is LOW, this output is used as the Bit 4 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          | or EXT/INT   |      | When SER/PAR is HIGH, this input, part of the serial port, is used as a digital select input for choosing the internal or an external data clock. With EXT/INT tied LOW, the internal clock is selected on SCLK output. With EXT/INT set to a logic HIGH, output data is synchronized to an external clock signal connected to the SCLK input.                                                                                                                                                              |
| 14       | DATA[5]      | DI/O | When SER/PAR is LOW, this output is used as the Bit 5 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          | or INVSYNC   |      | When SER/PAR is HIGH, this input, part of the serial port, is used to select the active state of the SYNC signal. When LOW, SYNC is active HIGH. When HIGH, SYNC is active LOW.                                                                                                                                                                                                                                                                                                                             |
| 15       | DATA[6]      | DI/O | When SER/PAR is LOW, this output is used as the Bit 6 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          | or INVSCLK   |      | When SER/PAR is HIGH, this input, part of the serial port, is used to invert the SCLK signal. It is active in both master and slave mode.                                                                                                                                                                                                                                                                                                                                                                   |
| 16       | DATA[7]      | DI/O | When SER/PAR is LOW, this output is used as the Bit 7 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          | or RDC/SDIN  |      | When SER/PAR is HIGH, this input, part of the serial port, is used as either an external data input or a read mode selection input depending on the state of EXT/INT.                                                                                                                                                                                                                                                                                                                                       |
|          |              |      | When EXT/INT is HIGH, RDC/SDIN could be used as a data input to daisy chain the conversion results from two or more ADCs onto a single SDOUT line. The digital data level on SDIN is output on DATA with a delay of 16 SCLK periods after the initiation of the read sequence. When EXT/INT is LOW, RDC/SDIN is used to select the read mode. When RDC/SDIN is HIGH, the data is output on SDOUT during conversion. When RDC/SDIN is LOW, the data is output on SDOUT only when the conversion is complete. |
| 17       | OGND         | P    | Input/Output Interface Digital Power Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 18       | OVDD         | P    | Input/Output Interface Digital Power. Nominally at the same supply than the supply of the host interface (5 V or 3 V).                                                                                                                                                                                                                                                                                                                                                                                      |
| 19       | DVDD         | P    | Digital Power. Nominally at 5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 20       | DGND         | P    | Digital Power Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### PIN FUNCTION DESCRIPTIONS (continued)

| Pin No. | Mnemonic               | Type | Description                                                                                                                                                                                                                  |
|---------|------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21      | DATA[8]                | DO   | When SER/PAR is LOW, this output is used as the Bit 8 of the Parallel Port Data Output Bus.                                                                                                                                  |
|         | or SDOUT               |      | When SER/PAR is HIGH, this output, part of the serial port, is used as a serial data output                                                                                                                                  |
|         |                        |      | synchronized to SCLK. Conversion results are stored in an on-chip register. The AD7675                                                                                                                                       |
|         |                        |      | provides the conversion result, MSB first, from its internal shift register. The DATA                                                                                                                                        |
|         |                        |      | format is determined by the logic level of OB/2C. In serial mode, when $EXT/\overline{INT}$ is LOW, SDOUT is valid on both edges of SCLK. In serial mode, when $EXT/\overline{INT}$ is HIGH: If                              |
|         |                        |      | INVSCLK is LOW, SDOUT is updated on SCLK rising edge and valid on the next falling                                                                                                                                           |
|         |                        |      | edge. If INVSCLK is HIGH, SDOUT is updated on SCLK falling edge and valid on the next                                                                                                                                        |
|         |                        |      | rising edge.                                                                                                                                                                                                                 |
| 22      | DATA[9]                | DI/O | When SER $\overline{PAR}$ is LOW, this output is used as the Bit 9 of the Parallel Port Data Output Bus.                                                                                                                     |
|         | or SCLK                |      | When SER/PAR is HIGH, this pin, part of the serial port, is used as a serial data clock input                                                                                                                                |
|         |                        |      | or output, dependent upon the logic state of the EXT/INT pin. The active edge where the                                                                                                                                      |
| 22      | DATA[10]               | DO   | data SDOUT is updated depends upon the logic state of the INVSCLK pin.                                                                                                                                                       |
| 23      | DATA[10]<br>or SYNC    | DO   | When SER $\overline{PAR}$ is LOW, this output is used as the Bit 10 of the Parallel Port Data Output Bus. When SER $\overline{PAR}$ is HIGH, this output, part of the serial port, is used as a digital output frame         |
|         | or 31NC                |      | synchronization for use with the internal data clock (EXT/INT = Logic LOW). When a read                                                                                                                                      |
|         |                        |      | sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and remains HIGH                                                                                                                                               |
|         |                        |      | while SDOUT output is valid. When a read sequence is initiated and INVSYNC is HIGH,                                                                                                                                          |
|         |                        |      | SYNC is driven LOW and remains LOW while SDOUT output is valid.                                                                                                                                                              |
| 24      | DATA[11]               | DO   | When SER/PAR is LOW, this output is used as the Bit 11 of the Parallel Port Data Output Bus.                                                                                                                                 |
|         | or RDERROR             |      | When SER/PAR is HIGH and EXT/INT is HIGH, this output, part of the serial port, is used                                                                                                                                      |
|         |                        |      | as an incomplete read error flag. In slave mode, when a data read is started and not complete when the following conversion is complete, the current data is lost and RDERROR is pulsed high.                                |
| 25–28   | DATA[12:15]            | DO   | Bit 12 to Bit 15 of the Parallel Port Data output bus. These pins are always outputs regardless                                                                                                                              |
| 25 20   | [57177[12.15]          | Do   | of the state of SER/PAR.                                                                                                                                                                                                     |
| 29      | BUSY                   | DO   | Busy Output. Transitions HIGH when a conversion is started, and remains HIGH until the                                                                                                                                       |
|         |                        |      | conversion is complete and the data is latched into the on-chip shift register. The falling edge                                                                                                                             |
|         |                        | _    | of BUSY could be used as a data ready clock signal.                                                                                                                                                                          |
| 30      | DGND                   | P    | Must be tied to digital ground.                                                                                                                                                                                              |
| 31      | $\overline{\text{RD}}$ | DI   | Read Data. When $\overline{CS}$ and $\overline{RD}$ are both LOW, the interface parallel or serial output bus is enabled.                                                                                                    |
| 32      | CS                     | DI   | Chip Select. When $\overline{CS}$ and $\overline{RD}$ are both LOW, the interface parallel or serial output bus is enabled. $\overline{CS}$ is also used to gate the external serial clock.                                  |
| 33      | RESET                  | DI   | Reset Input. When set to a logic HIGH, reset the AD7675. Current conversion if any is aborted.                                                                                                                               |
| 34      | PD                     | DI   | Power-Down Input. When set to a logic HIGH, power consumption is reduced and conver-                                                                                                                                         |
|         |                        |      | sions are inhibited after the current one is completed.                                                                                                                                                                      |
| 35      | CNVST                  | DI   | Start Conversion. If <u>CNVST</u> is HIGH when the acquisition phase (t <sub>8</sub> ) is complete, the next                                                                                                                 |
|         |                        |      | falling edge on $\overline{\text{CNVST}}$ puts the internal sample/hold into the hold state and initiates a conversion. This mode is the most appropriate if low sampling jitter is desired. If $\overline{\text{CNVST}}$ is |
|         |                        |      | LOW when the acquisition phase $(t_8)$ is complete, the internal sample/hold is put into the hold                                                                                                                            |
|         |                        |      | state and a conversion is immediately started.                                                                                                                                                                               |
| 36      | AGND                   | P    | Must be tied to analog ground.                                                                                                                                                                                               |
| 37      | REF                    | AI   | Reference Input Voltage                                                                                                                                                                                                      |
| 38      | REFGND                 | AI   | Reference Input Analog Ground                                                                                                                                                                                                |
| 39      | IN-                    | AI   | Differential Negative Analog Input                                                                                                                                                                                           |
| 43      | IN+                    | AI   | Differential Positive Analog Input                                                                                                                                                                                           |

NOTES
AI = Analog Input
DI = Digital Input
DI/O = Bidirectional Digital
DO = Digital Output
P = Power

### PIN CONFIGURATION

48-Lead LQFP (ST-48)



## DEFINITION OF SPECIFICATIONS INTEGRAL NONLINEARITY ERROR (INL)

Integral Nonlinearity is the maximum deviation of a straight line drawn through the transfer function of the actual ADC. The deviation is measured from the middle of each code.

#### **DIFFERENTIAL NONLINEARITY ERROR (DNL)**

In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

#### +FULL-SCALE ERROR

The last transition (from  $011\ldots10$  to  $011\ldots11$  in two's complement coding) should occur for an analog voltage  $1\ 1/2\ LSB$  below the nominal +full scale (+2.499886 V for the  $\pm 2.5\ V$  range). The +full-scale error is the deviation of the actual level of the last transition from the ideal level.

#### -FULL-SCALE ERROR

The first transition (from  $100\dots00$  to  $100\dots01$  in two's complement coding) should occur for an analog voltage 1 1/2 LSB above the nominal –full scale (–2.499962 V for the  $\pm 2.5$  V range). The –full-scale error is the deviation of the actual level of the last transition from the ideal level.

#### **BIPOLAR ZERO ERROR**

The bipolar zero error is the difference between the ideal midscale input voltage (0 V) and the actual voltage producing the midscale output code.

#### SPURIOUS FREE DYNAMIC RANGE (SFDR)

The difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

#### **EFFECTIVE NUMBER OF BITS (ENOB)**

ENOB is a measurement of the resolution with a sine wave input. It is related to S/(N+D) by the following formula:

$$ENOB = \left( S / \left[ N + D \right]_{dB} - 1.76 \right) / 6.02$$

and is expressed in bits.

#### TOTAL HARMONIC DISTORTION (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

#### SIGNAL-TO-NOISE RATIO (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

#### SIGNAL-TO-(NOISE + DISTORTION) RATIO (S/[N+D])

S/(N+D) is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/(N+D) is expressed in decibels.

#### APERTURE DELAY

Aperture delay is a measure of the acquisition performance and is measured from the falling edge of the CNVST input to when the input signal is held for a conversion.

#### TRANSIENT RESPONSE

The time required for the AD7675 to achieve its rated accuracy after a full-scale step function is applied to its input.

## **AD7675**—Typical Performance Characteristics



TPC 1. Integral Nonlinearity vs. Code



TPC 4. Histogram of 16,384 Conversions of a DC Input at the Code Center



TPC 2. Histogram of 16,384 Conversions of a DC Input at the Code Transition



TPC 5. Typical Negative INL Distribution (40 Units)



TPC 3. Typical Positive INL Distribution (40 Units)



TPC 6. FFT Plot



TPC 7. SNR, S/(N+D), and ENOB vs. Frequency



TPC 8. SNR and S/(N+D) vs. Input Level



TPC 9. SNR, THD vs. Temperature



TPC 10. Typical Delay vs. Load Capacitance C<sub>L</sub>



TPC 11. Operating Currents vs. Sample Rate



TPC 12. Power-Down Operating Currents vs. Temperature



Figure 3. ADC Simplified Schematic

#### CIRCUIT INFORMATION

The AD7675 is a fast, low-power, single-supply, precise 16-bit analog-to-digital converter (ADC). The AD7675 is capable of converting 100,000 samples per second (100 kSPS) and allows power saving between conversions. When operating at 100 SPS, for example, it consumes typically only 15  $\mu$ W. This feature makes the AD7675 ideal for battery-powered applications.

The AD7675 provides the user with an on-chip track/hold, successive approximation ADC that does not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications.

The AD7675 can be operated from a single 5 V supply and be interfaced to either 5 V or 3 V digital logic. It is housed in a 48-lead LQFP package that combines space savings and allows flexible configurations as either serial or parallel interface. The AD7675 is pin-to-pin compatible with the AD7660.

#### **CONVERTER OPERATION**

The AD7675 is a successive approximation analog-to-digital converter based on a charge redistribution DAC. Figure 3 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 16 binary-weighted capacitors that are connected to the two comparator inputs.

During the acquisition phase, terminals of the array tied to the comparator's input is connected to AGND via SW<sub>+</sub> and SW<sub>-</sub>. All independent switches are connected to the analog inputs. Thus, the capacitor arrays are used as sampling capacitors and acquire both analog signals.

When the acquisition phase is complete and the CNVST input goes or is low, a conversion phase is initiated. When the conversion phase begins, SW<sub>+</sub> and SW<sub>-</sub> are opened first. The two capacitor arrays are then disconnected from the inputs and

connected to the REFGND input. Therefore, the differential voltage between the output of IN+ and IN- captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced.

By switching each element of the capacitor array between REFGND or REF, the comparator input varies by binary weighted voltage steps ( $V_{REF}/2$ ,  $V_{REF}/4\ldots V_{REF}/65536$ ). The control logic toggles these switches, starting with the MSB first, in order to bring the comparator back into a balanced condition. After the completion of this process, the control logic generates the ADC output code and brings BUSY output low.

#### **Transfer Functions**

Using the OB/2C digital input, the AD7675 offers two output codings: straight binary and two's complement. The ideal transfer characteristic for the AD7675 is shown in Figure 4.



Figure 4. ADC Ideal Transfer Function



- NOTES
- 1. SEE VOLTAGE REFERENCE INPUT SECTION.
- 2. WITH THE RECOMMENDED VOLTAGE REFERENCES, CREF IS 47 µF. SEE CHAPTER VOLTAGE REFERENCE INPUT SECTION
- 3. OPTIONAL CIRCUITRY FOR HARDWARE GAIN CALIBRATION.
  4. THE AD8021 IS RECOMMENDED. SEE DRIVER AMPLIFIER CHOICE SECTION.
- 5. SEE ANALOG INPUT SECTION.
- 6. OPTION, SEE POWER SUPPLY SECTION
- 7. OPTIONAL LOW JITTER CNVST, SEE CONVERSION CONTROL SECTION.

Figure 5. Typical Connection Diagram. (±2.5 V Range Shown)

#### TYPICAL CONNECTION DIAGRAM

Figure 5 shows a typical connection diagram for the AD7675. Different circuitry shown on this diagram are optional and are discussed below.

#### **Analog Inputs**

Figure 6 shows a simplified analog input section of the AD7675.



Figure 6. AD7675 Simplified Analog Input

The diodes shown in Figure 6 provide ESD protection for the inputs. Care must be taken to ensure that the analog input signal never exceeds the absolute ratings on these inputs. This will cause these diodes to become forward-biased and start conducting current. These diodes can handle a forward-biased current of 120 mA maximum. This condition could eventually occur when

the input buffer's (U1) or (U2) supplies are different from AVDD. In such case, an input buffer with a short-circuit current limitation can be used to protect the part.

This analog input structure is a true differential structure. By using these differential inputs, signals common to both inputs are rejected, as shown in Figure 7, which represents the typical CMRR over frequency.



Figure 7. Analog Input CMRR vs. Frequency

During the acquisition phase, for ac signals, the AD7675 behaves like a one-pole RC filter consisting of the equivalent resistance R+, R-, and  $C_S$ . The resistors R+ and R- are typically 684  $\Omega$  and are lumped components made up of some serial resistors and the on-resistance of the switches. The capacitor  $C_S$  is typically 60 pF and is mainly the ADC sampling capacitor. This one pole filter with a typical -3 dB cutoff frequency of 3.9 MHz reduces undesirable aliasing effect and limits the noise coming from the inputs.

Because the input impedance of the AD7675 is very high, the AD7675 can be driven directly by a low impedance source without gain error. That allows users to put, as shown in Figure 5, an external one-pole RC filter between the output of the amplifier output and the ADC analog inputs to even further improve the noise filtering done by the AD7675 analog input circuit. However, the source impedance has to be kept low because it affects the ac performances, especially the total harmonic distortion. The maximum source impedance depends on the amount of total harmonic distortion (THD) that can be tolerated. The THD degrades proportionally to the source impedance.

#### Single to Differential Driver

For applications using unipolar analog signals, a single-ended to differential driver will allow for a differential input into the part. The schematic is shown in Figure 8.



Figure 8. Single-Ended to Differential Driver Circuit

This configuration, when provided an input signal of 0 to  $V_{\rm REF}$ , will produce a differential  $\pm 2.5~V$  with a common mode at 1.25 V.

If the application can tolerate more noise, the AD8138 can be used.

#### **Driver Amplifier Choice**

Although the AD7675 is easy to drive, the driver amplifier needs to meet at least the following requirements:

- The driver amplifier and the AD7675 analog input circuit have to be able to settle for a full-scale step of the capacitor array at a 16-bit level (0.0015%). In the amplifier's data sheet, the settling at 0.1% or 0.01% is more commonly specified. It could significantly differ from the settling time at 16-bit level and, therefore, it should be verified prior to the driver selection. The tiny op amp AD8021 which combines ultra low noise and a high gain bandwidth meets this settling time requirement even when used with a high gain up to 13.
- The noise generated by the driver amplifier needs to be kept as low as possible in order to preserve the SNR and transition noise performance of the AD7675. The noise coming from the driver is filtered by the AD7675 analog input circuit

one-pole, low-pass filter made by R+, R-, and  $C_S$ . The SNR degradation due to the amplifier is:

$$SNR_{LOSS} = 20LOG \left( \frac{28}{\sqrt{784 + \frac{\pi}{4} f_{-3 dB} (N e_N)^2}} \right)$$

where

 $f_{-3 dB}$  is the -3 dB input bandwidth of the AD7675 (3.9 MHz) or the cutoff frequency of the input filter if any is used.

N is the noise factor of the amplifier (1 if in buffer configuration)

 $e_N$  is the equivalent input noise voltage of the op amp in  $nV/(Hz)^{1/2}$ .

For instance, in the case of a driver with an equivalent input noise of 2 nV/NHz like the AD8021 and configured as a buffer, thus with a noise gain of +1, the SNR degrades by only 0.04 dB with the filter in Figure 5, and 0.07 dB without.

• The driver needs to have a THD performance suitable to that of the AD7675.

The AD8021 meets these requirements and is usually appropriate for almost all applications. The AD8021 needs an external compensation capacitor of 10 pF. This capacitor should have good linearity as an NPO ceramic or mica type.

The AD8022 could also be used where dual version is needed and gain of 1 is used.

The AD8132 or the AD8138 could also be used to generate a differential signal from a single-ended signal. When using the AD8138 with the filter in Figure 5, the SNR degrades by only 0.9 dB.

The AD829 is another alternative where high-frequency (above 100 kHz) performances are not required. In gain of 1, it requires an 82 pF compensation capacitor.

The AD8610 is also another option where low-bias current is needed in low-frequency applications.

The AD8519, OP162, or the OP184 could also be used.

#### Voltage Reference Input

The AD7675 uses an external 2.5 V voltage reference.

The voltage reference input REF of the AD7675 has a dynamic input impedance. Therefore, it should be driven by a low-impedance source with an efficient decoupling between REF and REFGND inputs. This decoupling depends on the choice of the voltage reference but usually consists of a 1  $\mu F$  ceramic capacitor and a low ESR tantalum capacitor connected to the REF and REFGND inputs with minimum parasitic inductance. 47  $\mu F$  is an appropriate value for the tantalum capacitor when used with one of the recommended reference voltages:

- The low-noise, low temperature drift ADR421 and AD780 voltage references
- The low-power ADR291 voltage reference
- The low-cost AD1582 voltage reference

For applications using multiple AD7675s, it is more effective to buffer the reference voltage with a low-noise, very stable op amp like the AD8031.

Care should also be taken with the reference temperature coefficient of the voltage reference which directly affects the full-scale accuracy if this parameter matters. For instance, a  $\pm 15$  ppm/°C tempco of the reference changes the full scale by  $\pm 1$  LSB/°C.

 $V_{REF}$ , as mentioned in the specification table, could be increased to AVDD - 1.85 V. The benefit here is the increased SNR obtained as a result of this increase. Since the input range is defined in terms of  $V_{REF}$ , this would essentially increase the range to make it a  $\pm 3$  V input range with an AVDD above 4.85 V. The theoretical improvement as a result of this increase in reference is 1.58 dB (20 log [3/2.5]). Due to the theoretical quantization noise, however, the observed improvement is approximately 1 dB. The AD780 can be selected with a 3 V reference voltage.

#### **Power Supply**

The AD7675 uses three sets of power supply pins: an analog 5 V supply AVDD, a digital 5 V core supply DVDD, and a digital input/output interface supply OVDD. The OVDD supply allows direct interface with any logic working between 2.7 V and 5.25 V. To reduce the number of supplies needed, the digital core (DVDD) can be supplied through a simple RC filter from the analog supply as shown in Figure 5. The AD7675 is independent of power supply sequencing and thus free from supply voltage induced latchup. Additionally, it is very insensitive to power supply variations over a wide frequency range as shown in Figure 9.



Figure 9. PSRR vs. Frequency

#### POWER DISSIPATION

The AD7675 automatically reduces its power consumption at the end of each conversion phase. During the acquisition phase, the operating currents are very low which allows a significant power saving when the conversion rate is reduced as shown in Figure 10. This feature makes the AD7675 ideal for very low-power battery applications.

It should be noted that the digital interface remains active even during the acquisition phase. To reduce the operating digital supply currents even further, the digital inputs need to be driven close to the power rails (i.e., DVDD and DGND) and OVDD should not exceed DVDD by more than 0.3 V.



Figure 10. Power Dissipation vs. Sample Rate

#### **CONVERSION CONTROL**

Figure 11 shows the detailed timing diagrams of the conversion process. The AD7675 is controlled by the signal  $\overline{CNVST}$  which initiates conversion. Once initiated, it cannot be restarted or aborted, even by the power-down input PD, until the conversion is complete. The  $\overline{CNVST}$  signal operates independently of  $\overline{CS}$  and  $\overline{RD}$  signals.



Figure 11. Basic Conversion Timing

For true sampling applications, the recommended operation of the  $\overline{CNVST}$  signal is as follows:

 $\overline{\text{CNVST}}$  must be held high from the previous falling edge of BUSY, and during a minimum delay corresponding to the acquisition time  $t_8$ ; then, when  $\overline{\text{CNVST}}$  is brought low, a conversion is initiated and BUSY signal goes high until the completion of the conversion. Although  $\overline{\text{CNVST}}$  is a digital signal, it should be designed with this special care with fast, clean edges and levels, with minimum overshoot and undershoot or ringing.

For applications where the SNR is critical, the  $\overline{\text{CNVST}}$  signal should have a very low jitter. Some solutions to achieve that are to use a dedicated oscillator for  $\overline{\text{CNVST}}$  generation or, at least, to clock it with a high-frequency low-jitter clock, as shown in Figure 5.



Figure 12. RESET Timing

For other applications, conversions can be automatically initiated. If  $\overline{\text{CNVST}}$  is held low when BUSY is low, the AD7675 controls the acquisition phase and then automatically initiates a new conversion. By keeping  $\overline{\text{CNVST}}$  low, the AD7675 keeps the conversion process running by itself. It should be noted that the analog input has to be settled when BUSY goes low. Also, at power-up,  $\overline{\text{CNVST}}$  should be brought low once to initiate the conversion process. In this mode, the AD7675 could sometimes run slightly faster than the guaranteed limit of 100 kSPS.

#### **DIGITAL INTERFACE**

The AD7675 has a versatile digital interface; it can be interfaced with the host system by using either a serial or parallel interface. The serial interface is multiplexed on the parallel data bus. The AD7675 digital interface also accommodates both 3 V or 5 V logic by simply connecting the OVDD supply pin of the AD7675 to the host system interface digital supply. Finally, by using the  $OB/\overline{2C}$  input pin, either two's complement or straight binary coding can be used.

The two signals  $\overline{CS}$  and  $\overline{RD}$  control the interface. When at least one of these signals is high, the interface outputs are in high impedance. Usually,  $\overline{CS}$  allows the selection of each AD7675 in multicircuits applications and is held low in a single AD7675 design.  $\overline{RD}$  is generally used to enable the conversion result on the data bus.



Figure 13. Master Parallel Data Timing for Reading (Continuous Read)

#### PARALLEL INTERFACE

The AD7675 is configured to use the parallel interface (Figure 13) when the SER/PAR is held low. The data can be read either after each conversion, which is during the next acquisition phase, or during the following conversion as shown, respectively, in Figure 14 and Figure 15. When the data is read during the conversion, however, it is recommended that it be read-only during the first half of the conversion phase. That avoids any potential feedthrough between voltage transients on the digital interface and the most critical analog conversion circuitry.



Figure 14. Slave Parallel Data Timing for Reading (Read after Convert)



Figure 15. Slave Parallel Data Timing for Reading (Read During Convert)

The BYTESWAP pin allows a glueless interface to an 8-bit bus. As shown in Figure 16, the LSB byte is output on D[7:0] and the MSB is output on D[15:8] when BYTESWAP is low. When BYTESWAP is high, the LSB and MSB bytes are swapped and the LSB is output on D[15:8] and the MSB is output on D[7:0]. By connecting BYTESWAP to an address line, the 16-bit data can be read in two bytes on either D[15:8] or D[7:0].



Figure 16. 8-Bit Parallel Interface

#### **SERIAL INTERFACE**

The AD7675 is configured to use the serial interface when the SER/PAR is held high. The AD7675 outputs 16 bits of data, MSB first, on the SDOUT pin. This data is synchronized with the 16 clock pulses provided on the SCLK pin.

#### **MASTER SERIAL INTERFACE**

#### Internal Clock

The AD7675 is configured to generate and provide the serial data clock SCLK when the EXT/INT pin is held low. The AD7675 also generates a SYNC signal to indicate to the host when the

serial data is valid. The serial clock SCLK and the SYNC signal can be inverted if desired. The output data is valid on both the rising and falling edge of the data clock. Depending on RDC/SDIN input, the data can be read after each conversion, or during the following conversion. Figure 17 and Figure 18 show the detailed timing diagrams of these two modes.

Usually, because the AD7675 has a longer acquisition phase than the conversion phase, the data is read immediately after conversion. That makes the mode master, read after conversion, the most recommended serial mode when it can be used.



Figure 17. Master Serial Data Timing for Reading (Read after Convert)



Figure 18. Master Serial Data Timing for Reading (Read Previous Conversion during Convert)

In read-after-conversion mode, it should be noted that, unlike in other modes, the signal BUSY returns low after the 16 data bits are pulsed out and not at the end of the conversion phase which results in a longer BUSY width.

In read-during-conversion mode, the serial clock and data toggle at appropriate instances which minimizes potential feedthrough between digital activity and the critical conversion decisions.

To accommodate slow digital hosts, the serial clock can be slowed down by using DIVSCLK.

#### SLAVE SERIAL INTERFACE External Clock

The AD7675 is configured to accept an externally supplied serial data clock on the SCLK pin when the EXT/ $\overline{\text{INT}}$  pin is held high. In this mode, several methods can be used to read the data. The external serial clock is gated by  $\overline{\text{CS}}$  and the data are output when both  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  are low. Thus, depending on  $\overline{\text{CS}}$ , the data can be read after each conversion or during the following conversion. The external clock can be either a continuous or discontinuous clock. A discontinuous clock can be either normally high or normally low when inactive. Figure 19 and Figure 20 show the detailed timing diagrams of these methods. Usually, because the AD7675 has a longer acquisition phase than the conversion phase, the data are read immediately after conversion.

While the AD7675 is performing a bit decision, it is important that voltage transients not occur on digital input/output pins or degradation of the conversion result could occur. This is particularly important during the second half of the conversion phase because the AD7675 provides error-correction circuitry that can correct for an improper bit decision made during the first half of

the conversion phase. For this reason, it is recommended that when an external clock is being provided, it is a discontinuous clock that is toggling only when BUSY is low or, more importantly, that it does not transition during the latter half of BUSY high.

#### External Discontinuous Clock Data Read after Conversion

This mode is the most recommended of the serial slave modes. Figure 19 shows the detailed timing diagrams of this method. After a conversion is complete, indicated by BUSY returning low, the result of this conversion can be read while both  $\overline{CS}$  and  $\overline{RD}$  are low. The data is shifted out, MSB first, with 16 clock pulses and is valid on both the rising and falling edge of the clock.

One of the advantages of this method is that the conversion performance is not degraded because there is no voltage transient on the digital interface during the conversion process.

Another advantage is the ability to read the data at any speed up to 40 MHz, which accommodates both slow digital host interface and the fastest serial reading.

Finally, in this mode only, the AD7675 provides a "daisy chain" feature using the RDC/SDIN input pin for cascading multiple converters together. This feature is useful for reducing component count and wiring connections when it is desired as it is, for instance, in isolated multiconverters applications.

An example of the concatenation of two devices is shown in Figure 21. Simultaneous sampling is possible by using a common  $\overline{\text{CNVST}}$  signal. It should be noted that the RDC/SDIN input is latched on the opposite edge of SCLK of the one used to shift out the data on SDOUT. Hence, the MSB of the "upstream" converter just follows the LSB of the "downstream" converter on the next SCLK cycle.



Figure 19. Slave Serial Data Timing for Reading (Read after Convert)

#### **External Clock Data Read During Conversion**

Figure 20 shows the detailed timing diagrams of this method. During a conversion, while both  $\overline{CS}$  and  $\overline{RD}$  are low, the result of the previous conversion can be read. The data is shifted out, MSB first, with 16 clock pulses, and is valid on both rising and falling edges of the clock. The 16 bits have to be read before the current conversion is complete. If that is not done, RDERROR is pulsed high and can be used to interrupt the host interface to prevent incomplete data reading. There is no "daisy chain" feature in this mode, and RDC/SDIN input should always be tied either high or low.

To reduce performance degradation due to digital activity, a fast discontinuous clock of 18 MHz at least is recommended to ensure that all the bits are read during the first half of the conversion phase. For this reason, this mode is more difficult to use.

#### MICROPROCESSOR INTERFACING

The AD7675 is ideally suited for traditional dc measurement applications supporting a microprocessor, and ac signal processing applications interfacing to a digital signal processor. The AD7675 is designed to interface either with a parallel 8-bit or

16-bit wide interface or with a general purpose serial port or I/O ports on a microcontroller. A variety of external buffers can be used with the AD7675 to prevent digital noise from coupling into the ADC. The following sections illustrate the use of the AD7675 with an SPI-equipped microcontroller, and the ADSP-21065L and ADSP-218x signal processors.

#### SPI Interface (MC68HC11)

Figure 22 shows an interface diagram between the AD7675 and an SPI-equipped microcontroller like the MC68HC11. To accommodate the slower speed of the microcontroller, the AD7675 acts as a slave device and data must be read after conversion. This mode also allows the "daisy chain" feature. The convert command could be initiated in response to an internal timer interrupt. The reading of output data, one byte at a time if necessary, could be initiated in response to the end-of-conversion signal (BUSY going low) using an interrupt line of the microcontroller. The Serial Peripheral Interface (SPI) on the MC68HC11 is configured for master mode (MSTR) = 1, Clock Polarity Bit (CPOL) = 0, Clock Phase Bit (CPHA) = 1 and SPI interrupt enable (SPIE) = 1 by writing to the SPI Control Register (SPCR). The IRQ is configured for edge-sensitive-only operation (IRQE = 1 in OPTION register).



Figure 20. Slave Serial Data Timing for Reading (Read Previous Conversion during Convert)



Figure 21. Two AD7675s in a "Daisy Chain" Configuration



Figure 22. Interfacing the AD7675 to SPI Interface

#### ADSP-21065L in Master Serial Interface

As shown in Figure 23, the AD7675 can be interfaced to the ADSP-21065L using the serial interface in master mode without any glue logic required. This mode combines the advantages of reducing the wire connections and the ability to read the data during or after conversion maximum speed transfer (DIVSCLK[0:1] both low).

The AD7675 is configured for the internal clock mode (EXT/ INT low) and acts, therefore, as the master device. The convert command can be generated by either an external low jitter oscillator or, as shown, by a FLAG output of the ADSP-21065L or by a frame output TFS of one serial port of the ADSP-21065L which can be used like a timer. The serial port on the ADSP-21065L is configured for external clock (IRFS = 0), rising edge active (CKRE = 1), external late framed sync signals (IRFS = 0, LAFS = 1, RFSR = 1) and active high (LRFS = 0). The serial port of the ADSP-21065L is configured by writing to its receive control register (SRCTL)—see ADSP-2106x SHARC User's Manual. Because the serial port within the ADSP-21065L will be seeing a discontinuous clock, an initial word reading has to be done after the ADSP-21065L has been reset to ensure that the serial port is properly synchronized to this clock during each following data read operation.



Figure 23. Interfacing to the ADSP-21065L Using the Serial Master Mode

#### **APPLICATION HINTS**

#### Layout

The AD7675 has very good immunity to noise on the power supplies as can be seen in Figure 21. However, care should still be taken with regard to grounding layout.

The printed circuit board that houses the AD7675 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. Digital and analog

ground planes should be joined in only one place, preferably underneath the AD7675, or, at least, as close as possible to the AD7675. If the AD7675 is in a system where multiple devices require analog to digital ground connections, the connection should still be made at one point only, a star ground point, which should be established as close as possible to the AD7675.

It is recommended that running digital lines under the device should be avoided as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7675 to avoid noise coupling. Fast switching signals like  $\overline{\text{CNVST}}$  or clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and should never run near analog signal paths. Crossover of digital and analog signals should be avoided. Traces on different but close layers of the board should run at right angles to each other. This will reduce the effect of feedthrough through the board.

The power supply lines to the AD7675 should use as large a trace as possible to provide low impedance paths and reduce the effect of glitches on the power supply lines. Good decoupling is also important to lower the supplies impedance presented to the AD7675 and reduce the magnitude of the supply spikes. Decoupling ceramic capacitors, typically 100 nF, should be placed on each power supplies pins AVDD, DVDD, and OVDD close to, and ideally right up against these pins and their corresponding ground pins. Additionally, low ESR 10  $\mu F$  capacitors should be located in the vicinity of the ADC to further reduce low-frequency ripple.

The DVDD supply of the AD7675 can be either a separate supply or come from the analog supply, AVDD, or from the digital interface supply, OVDD. When the system digital supply is noisy, or fast switching digital signals are present, it is recommended if no separate supply is available, to connect the DVDD digital supply to the analog supply AVDD through an RC filter as shown in Figure 5, and connect the system supply to the interface digital supply OVDD and the remaining digital circuitry. When DVDD is powered from the system supply, it is useful to insert a bead to further reduce high-frequency spikes.

The AD7675 has four different ground pins: REFGND, AGND, DGND, and OGND. REFGND senses the reference voltage and should be a low-impedance return to the reference because it carries pulsed currents. AGND is the ground to which most internal ADC analog signals are referenced. This ground must be connected with the least resistance to the analog ground plane. DGND must be tied to the analog or digital ground plane depending on the configuration. OGND is connected to the digital system ground.

The layout of the decoupling of the reference voltage is important. The decoupling capacitor should be close to the ADC and connected with short and large traces to minimize parasitic inductances.

#### **Evaluating the AD7675 Performance**

A recommended layout for the AD7675 is outlined in the evaluation board for the AD7675. The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the Eval-Control BRD2.

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 48-Lead Quad Flatpack (LQFP) (ST-48)



PRINTED IN U.S.A.