

Data sheet acquired from Cypress Semiconductor Corporation. Data sheet modified to remove devices not offered.

CY74FCT2373T CY74FCT2573T

SCCS039 - September 1994 - Revised March 2000

# 8-Bit Latches

#### **Features**

- Function and pinout compatible with the fastest bipolar logic
- 25 $\Omega$  output series resistors to reduce transmission line refelection noise
- FCT-C speed at 4.7 ns max.
- Reduced V<sub>OH</sub> (typically=3.3V) versions of equivalent FCT functions
- Edge-rate control circuitry for significantly improved noise characteristics
- Power-off disable feature
- · Matched rise and fall times
- ESD > 2000V
- Fully compatible with TTL input and output logic levels

Sink current
 Source current
 12 mA
 15 mA

Extended commercial temp. range of -40°C to +85°C

## **Functional Description**

The FCT2373T and FCT2573T are 8-bit, high-speed CMOS TTL-compatible buffered latches with three-state outputs that are ideal for driving high-capacitance loads, such as memory and address buffers. On-chip  $25\Omega$  termination resistors have been added to the outputs to reduce system noise caused by reflections. FCT2373T can be used to replace FCT373T, and FCT2573T to replace FCT573T to reduce noise in an existing design.

When latch enable (LE) is HIGH, the flip-flops appear transparent to the data. Data that meets the required set-up times are latched when LE transitions from HIGH to LOW. Data appears on the bus when the output enable (OE) is LOW. When output enable is HIGH, the bus output is in the high impedance state. In this mode, data can still be entered into the latches.

The outputs are designed with a power-off disable feature to allow for live insertion of boards.

#### **Logic Symbol**



FCT2373T-1

## **Pin Configurations**



FCT2373T-4

## Logic Block Diagram









#### Function Table<sup>[1]</sup>

|    | Outputs |   |       |
|----|---------|---|-------|
| ŌĒ | LE      | D | 0     |
| L  | Н       | Н | Н     |
| L  | Н       | L | L     |
| L  | L       | Х | $Q_0$ |
| Н  | Х       | Х | Z     |

## Maximum Ratings<sup>[2, 3]</sup>

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature .....-65°C to +150°C

Ambient Temperature with

Power Applied ......-65°C to +135°C

| Supply Voltage to Ground Potential                     | -0.5V to +7.0V |
|--------------------------------------------------------|----------------|
| DC Input Voltage                                       | -0.5V to +7.0V |
| DC Output Voltage                                      | -0.5V to +7.0V |
| DC Output Current (Maximum Sink Current/F              | Pin) 120 mA    |
| Power Dissipation                                      | 0.5W           |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V         |

## **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | –40°C to +85°C         | 5V ± 5%         |

### **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                 | Test Conditions                                         | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit |
|------------------|---------------------------------------------|---------------------------------------------------------|------|----------------------------|------|------|
| V <sub>OH</sub>  | Output HIGH Voltage                         | V <sub>CC</sub> =Min., I <sub>OH</sub> =-15 mA          | 2.4  | 3.3                        |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | V <sub>CC</sub> =Min., I <sub>OL</sub> =12 mA           |      | 0.3                        | 0.55 | V    |
| R <sub>OUT</sub> | Output Resistance                           | V <sub>CC</sub> =Min., I <sub>OL</sub> =12 mA           | 20   | 28                         | 40   | Ω    |
| V <sub>IH</sub>  | Input HIGH Voltage                          |                                                         | 2.0  |                            |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage                           |                                                         |      |                            | 0.8  | V    |
| V <sub>H</sub>   | Hysteresis <sup>[6]</sup>                   | All inputs                                              |      | 0.2                        |      | V    |
| V <sub>IK</sub>  | Input Clamp Diode Voltage                   | V <sub>CC</sub> =Min., I <sub>IN</sub> =-18 mA          |      | -0.7                       | -1.2 | V    |
| I <sub>I</sub>   | Input HIGH Current                          | V <sub>CC</sub> =Max., V <sub>IN</sub> =V <sub>CC</sub> |      |                            | 5    | μΑ   |
| I <sub>IH</sub>  | Input HIGH Current                          | V <sub>CC</sub> =Max., V <sub>IN</sub> =2.7V            |      |                            | ±1   | μΑ   |
| I <sub>IL</sub>  | Input LOW Current                           | V <sub>CC</sub> =Max., V <sub>IN</sub> =0.5V            |      |                            | ±1   | μΑ   |
| I <sub>OZH</sub> | Off State HIGH-Level Output<br>Current      | V <sub>CC</sub> =Max., V <sub>OUT</sub> =2.7V           |      |                            | 10   | μА   |
| I <sub>OZL</sub> | Off State LOW-Level<br>Output Current       | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.5V           |      |                            | -10  | μА   |
| Ios              | Output Short Circuit Current <sup>[7]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.0V           | -60  | -120                       | -225 | mA   |
| I <sub>OFF</sub> | Power-Off Disable                           | V <sub>CC</sub> =0V, V <sub>OUT</sub> =4.5V             |      |                            | ±1   | μΑ   |

#### Notes:

- HIGH Voltage LevelLOW Voltage Level 1. H

  - = Don't Care
  - Z = HIGH Impedance
- $Q_n = Previous$  state of flip flops  $(Q_{n-1})$  Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either  $V_{CC}$  or ground.
- T<sub>A</sub> is the "instant on" case temperature.
- Typical values are at  $V_{CC}$ =5.0V,  $T_A$ =+25°C ambient.
- This parameter is specified but not tested.

  Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.



## Capacitance<sup>[6]</sup>

| Parameter        | Description        | Typ. <sup>[5]</sup> | Max. | Unit |
|------------------|--------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | 6                   | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | 8                   | 12   | pF   |

## **Power Supply Characteristics**

| Parameter        | Description                                    | Test Conditions                                                                                                                                                                                                                                                                                                                        | <b>Typ.</b> <sup>[5]</sup> | Max.                 | Unit       |
|------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|------------|
| I <sub>CC</sub>  | Quiescent Power Supply Current                 | $V_{CC}$ =Max., $V_{IN} \le 0.2V$ , $V_{IN} \ge V_{CC}$ -0.2V                                                                                                                                                                                                                                                                          | 0.1                        | 0.2                  | mA         |
| Δl <sub>CC</sub> | Quiescent Power Supply Current (TTL inputs)    | V <sub>CC</sub> =Max., V <sub>IN</sub> =3.4V, <sup>[8]</sup><br>f <sub>1</sub> =0, Outputs Open                                                                                                                                                                                                                                        | 0.5                        | 2.0                  | mA         |
| I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[9]</sup> | $V_{CC}=Max.$ , One Input Toggling, 50% Duty Cycle, Outputs Open, $\overline{OE}=GND$ , $V_{IN} \le 0.2V$ or $V_{IN} \ge V_{CC}-0.2V$                                                                                                                                                                                                  | 0.06                       | 0.12                 | mA/<br>MHz |
| I <sub>C</sub>   | Total Power Supply Current <sup>[10]</sup>     | $\begin{array}{l} V_{CC}\text{=}Max., 50\% \text{ Duty Cycle, Outputs Open,} \\ \underline{O}\text{ne Bit Toggling at } f_1\text{=}10 \text{ MHz,} \\ \overline{OE}\text{=}GND, LE\text{=}V_{CC}, \\ V_{IN}\text{\leq} 0.2\text{V or } V_{IN}\text{\geq} V_{CC}\text{-}0.2\text{V} \end{array}$                                        | 0.7                        | 1.4                  | mA         |
|                  |                                                | V <sub>CC</sub> =Max., 50% Duty Cycle, Outputs Open,<br>One Bit Toggling at f <sub>1</sub> =10 MHz,<br>OE=GND, LE=V <sub>CC</sub> ,V <sub>IN</sub> =3.4V or V <sub>IN</sub> =GND                                                                                                                                                       | 1.0                        | 2.4                  | mA         |
|                  |                                                | $\begin{array}{c} V_{CC}\text{=}Max., 50\% \text{ Duty Cycle, Outputs Open,} \\ \underline{\text{Eight Bits Toggling at f}_1\text{=}2.5 \text{ MHz,}} \\ \overline{\text{OE}\text{=}\text{GND, LE}\text{=}V_{CC},} \\ V_{\text{IN}}\text{\leq} 0.2\text{V or V}_{\text{IN}}\text{\geq}V_{\text{CC}}\text{=}0.2\text{V} \\ \end{array}$ | 1.3                        | 2.6 <sup>[11]</sup>  | mA         |
|                  |                                                | V <sub>CC</sub> =Max., 50% Duty Cycle, Outputs Open,<br>Eight Bits Toggling at f <sub>1</sub> =2.5 MHz,<br>OE=GND, LE=V <sub>CC</sub> , V <sub>IN</sub> =3.4V or V <sub>IN</sub> =GND                                                                                                                                                  | 3.3                        | 10.6 <sup>[11]</sup> | mA         |

Notes:
8. Per TTL driven input (V<sub>IN</sub>=3.4V); all other inputs at V<sub>CC</sub> or GND.
9. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
10. I<sub>C</sub> = I<sub>QCHSCENT</sub> + I<sub>INPUTS</sub> + I<sub>DYNAMIC</sub> I<sub>CC</sub> = I<sub>CC+ΔI<sub>CC</sub>D<sub>N</sub>N<sub>T</sub>+I<sub>CCD</sub>(f<sub>0</sub>/2 + f<sub>1</sub>N<sub>1</sub>) I<sub>CC</sub> = Quiescent Current with CMOS input levels ΔI<sub>CC</sub> = Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V) D<sub>H</sub> = Duty Cycle for TTL inputs HIGH N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub> I<sub>CCD</sub> = Dynamic Current caused by an input transition pair (HLH or LHL) f<sub>0</sub> = Clock frequency for registered devices, otherwise zero f<sub>1</sub> = Input signal frequency N<sub>1</sub> = Number of inputs changing at f<sub>1</sub> All currents are in milliamps and all frequencies are in megahertz.
11. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested.
</sub>



# **Switching Characteristics** Over the Operating Range<sup>[12]</sup>

|                                      |                                  | CY74FC |      | CY74FCT<br>CY74FCT |      | CY74FCT2373CT<br>CY74FCT2573CT |      |      | Fig.                        |
|--------------------------------------|----------------------------------|--------|------|--------------------|------|--------------------------------|------|------|-----------------------------|
| Parameter                            | Description                      | Min.   | Max. | Min.               | Max. | Min.                           | Max. | Unit | Fig.<br>No. <sup>[13]</sup> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay D to O         | 1.5    | 8.0  | 1.5                | 5.2  | 1.5                            | 4.2  | ns   | 1, 3                        |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay LE to O        | 2.0    | 13.0 | 2.0                | 8.5  | 2.0                            | 5.5  | ns   | 1, 5                        |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time               | 1.5    | 11.0 | 1.5                | 6.5  | 1.5                            | 5.5  | ns   | 1, 7, 8                     |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time              | 1.5    | 7.0  | 1.5                | 5.5  | 1.5                            | 5.0  | ns   | 1, 7, 8                     |
| t <sub>S</sub>                       | Set-Up Time, HIGH to LOW D to LE | 2.0    |      | 2.0                |      | 2.0                            |      | ns   | 9                           |
| t <sub>H</sub>                       | Hold Time, HIGH to LOW D to LE   | 1.5    |      | 1.5                |      | 1.5                            |      | ns   | 9                           |
| t <sub>W</sub>                       | LE Pulse Width HIGH              | 6.0    |      | 5.0                |      | 5.0                            |      | ns   | 5                           |

Minimum limits are specified but not tested on Propagation Delays.
 See "Parameter Measurement Information" in the General Information section.

# **Ordering Information**

| Speed (ns) | Ordering Code         | Package<br>Name | Package Type                  | Operating<br>Range |
|------------|-----------------------|-----------------|-------------------------------|--------------------|
| 4.2        | CY74FCT2373CTQCT      | Q5              | 20-Lead (150-Mil) QSOP        | Commercial         |
|            | CY74FCT2373CTSOC/SOCT | S5              | 20-Lead (300-Mil) Molded SOIC |                    |
| 5.2        | CY74FCT2373ATQCT      | Q5              | 20-Lead (150-Mil) QSOP        | Commercial         |
|            | CY74FCT2373ATSOC/SOCT | S5              | 20-Lead (300-Mil) Molded SOIC |                    |
| 8.0        | CY74FCT2373TQCT       | Q5              | 20-Lead (150-Mil) QSOP        | Commercial         |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code         | Package<br>Name | Package Type                  | Operating<br>Range |
|---------------|-----------------------|-----------------|-------------------------------|--------------------|
| 4.2           | CY74FCT2573CTQCT      | Q5              | 20-Lead (150-Mil) QSOP        | Commercial         |
|               | CY74FCT2573CTSOC/SOCT | S5              | 20-Lead (300-Mil) Molded SOIC |                    |
| 5.2           | CY74FCT2573ATQCT      | Q5              | 20-Lead (150-Mil) QSOP        | Commercial         |
| 8.0           | CY74FCT2573TSOC/SOCT  | S5              | 20-Lead (300-Mil) Molded SOIC | Commercial         |

Document #: 38-00338-B



## **Package Diagrams**

#### 20-Lead Quarter Size Outline Q5







DIMENSIONS IN INCHES  $\frac{\text{MIN.}}{\text{MAX.}}$  LEAD COPLANARITY 0.004 MAX.

## 20-Lead (300-Mil) Molded SOIC S5



DIMENSIONS IN INCHES MIN. MAX.
LEAD COPLANARITY 0.004 MAX.





#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated