

SCCS033 - May 1994 - Revised March 2000

# 8-/9-/10-Bit Bus Interface Registers

### **Features**

- Function, pinout, and drive compatible with FCT, F, and Am29821/23/25 logic
- FCT-C speed at 6.0 ns max. FCT-B speed at 7.5 ns max.
- Reduced V<sub>OH</sub> (typically = 3.3V) versions of equivalent FCT functions
- Edge-rate control circuitry for significantly improved noise characteristics
- Power-off disable feature
- Matched rise and fall times
- Fully compatible with TTL input and output logic levels
- ESD > 2000V
- Sink current 64 mA Source current 32 mA
- High-speed parallel registers with positive edge-triggered D-type flip-flops
- Buffered common clock enable (EN) and asynchronous clear input (CLR)
- Extended commercial range of -40°C to +85°C

### **Functional Description**

These bus interface registers are designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider address/data paths or buses carrying parity. The FCT821T is a buffered, 10-bit wide version of the popular FCT374 function. The FCT823T is a 9-bit wide buffered register with clock enable ( $\overline{\text{EN}}$ ) and clear ( $\overline{\text{CLR}}$ ) ideal for parity bus interfacing in high-performance microprogrammed systems. The FCT825T is an 8-bit buffered register with all the FCT823T controls plus multiple enables ( $\overline{\text{OE}}_1$ ,  $\overline{\text{OE}}_2$ ,  $\overline{\text{OE}}_3$ ) to allow multiuser control of the interface, e.g.,  $\overline{\text{CS}}$ , DMA, and RD/WR. They are ideal for use as an output port requiring high  $I_{\text{OL}}/I_{\text{OH}}$ .

These devices are designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state and are designed with a power-off disable feature to allow for live insertion of boards.



### Note:

1. Not on FCT821.





# **Logic Diagrams**

## FCT821T (10-Bit Register)



# **Pin Configurations**



## FCT823T (9-Bit Register)





## FCT825T (8-Bit Register)







## **Pin Description**

| Name | I/O | Description                                                                                                                                                                                                                                                          |
|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D    | I   | The D flip-flop data inputs.                                                                                                                                                                                                                                         |
| CLR  | I   | When $\overline{\text{CLR}}$ is LOW and $\overline{\text{OE}}$ is LOW, the Q outputs are LOW. When $\overline{\text{CLR}}$ is HIGH, data can be entered into the register.                                                                                           |
| СР   | 0   | Clock Pulse for the register; enters data into the register on the LOW-to-HIGH transition.                                                                                                                                                                           |
| Υ    | 0   | The register three-state outputs.                                                                                                                                                                                                                                    |
| ĒN   | I   | Clock Enable. When $\overline{\text{EN}}$ is LOW, data on the D input is transferred to the Q output on the LOW-to-HIGH clock transition. When $\overline{\text{EN}}$ is HIGH, the Q outputs do not change state, regardless of the data or clock input transitions. |
| ŌĒ   | I   | Output Control. When $\overline{OE}$ is HIGH, the Y outputs are in the high-impedance state. When $\overline{OE}$ is LOW, the TRUE register data is present at the Y outputs.                                                                                        |

### Function Table<sup>[2]</sup>

|                  |             | Inputs      |             |             | Internal    | Outputs          |          |
|------------------|-------------|-------------|-------------|-------------|-------------|------------------|----------|
| ŌĒ               | CLR         | EN          | D           | СР          | Q           | Y                | Function |
| H<br>H           | H<br>H      | L<br>L      | L<br>H      | 7           | L<br>H      | Z<br>Z           | High Z   |
| H<br>L           | L<br>L      | X<br>X      | X<br>X      | X<br>X      | L<br>L      | Z<br>L           | Clear    |
| H<br>L           | H<br>H      | H<br>H      | X<br>X      | X<br>X      | NC<br>NC    | Z<br>NC          | Hold     |
| H<br>H<br>L<br>L | H<br>H<br>H | L<br>L<br>L | L<br>H<br>L | 1<br>1<br>1 | L<br>H<br>L | Z<br>Z<br>L<br>H | Load     |

# **Maximum Ratings**<sup>[3,4]</sup>

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C

Ambient Temperature with Power Applied ...... -65°C to +135°C

Supply Voltage to Ground Potential ..... -0.5V to +7.0V DC Input Voltage ..... -0.5V to +7.0V DC Output Voltage...... -0.5V to +7.0V

| DC Output Current (Maximum Sink Current/Pin) | 120 mA |
|----------------------------------------------|--------|
| Power Dissipation                            | 0.5W   |
| Static Discharge Voltage                     | >2001V |
| (per MIL-STD-883, Method 3015)               |        |

## **Operating Range**

| Range      | Range | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|-------|------------------------|-----------------|
| Commercial | All   | –40°C to +85°C         | 5V ± 5%         |

### Notes:

- H = HIGH Voltage Level, L = LOW Voltage Level, X = Don't Care, NC = No Change,  $\ ^{\int}$  = LOW-to-HIGH Transition, Z = HIGH Impedance. Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either  $V_{CC}$  or ground.



## **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                 | Test Conditions                                 | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit |
|------------------|---------------------------------------------|-------------------------------------------------|------|----------------------------|------|------|
| V <sub>OH</sub>  | Output HIGH Voltage                         | $V_{CC} = Min., I_{OH} = -32 \text{ mA}$        | 2.0  |                            |      | V    |
| V <sub>OH</sub>  | Output HIGH Voltage                         | $V_{CC} = Min., I_{OH} = -15 \text{ mA}$        | 2.4  | 3.3                        |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | V <sub>CC</sub> = Min., I <sub>OL</sub> = 64 mA |      | 0.3                        | 0.55 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                          |                                                 | 2.0  |                            |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage                           |                                                 |      |                            | 0.8  | V    |
| V <sub>H</sub>   | Hysteresis <sup>[6]</sup>                   | All inputs                                      |      | 0.2                        |      | V    |
| V <sub>IK</sub>  | Input Clamp Diode Voltage                   | $V_{CC} = Min., I_{IN} = -18 \text{ mA}$        |      | -0.7                       | -1.2 | V    |
| I <sub>I</sub>   | Input HIGH Current                          | $V_{CC} = Max., V_{IN} = V_{CC}$                |      |                            | 5    | μΑ   |
| I <sub>IH</sub>  | Input HIGH Current                          | $V_{CC} = Max., V_{IN} = 2.7V$                  |      |                            | ±1   | μΑ   |
| I <sub>IL</sub>  | Input LOW Current                           | $V_{CC} = Max., V_{IN} = 0.5V$                  |      |                            | ±1   | μΑ   |
| l <sub>OZH</sub> | Off State HIGH-Level Output Current         | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 2.7V |      |                            | 10   | μΑ   |
| I <sub>OZL</sub> | Off State LOW-Level<br>Output Current       | $V_{CC} = Max., V_{OUT} = 0.5V$                 |      |                            | -10  | μΑ   |
| I <sub>OS</sub>  | Output Short Circuit Current <sup>[7]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0V | -60  | -120                       | -225 | mA   |
| I <sub>OFF</sub> | Power-Off Disable                           | V <sub>CC</sub> = 0V, V <sub>OUT</sub> = 4.5V   |      |                            | ±1   | μΑ   |

# Capacitance<sup>[6]</sup>

| Parameter        | Description        | Typ. <sup>[5]</sup> | Max. | Unit |
|------------------|--------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | 5                   | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | 9                   | 12   | pF   |

- Typical values are at V<sub>CC</sub>=5.0V, T<sub>A</sub>=+25°C ambient.
   This parameter is specified but not tested.
   Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.



# **Power Supply Characteristics**

| Parameter        | Description                                         | Test Conditions                                                                                                                                                                                                  | <b>Typ.</b> <sup>[5]</sup> | Max.                 | Unit   |
|------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|--------|
| I <sub>CC</sub>  | Quiescent Power Supply<br>Current                   | V <sub>CC</sub> =Max., V <sub>IN</sub> ≤0.2V, V <sub>IN</sub> ≥V <sub>CC</sub> -0.2V                                                                                                                             | 0.1                        | 0.2                  | mA     |
| $\Delta I_{CC}$  | Quiescent Power Supply<br>Current (TTL inputs HIGH) | V <sub>CC</sub> =Max., V <sub>IN</sub> =3.4V, <sup>[8]</sup><br>f <sub>1</sub> =0, Outputs Open                                                                                                                  | 0.5                        | 2.0                  | mA     |
| I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[9]</sup>      | V <sub>CC</sub> =Max., One Bit Toggling, 50% Duty Cycle,<br>Outputs Open, OE=EN=GND,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V                                                          | 0.06                       | 0.12                 | mA/MHz |
| I <sub>C</sub>   | Total Power Supply Current <sup>[10]</sup>          | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz, 50% Duty Cycle,<br>Outputs Open, One Bit Toggling<br>at f <sub>1</sub> =5 MHz, OE=EN=GND,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V      | 0.7                        | 1.4                  | mA     |
|                  |                                                     | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz, 50% Duty Cycle,<br>Outputs Open, One Bit Toggling at f <sub>1</sub> =5 MHz,<br>OE=EN=GND, V <sub>IN</sub> =3.4V or V <sub>IN</sub> =GND                           | 1.2                        | 3.4                  | mA     |
|                  |                                                     | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz, 50% Duty Cycle,<br>Outputs Open, Eight Bits Toggling<br>at f <sub>1</sub> =2.5 MHz, OE=EN=GND,<br>V <sub>IN</sub> ≤0.2V or V <sub>IN</sub> ≥V <sub>CC</sub> -0.2V | 1.6                        | 3.2 <sup>[11]</sup>  | mA     |
|                  |                                                     | $V_{CC}=Max.$ , $f_0=10$ MHz,50% Duty Cycle,<br>Outputs Open, Eight Bits Toggling<br>at $f_1=2.5$ MHz, $\overline{OE}=\overline{EN}=GND$ ,<br>$V_{IN}=3.4V$ or $V_{IN}=GND$                                      | 3.9                        | 12.2 <sup>[11]</sup> | mA     |

- Notes:
  8. Per TTL driven input (V<sub>IN</sub>=3.4V); all other inputs at V<sub>CC</sub> or GND.
  9. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
  10. I<sub>C</sub> = I<sub>QUIESCENT</sub> + I<sub>INPUTS</sub> + I<sub>DYNAMIC</sub>
  I<sub>C</sub> = Quiescent Current with CMOS input levels
  ΔI<sub>CC</sub> = Quiescent Current with CMOS input levels
  ΔI<sub>CC</sub> = Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V)
  D<sub>H</sub> = Duty Cycle for TTL inputs HIGH
  N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>
  I<sub>CCD</sub> = Dynamic Current caused by an input transition pair (HLH or LHL)
  f<sub>0</sub> = Clock frequency for registered devices, otherwise zero
  f<sub>1</sub> = Input signal frequency
  N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>
  All currents are in milliamps and all frequencies are in megahertz.
  11. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested.



# Switching Characteristics Over the Operating Range<sup>[12]</sup>

|                                      |                                                       |                                               | CY74FCT<br>CY74FCT | Γ823AT | CY74FC<br>CY74FC<br>CY74FC | T823BT | CY74FCT<br>CY74FCT | Г823CT |      |                          |
|--------------------------------------|-------------------------------------------------------|-----------------------------------------------|--------------------|--------|----------------------------|--------|--------------------|--------|------|--------------------------|
|                                      |                                                       |                                               | Commo              | ercial | Comm                       | ercial | Comm               | ercial |      |                          |
| Param.                               | Description                                           | Test Load                                     | Min.               | Max.   | Min.                       | Max.   | Min.               | Max.   | Unit | Fig. No. <sup>[13]</sup> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CP to Y, (OE=LOW)                | $C_L=50 \text{ pF}$ $R_L=500\Omega$           |                    | 10.0   |                            | 7.5    |                    | 6.0    | ns   | 1, 5                     |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CP to Y, (OE=LOW) <sup>[6]</sup> | $C_L$ =300 pF $R_L$ =500 $\Omega$             |                    | 20.0   |                            | 15.0   |                    | 12.5   | ns   | 1, 5                     |
| t <sub>PLH</sub>                     | Propagation Delay CLR to Y                            | $C_L=50 \text{ pF}$<br>$R_L=500\Omega$        |                    | 14.0   |                            | 9.0    |                    | 8.0    | ns   | 1, 5                     |
| t <sub>PZH</sub>                     | Output Enable Time<br>OE to Y                         | $C_L$ =50 pF $R_L$ =500 $\Omega$              |                    | 12.0   |                            | 8.0    |                    | 7.0    | ns   | 1, 7, 8                  |
| t <sub>PZH</sub>                     | Output Enable Time<br>OE to Y <sup>[6]</sup>          | $C_L = 300 \text{ pF} \\ R_L = 500 \Omega$    |                    | 23.0   |                            | 15.0   |                    | 12.5   | ns   | 1, 7, 8                  |
| t <sub>PHZ</sub>                     | Output Disable Time<br>OE to Y <sup>[6]</sup>         | $C_L=5 \text{ pF}$ $R_L=500\Omega$            |                    | 7.0    |                            | 6.5    |                    | 6.0    | ns   | 1, 7, 8                  |
| t <sub>PHZ</sub>                     | Output Disable Time OE to Y                           | $C_L$ =50 pF $R_L$ =500 $\Omega$              |                    | 8.0    |                            | 7.5    |                    | 6.5    | ns   | 1, 7, 8                  |
| t <sub>SU</sub>                      | Data to CP, Set-Up Time                               |                                               | 4.0                |        | 3.0                        |        | 3.0                |        | ns   | 4                        |
| t <sub>H</sub>                       | Data to CP, Hold Time                                 |                                               | 2.0                |        | 1.5                        |        | 1.5                |        | ns   | 4                        |
| t <sub>SU</sub>                      | Enable EN to CP,<br>Set-Up Time                       |                                               | 4.0                |        | 3.0                        |        | 3.0                |        | ns   | 4                        |
| t <sub>H</sub>                       | Enable EN to CP,<br>Hold Time                         | C <sub>L</sub> =50 pF<br>R <sub>I</sub> =500Ω | 2.0                |        | 0.0                        |        | 0.0                |        | ns   | 4                        |
| t <sub>REM</sub>                     | Clear Recovery Time,<br>CLR to CP                     | 1.1_00032                                     | 6.0                |        | 6.0                        |        | 6.0                |        | ns   | 6                        |
| t <sub>W</sub>                       | Clock Pulse Width                                     |                                               | 7.0                |        | 6.0                        |        | 6.0                |        | ns   | 5                        |
| t <sub>W</sub>                       | CLR Pulse Width LOW                                   |                                               | 6.0                |        | 6.0                        |        | 6.0                |        | ns   | 5                        |

### Notes:

<sup>12.</sup> Minimum limits are specified but not tested on Propagation Delays.13. See "Parameter Measurement Information."



# Ordering Information—FCT821T

| Speed<br>(ns) | Ordering Code        | Package<br>Name | Package Type                  | Operating<br>Range |
|---------------|----------------------|-----------------|-------------------------------|--------------------|
| 6.0           | CY74FCT821CTQCT      | Q13             | 24-Lead (150-Mil) QSOP        | Commercial         |
|               | CY74FCT821CTSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |
| 7.5           | CY74FCT821BTPC       | P13/13A         | 24-Lead (300-Mil) Molded DIP  | Commercial         |
|               | CY74FCT821BTSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |
| 10.0          | CY74FCT821ATQCT      | Q13             | 24-Lead (150-Mil) QSOP        | Commercial         |
|               | CY74FCT821ATSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |

# Ordering Information—FCT823T

| Speed<br>(ns) | Ordering Code        | Package<br>Name | Package Type                  | Operating<br>Range |
|---------------|----------------------|-----------------|-------------------------------|--------------------|
| 6.0           | CY74FCT823CTQCT      | Q13             | 24-Lead (150-Mil) QSOP        | Commercial         |
|               | CY74FCT823CTSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |
| 7.5           | CY74FCT823BTPC       | P13/13A         | 24-Lead (300-Mil) Molded DIP  | Commercial         |
| 10.0          | CY74FCT823ATPC       | P13/13A         | 24-Lead (300-Mil) Molded DIP  | Commercial         |
|               | CY74FCT823ATQCT      | Q13             | 24-Lead (150-Mil) QSOP        |                    |
|               | CY74FCT823ATSOC/SOCT | S13             | 24-Lead (300-Mil) Molded SOIC |                    |

# Ordering Information—FCT825T

| Speed<br>(ns) | Ordering Code   | Package<br>Name | Package Type           | Operating<br>Range |
|---------------|-----------------|-----------------|------------------------|--------------------|
| 6.0           | CY74FCT825CTQCT | Q13             | 24-Lead (150-Mil) QSOP | Commercial         |

Document #: 38-00282-B



## **Package Diagrams**

### 24-Lead (300-Mil) Molded DIP P13/P13A



### 24-Lead Quarter Size Outline Q13







DIMENSIONS IN INCHES  $\frac{\text{MIN.}}{\text{MAX.}}$  LEAD COPLANARITY 0.004 MAX.



# Package Diagrams (continued)

## 24-Lead (300-Mil) Molded SOIC S13



### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated