## **Features**

- Single-chip Synthesizer + Effects, Features include
  - High-quality Wavetable Synthesis, Serial MIDI In & Out, MPU-401 (UART)
  - Effects: Reverb + Chorus, on MIDI and/or Audio In
  - Up to 64-voice Polyphony
  - Surround on Two or Four Speakers with Intensity/Delay Control
  - Four-band Parametric Equalizer
  - Audio-in Processing through Reverb, Chorus, Equalizer, Surround
- Low Chip Count in Applications
  - ATSAM2133B Synthesizer, ROM/Flash, DAC
  - Built-in (32K x 16) Effects RAM
- Low-power
  - 40 mA Typical Operating Current, <1 µA Power-down
  - 2.5V and 3.3V Supply
  - Built-in Power Switch
- 16-bit Samples, 44.1 KHz Sampling Rate, 24 dB Digital Filter per Voice
- Available Wavetable Firmwares and Sample Sets
  - CleanWave8<sup>®</sup> Low-cost General MIDI 1-MB Firmware + Sample Set
  - CleanWave32<sup>®</sup> Top-quality 4-MB Firmware + Sample Set
  - Other Sample Sets Available under special conditions
- Built-in ROM Debugger, Flash Programmer through Dedicated Pins

   Fast Product-to-market
- Small Footprint
  - 12 x 12 mm, 0.4 mm Pitch, 100-lead TQFP Package
  - 10 x 10 mm, 0.8 mm Pitch 100-ball CBGA Package
- Typical Applications
  - Portable Telephones
  - Computer Karaoke, Portable Karaoke Systems
  - Keyboards, Portable Keyboard Instruments

## Description

The ATSAM2133B is a low-cost derivative of the ATSAM97xx series. It retains the same high-quality synthesis with up to 64-voice polyphony. The ATSAM2133B maximum wavetable memory is 16 MB and the parallel communication is via a standard MPU-401. The integrated 32K x 16 RAM allows for high-quality effects without additional components.

The highly integrated architecture of the ATSAM2133B combines a specialized highperformance RISC-based digital signal processor (Synthesis/DSP) and a general-purpose 16-bit CISC-based control processor on a single chip. An on-chip memory management unit (MMU) allows the synthesis/DSP and the control processor to share external ROM and/or RAM memory devices. An intelligent peripheral I/O interface function handles other I/O interfaces, such as the MPU port, the on-chip MIDI UART, and the Codec control interface, with minimum intervention from the control processor.



## Sound Synthesis

ATSAM2133B Low-power Synthesizer with Effects and Built-in RAM









## **Typical Applications**

Figure 1. Portable Telephone











## **General Description**

#### **Block Diagram**



#### Synthesis/DSP Engine

The synthesis/DSP engine operates on a frame timing basis with the frame subdivided into 64 process slots. Each process is, in turn, divided into 16 micro-instructions known as algorithms. Up to 32 synthesis/DSP algorithms can be stored on-chip in the Alg RAM memory, allowing the device to be programmed for a number of audio signal generation/processing applications. The synthesis/DSP engine is capable of generating 64 simultaneous voices using algorithms such as wavetable synthesis with interpolation, alternate loop and 24 dB resonant filtering for each voice. Slots may be linked together (ML RAM) to allow implementation of more complex synthesis algorithms.

A typical application will use half the capacity of the synthesis/DSP engine for synthesis, thus providing state-of-the-art 32-voice wavetable polyphony. The remaining processing power will be used for typical functions such as reverberation, chorus, audio-in processing, surround effect, equalizer, etc.

Frequently-accessed synthesis/DSP parameter data are stored in five banks of on-chip RAM memory. Sample data or delay lines, which are accessed relatively infrequently, are stored in external ROM or internal 32K x 16 RAM memory. The combination of localized micro-program memory and localized parameter data allows micro-instructions to execute in 20 ns (50 MIPS). Separate buses from each of the on-chip parameter RAM memory banks allow highly parallel data movement to increase the effectiveness of each micro-instruction. With this architecture, a single micro-instruction can accomplish up to six simultaneous operations (add, multiply, load, store, etc.), providing a potential throughput of 300 million operations per second (MOPS).



| P16 Control Processor<br>and I/O Functions | The P16 control processor is a general-purpose 16-bit CISC processor core that runs from external memory. It includes 256 words of local RAM data memory.                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            | The P16 control processor writes to the parameter RAM blocks within the synthe-<br>sis/DSP core in order to control the synthesis process. In a typical application, the P16<br>control processor parses and interprets incoming commands from the MIDI UART or<br>from the MPU-401 interface and then controls the Synthesis/DSP by writing into the<br>parameter RAM banks in the DSP core. Slowly-changing synthesis functions, such as<br>LFOs, are implemented in the P16 control processor by periodically updating the DSP<br>parameter RAM variables. |
|                                            | The P16 control processor interfaces with other peripheral devices, such as the system control and status registers, the on-chip MIDI UART, the on-chip timers and the MPU-401 interface through specialized intelligent peripheral I/O logic. This I/O logic automates many of the system I/O transfers to minimize the amount of overhead processing required from the P16.                                                                                                                                                                                 |
|                                            | The MPU-401 interface is implemented using one address line (A0), a chip select signal, read and write strobes from the host and an 8-bit data bus (D0 - D7).                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                            | Karaoke and keyboard applications can take advantage of the 8-bit MPU-401 interface to communicate with the ATSAM2133B at high speed, with the MIDI IN and MIDI OUT signals remaining available.                                                                                                                                                                                                                                                                                                                                                              |
| Memory Management<br>Unit (MMU)            | The Memory Management Unit (MMU) block allows external ROM/Flash and/or internal 32K x 16 RAM memory resources to be shared between the synthesis/DSP and the P16 control processor. This allows a single device (i.e., internal RAM) to serve as delay lines for the synthesis/DSP and as data memory for the P16 control processor.                                                                                                                                                                                                                         |

## **Pin Description**

## 100-lead TQFP Package

| Table 1. Pin by Function | - 100-lead TQFP Package |
|--------------------------|-------------------------|
|--------------------------|-------------------------|

| Pin Name | Pin Number                                       | Туре  | Function                                                                                                                                                                                                                                                                                                              |  |  |
|----------|--------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GND      | 10, 16, 31, 36,<br>45, 56, 68, 76,<br>80, 84, 96 | PWR   | Power ground - all GND pins should be returned to digital ground.                                                                                                                                                                                                                                                     |  |  |
| VC2      | 11, 37, 83, 86,<br>87                            | PWR   | Core power +2.5V $\pm$ 10%. All V <sub>C2</sub> pins should be returned to +2.5V. If the built-in power switch is used for minimum power down consumption, then all these pins should be connected to PWROUT, the output of the built-in power switch.                                                                |  |  |
| VC3      | 17, 30, 44, 57,<br>69, 97                        | PWR   | Periphery power +2.25V to 3.7V. All V <sub>C3</sub> pins should be returned to nominal +3.3V. V <sub>C3</sub> should not be lower than V <sub>C2</sub> .                                                                                                                                                              |  |  |
| PWRIN    | 77                                               | PWR   | Power switch input, 2.25V to 2.95V. Even if the power switch feature is not used, this pin must be connected to nominal 2.5V.                                                                                                                                                                                         |  |  |
| PWROUT   | 78                                               | PWR   | Power switch output. Use this pin to supply 2.5V core power by connecting it to all $V_{C2}$ pins.                                                                                                                                                                                                                    |  |  |
| D0 - D7  | 6-9, 12-15                                       | I/O   | 8-bit data bus to host processor. Information on these pins is parallel MIDI (MPU-401 type applications)                                                                                                                                                                                                              |  |  |
| CS       | 2                                                | IN    | Chip select from host, active low.                                                                                                                                                                                                                                                                                    |  |  |
| WR       | 4                                                | IN    | Write from host, active low.                                                                                                                                                                                                                                                                                          |  |  |
| RD       | 3                                                | IN    | Read from host, active low.                                                                                                                                                                                                                                                                                           |  |  |
| A0       | 5                                                | IN    | Selects MPU-401 internal registers:<br>0 = data registers (read/write)<br>1 = status register (read) control register (write)                                                                                                                                                                                         |  |  |
| IRQ      | 1                                                | TSOUT | Tri-state output pin, active high.                                                                                                                                                                                                                                                                                    |  |  |
| RESET    | 22                                               | IN    | Master reset input, active low.                                                                                                                                                                                                                                                                                       |  |  |
| X1, X2   | 81, 82                                           | -     | Crystal connection. Crystal frequency should be Fs*256 (typ 11.2896 MHz). Crystal frequency is internally multiplied by 4 to provide the IC master clock. An external 11.2896 MHz clock can also be used on X1 ( $2.5V_{PP}$ max through 47pF capacitor). X2 cannot be used to drive external ICs; use CKOUT instead. |  |  |
| CKOUT    | 88                                               | OUT   | Buffered X2 output, can be used to drive external DAC master clock (256 * Fs)                                                                                                                                                                                                                                         |  |  |
| DABD0 -1 | 93, 92                                           | OUT   | Two stereo serial audio data output (4 audio channels). Each output holds 64 bits (2 x 32) of serial data per frame. Audio data has up to 20 bits precision. DABD0 can hold additional control data (mute, A/D gain, D/A gain, etc.)                                                                                  |  |  |
| CLBD     | 94                                               | OUT   | Audio data bit clock, provides timing to DABD0 - 1, DAAD.                                                                                                                                                                                                                                                             |  |  |
| WSBD     | 95                                               | OUT   | Audio data word select. The timing of WSBD can be selected to be I <sup>2</sup> S or Japanese compatible.                                                                                                                                                                                                             |  |  |
| DAAD     | 98                                               | IN    | Stereo serial audio data input.                                                                                                                                                                                                                                                                                       |  |  |
| P0 - P3  | 18 - 21                                          | I/O   | General-purpose programmable I/O pins.                                                                                                                                                                                                                                                                                |  |  |
| DBCLK    | 90                                               | IN    | Debug clock. Should be connected to $V_{C3}$ under normal operation. If DBCLK is found low just after RESET, then the internal ROM debugger/flash programmer is started.                                                                                                                                              |  |  |
| DBDATA   | 91                                               | I/O   | Debug data. Allows serial communication for debug/flash programming.                                                                                                                                                                                                                                                  |  |  |
| DBACK    | 89                                               | OUT   | Debug acknowledge. Toggled each time a bit is received/sent on DBDATA.                                                                                                                                                                                                                                                |  |  |



# 

## Table 1. Pin by Function - 100-lead TQFP Package (Continued)

| Pin Name | Pin Number                               | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------|------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MIDI IN  | 100                                      | IN   | MIDI IN input                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| MIDI OUT | 99                                       | OUT  | MIDI OUT output                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| WA0 - 22 | 24 - 29,<br>32 - 35,<br>38 - 43, 46 - 52 | OUT  | External memory address (ROM/Flash). Up to 16 MB.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| WD0 - 15 | 58 - 67, 70 - 75                         | I/O  | External ROM/FLASH data                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| WCS      | 53                                       | OUT  | External ROM/FLASH chip select, active low.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| WWE      | 55                                       | OUT  | External FLASH write enable, active low.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| WOE      | 54                                       | OUT  | External ROM/FLASH output enable, active low.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| LFT      | 85                                       | ANA  | PLL low-pass filter, should be connected to an external RC network.                                                                                                                                                                                                                                                                                                                                                                                         |  |
| TEST     | 23                                       | IN   | Test pin, should be returned to GND.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| PDWN     | 79                                       | IN   | Power down, active low, all outputs except $\overline{\text{WCS}}$ , $\overline{\text{WWE}}$ , $\overline{\text{WOE}}$ are set to logic 0, the PLL<br>and crystal oscillator are stopped. If the power switch feature is used, then 2.5V supply<br>voltage is removed from the core. To exit from power down, $\overline{\text{PDWN}}$ must be set to V <sub>C2</sub> , then<br>RESET applied. When unused, this pin must be connected to V <sub>C2</sub> . |  |

| Pin Number | Signal Name |
|------------|-------------|------------|-------------|------------|-------------|------------|-------------|
| 1          | IRQ         | 26         | WA2         | 51         | WA21        | 76         | GND         |
| 2          | CS          | 27         | WA3         | 52         | WA22        | 77         | PWRIN       |
| 3          | RD          | 28         | WA4         | 53         | WCS         | 78         | PWROUT      |
| 4          | WR          | 29         | WA5         | 54         | WOE         | 79         | PDWN        |
| 5          | A0          | 30         | VC3         | 55         | WWE         | 80         | GND         |
| 6          | D0          | 31         | GND         | 56         | GND         | 81         | X1          |
| 7          | D1          | 32         | WA6         | 57         | VC3         | 82         | X2          |
| 8          | D2          | 33         | WA7         | 58         | WD0         | 83         | VC2         |
| 9          | D3          | 34         | WA8         | 59         | WD1         | 84         | GND         |
| 10         | GND         | 35         | WA9         | 60         | WD2         | 85         | LFT         |
| 11         | VC2         | 36         | GND         | 61         | WD3         | 86         | VC2         |
| 12         | D4          | 37         | VC2         | 62         | WD4         | 87         | VC2         |
| 13         | D5          | 38         | WA10        | 63         | WD5         | 88         | CKOUT       |
| 14         | D6          | 39         | WA11        | 64         | WD6         | 89         | DBACK       |
| 15         | D7          | 40         | WA12        | 65         | WD7         | 90         | DBCLK       |
| 16         | GND         | 41         | WA13        | 66         | WD8         | 91         | DBDATA      |
| 17         | VC3         | 42         | WA14        | 67         | WD9         | 92         | DABD1       |
| 18         | P0          | 43         | WA15        | 68         | GND         | 93         | DABD0       |
| 19         | P1          | 44         | VC3         | 69         | VC3         | 94         | CLBD        |
| 20         | P2          | 45         | GND         | 70         | WD10        | 95         | WSBD        |
| 21         | P3          | 46         | WA16        | 71         | WD11        | 96         | GND         |
| 22         | RESET       | 47         | WA17        | 72         | WD12        | 97         | VC3         |
| 23         | TEST        | 48         | WA18        | 73         | WD13        | 98         | DAAD        |
| 24         | WA0         | 49         | WA19        | 74         | WD14        | 99         | MIDI OUT    |
| 25         | WA1         | 50         | WA20        | 75         | WD15        | 100        | MIDI IN     |

 Table 2.
 Pinout by Pin Number - 100-lead TQFP Package





## 100-ball LFBGA Package

### Table 3. Pin by Function - 100-ball LFBGA Package

| Pin Name  | Pin Number                                        | Туре  | Function                                                                                                                                                                                                                                                                                                                 |  |  |
|-----------|---------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GND       | A3, A9, C7, D5,<br>D10, E1, F7, G4,<br>G5, J5, J8 | PWR   | Power ground - all GND pins should be returned to digital ground                                                                                                                                                                                                                                                         |  |  |
| VC2       | B6, C5, C6, E2, H6                                | PWR   | Core power +2.5V $\pm$ 10%. All V <sub>C2</sub> pins should be returned to +2.5V. If the built-in power switch is used for minimum power-down consumption, then all these pins should be connected to PWROUT, the output of the built-in power switch.                                                                   |  |  |
| VC3       | C3, D8, G2, G10,<br>H4, H7                        | PWR   | Periphery power 2.25V to 3.7V. All V_{C3} pins should be returned to nominal +3.3V. V_{C3} should be lower than V_{C2}.                                                                                                                                                                                                  |  |  |
| PWRIN     | A8                                                | PWR   | Power switch input, 2.25V to 2.95V. Even if the power switch feature is not used, this pin must be connected to nominal 2.5V                                                                                                                                                                                             |  |  |
| PWROUT    | B7                                                | PWR   | Power switch output. Use this pin to supply 2.5V core power by connecting it to all $\rm V_{C2}$ pins.                                                                                                                                                                                                                   |  |  |
| D0 - D7   | E4, D1, E3, F4, F3,<br>F5, F2, F1                 | I/O   | 8-bit data bus to host processor. Information on these pins is parallel MIDI (MPU-401 type applications).                                                                                                                                                                                                                |  |  |
| CS        | C1                                                | IN    | Chip select from host, active low.                                                                                                                                                                                                                                                                                       |  |  |
| WR        | C2                                                | IN    | Write from host, active low.                                                                                                                                                                                                                                                                                             |  |  |
| RD        | D2                                                | IN    | Read from host, active low.                                                                                                                                                                                                                                                                                              |  |  |
| A0        | D3                                                | IN    | Selects MPU-401 internal registers:<br>0: data registers (read/write)<br>1: status register (read) control register (write)                                                                                                                                                                                              |  |  |
| IRQ       | B1                                                | TSOUT | Tri-state output pin, active high.                                                                                                                                                                                                                                                                                       |  |  |
| RESET     | H3                                                | IN    | Master reset input, active low.                                                                                                                                                                                                                                                                                          |  |  |
| X1, X2    | D6, A7                                            | -     | Crystal connection. Crystal frequency should be Fs * 256 (typ 11.2896 MHz). Crystal frequency is internally multiplied by 4 to provide the IC master clock. An external 11.2896 MHz clock can also be used on X1 ( $2.5V_{PP}$ max through 47 pF capacitor). X2 cannot be used to drive external ICs; use CKOUT instead. |  |  |
| CKOUT     | E5                                                | OUT   | Buffered X2 output. Can be used to drive external DAC master clock (256 * Fs)                                                                                                                                                                                                                                            |  |  |
| DABD0 - 1 | A4, B4                                            | OUT   | Two stereo serial audio data output (4 audio channels). Each output holds 64 bits (2 x 32) of serial data per frame. Audio data precise up to 20 bits. DABD0 can hold additional control data (mute, A/D gain, D/A gain, etc.)                                                                                           |  |  |
| CLBD      | C4                                                | OUT   | Audio data bit clock, provides timing to DABD0 - 1, DAAD.                                                                                                                                                                                                                                                                |  |  |
| WSBD      | B3                                                | OUT   | Audio data word select. The timing of WSBD can be selected to be I2S or Japanese compatible.                                                                                                                                                                                                                             |  |  |
| DAAD      | A2                                                | IN    | Stereo serial audio data input.                                                                                                                                                                                                                                                                                          |  |  |
| P0 - P3   | G1, G3, H2, H1                                    | I/O   | General-purpose programmable I/O pins.                                                                                                                                                                                                                                                                                   |  |  |
| DBCLK     | A5                                                | IN    | Debug clock. Should be connected to $V_{C3}$ under normal operation. If DBCLK is found low just after RESET, then the internal ROM debugger/flash programmer is started                                                                                                                                                  |  |  |
| DBDATA    | D4                                                | I/O   | Debug data. Allows serial communication for debug/flash programming                                                                                                                                                                                                                                                      |  |  |
| DBACK     | B5                                                | OUT   | Debug ack. Toggled each time a bit is received/sent on DBDATA                                                                                                                                                                                                                                                            |  |  |
| MIDI IN   | A1                                                | IN    | MIDI IN input                                                                                                                                                                                                                                                                                                            |  |  |
| MIDI OUT  | B2                                                | OUT   | MIDI OUT output                                                                                                                                                                                                                                                                                                          |  |  |

| Pin Name | Pin Number                                                                                                | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|----------|-----------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| WA0 - 22 | J2, K1, K2, K3, J4,<br>J3, K4, H5, G6, K5,<br>F6, J6, K6, G7, J7,<br>K7, K8, H8, K9, J9,<br>K10, J10, H10 | OUT  | External memory address (ROM/FLASH). Up to 16 Mega bytes.                                                                                                                                                                                                                                                                                                                                                                           |  |
| WD0 - 15 | F8, E7, F10, F9,<br>E8, E6, E9, E10,<br>D7, D9, C9, C10,<br>C8, B10, B9, A10                              | I/O  | External ROM/FLASH data                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| WCS      | G9                                                                                                        | OUT  | External ROM/FLASH chip select, active low.                                                                                                                                                                                                                                                                                                                                                                                         |  |
| WWE      | G8                                                                                                        | OUT  | External FLASH write enable, active low.                                                                                                                                                                                                                                                                                                                                                                                            |  |
| WOE      | Н9                                                                                                        | OUT  | External ROM/FLASH output enable, active low.                                                                                                                                                                                                                                                                                                                                                                                       |  |
| LFT      | A6                                                                                                        | ANA  | PLL low pass filter. Should be connected to an external RC network.                                                                                                                                                                                                                                                                                                                                                                 |  |
| TEST     | J1                                                                                                        | IN   | Test pin. Should be returned to GND.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| PDWN     | B8                                                                                                        | IN   | Power down, active low, all outputs except $\overline{\text{WCS}}$ , $\overline{\text{WWE}}$ , $\overline{\text{WOE}}$ are set to logic 0, the PLL and crystal oscillator are stopped. If the power switch feature is used, then 2.5V supply voltage is removed from the core. To exit from power down, $\overline{\text{PDWN}}$ must be set to $V_{C2}$ , then RESET applied. When unused this pin must be connected to $V_{C2}$ . |  |

Table 3. Pin by Function - 100-ball LFBGA Package (Continued)





Table 4. Pinout by Pin Number - 100-ball LFBGA Package

| Pin Number | Signal Name |
|------------|-------------|------------|-------------|------------|-------------|------------|-------------|
| A1         | MIDI IN     | C6         | VC2         | F1         | D7          | H6         | VC2         |
| A2         | DAAD        | C7         | GND         | F2         | D6          | H7         | VC3         |
| A3         | GND         | C8         | WD12        | F3         | D4          | H8         | WA17        |
| A4         | DABD0       | C9         | WD10        | F4         | D3          | H9         | WOE         |
| A5         | DBCLK       | C10        | WD11        | F5         | D5          | H10        | WA22        |
| A6         | LFT         | D1         | D1          | F6         | WA10        | J1         | TEST        |
| A7         | X2          | D2         | RD          | F7         | GND         | J2         | WA0         |
| A8         | PWRIN       | D3         | A0          | F8         | WD0         | J3         | WA5         |
| A9         | GND         | D4         | DBDATA      | F9         | WD3         | J4         | WA4         |
| A10        | WD15        | D5         | GND         | F10        | WD2         | J5         | GND         |
| B1         | IRQ         | D6         | X1          | G1         | P0          | J6         | WA11        |
| B2         | MIDI OUT    | D7         | WD8         | G2         | VC3         | J7         | WA14        |
| B3         | WSBD        | D8         | VC3         | G3         | P1          | J8         | GND         |
| B4         | DABD1       | D9         | WD9         | G4         | GND         | J9         | WA19        |
| B5         | DBACK       | D10        | GND         | G5         | GND         | J10        | WA21        |
| B6         | VC2         | E1         | GND         | G6         | WA8         | K1         | WA1         |
| B7         | PWROUT      | E2         | VC2         | G7         | WA13        | K2         | WA2         |
| B8         | PDWN        | E3         | D2          | G8         | WWE         | K3         | WA3         |
| B9         | WD14        | E4         | D0          | G9         | WCS         | K4         | WA6         |
| B10        | WD13        | E5         | СКОИТ       | G10        | VC3         | K5         | WA9         |
| C1         | CS          | E6         | WD5         | H1         | P3          | K6         | WA12        |
| C2         | WR          | E7         | WD1         | H2         | P2          | K7         | WA15        |
| C3         | VC3         | E8         | WD4         | H3         | RESET       | K8         | WA16        |
| C4         | CLBD        | E9         | WD6         | H4         | VC3         | K9         | WA18        |
| C5         | VC2         | E10        | WD7         | H5         | WA7         | K10        | WA20        |

## ATSAM2133B

# Absolute Maximum Ratings Table 5. Absolute Maximum Ratings

| Ambient Temperature (Power applied)40°C to + 85°C                             | *NOTICE: Stresses beyond those listed under "Abso-<br>lute Maximum Ratings" may cause perma-                                           |
|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to + 150°C                                            | nent damage to the device. This is a stress rating only and functional operation of the                                                |
| Voltage on Input <u>Pins</u>                                                  | device at these or any other conditions<br>beyond those indicated in the operational<br>sections of this specification is not implied. |
| Voltage on X1 and $\overline{\text{PDWN}}$ Pins0.5V to V <sub>C2</sub> + 0.3V | Exposure to absolute maximum rating con-<br>ditions for extended periods may affect                                                    |
| $V_{C2}$ Supply Voltage0.5V to + 3V                                           | device reliability.                                                                                                                    |
| $V_{C3}$ Supply Voltage0.5V to + 4.5V                                         |                                                                                                                                        |
| Maximum IOL per I/O pin 4 mA                                                  |                                                                                                                                        |
| Maximum Input Current per Input Pin 4 mA                                      |                                                                                                                                        |
| Maximum Output Current from PWROUT Pin 525 mA<br>(max duration = 1 sec)       |                                                                                                                                        |

## **Recommended Operating Conditions**

#### Table 6. Recommended Operating Conditions

| Symbol              | Parameter                     | Min             | Тур | Max  | Unit |
|---------------------|-------------------------------|-----------------|-----|------|------|
| V <sub>C2</sub>     | Supply voltage                | 2.25            | 2.5 | 2.75 | V    |
| V <sub>C3</sub>     | Supply voltage                | V <sub>C2</sub> | 3.3 | 3.6  | V    |
| PWRIN               | Power supply                  | 2.25            | 2.5 | 2.95 | V    |
| I <sub>PWROUT</sub> | Power switch output current   | -               | -   | 175  | mA   |
| t <sub>A</sub>      | Operating ambient temperature | 0               | -   | 70   | °C   |

## **DC Characteristics**

### **Table 7.** DC Characteristics ( $t_A = 25^{\circ}C$ , $V_{C2} = 2.5V \pm 10\%$ , $V_{C3} = 3.3V \pm 10\%$ )

| Symbol          | Parameter                                                        | Min  | Тур | Max                  | Unit |
|-----------------|------------------------------------------------------------------|------|-----|----------------------|------|
| V <sub>IL</sub> | Low-level input voltage (Except X1, PDWN)                        | -0.3 | -   | 1.0                  | V    |
| V <sub>IH</sub> | High-level input voltage (Except X1, PDWN)                       | 2.3  | -   | V <sub>C3</sub> +0.3 | V    |
| V <sub>IL</sub> | Low-level input voltage for X1, PDWN                             | -0.3 | -   | 0.6                  | V    |
| V <sub>IH</sub> | High-level input voltage for X1, PDWN                            | 2    | -   | V <sub>C2</sub> +0.3 | V    |
| V <sub>OL</sub> | Low-level output voltage I <sub>OL</sub> = -2mA                  | -    | -   | 0.4                  | V    |
| V <sub>OH</sub> | High-level output voltage I <sub>OH</sub> = 2mA                  | 2.9  | -   | -                    | V    |
|                 | Power consumption (crystal frequency =11.2896 MHz)               | -    | 90  |                      | mW   |
|                 | Power down supply current (using power switch)                   |      | 1   | 5                    | μA   |
|                 | Drop down from PWRIN to PWROUT (at I <sub>PWROUT</sub> = 100 mA) |      | -   | 0.1                  | V    |



# AMEL

## Timings

All timing conditions:  $V_{C2} = 2.5V$ ,  $V_{C3} = 3.3V$ ,  $t_A = 25$ °C, all outputs except X2 and LFT load capacitance = 30 pF.

All timings refer to  $t_{CK}$ , the internal master clock period.

The internal master clock frequency is four times the frequency at pin X1. Therefore  $t_{CK} = t_{XTAL}/4$ .

The sampling rate is given by  $1/(t_{CK} \times 1024)$ . The maximum crystal frequency/clock frequency at X1 is 12.288 MHz (48 kHz sampling rate).

Crystal FrequencyThere is a trade-off between the crystal frequency and the support of widely-available<br/>external ROM/Flash components. Table 8 gives information on selecting the best fit for<br/>a given application.

| Sample Rate (KHz) | Crystal<br>(MHz) | t <sub>ck</sub><br>(ns) | ROM t <sub>A</sub><br>(ns) | Comments                        |
|-------------------|------------------|-------------------------|----------------------------|---------------------------------|
| 48                | 12.288           | 20.35                   | 92                         | Maximum frequency               |
| 44.1              | 11.2896          | 22.14                   | 101                        | Recommended for current designs |
| 37.5              | 9.60             | 26.04                   | 120                        |                                 |
| 31.25             | 8.00             | 31.25                   | 146                        |                                 |

Table 8. Crystal Frequency Selection Parameters

Using 11.2896 MHz crystal frequency allows the use of widely-available ROMs with 100 ns access time while providing state-of-the-art 44.1 kHz sampling rate.



Figure 4. Host Interface Read Cycle







| Table 9. | PC H | lost Interface | Timing | Parameters |
|----------|------|----------------|--------|------------|
|          |      |                |        |            |

| Symbol               | Parameter                                                  | Min | Тур | Max | Unit |
|----------------------|------------------------------------------------------------|-----|-----|-----|------|
| t <sub>AVCS</sub>    | Address valid to chip select low                           | 0   | -   | -   | ns   |
| t <sub>CSLRDL</sub>  | Chip select low to RD low                                  | 5   | -   | -   | ns   |
| t <sub>RDHCSH</sub>  | $\overline{\text{RD}}$ high to $\overline{\text{CS}}$ high | 5   | -   | -   | ns   |
| t <sub>PRD</sub>     | RD pulse width                                             | 50  | -   | -   | ns   |
| t <sub>RDLDV</sub>   | Data out valid from RD                                     | -   | -   | 20  | ns   |
| t <sub>DRH</sub>     | Data out hold from RD                                      | 5   | -   | 10  | ns   |
| t <sub>CSLRWRL</sub> | Chip select low to $\overline{WR}$ low                     | 5   | -   | -   | ns   |
| t <sub>wRHCSH</sub>  | $\overline{WR}$ high to $\overline{CS}$ high               | 5   | -   | -   | ns   |
| t <sub>PWR</sub>     | WR pulse width                                             | 50  | -   | -   | ns   |
| t <sub>DWS</sub>     | Write data setup time                                      | 10  | -   | -   | ns   |
| t <sub>DWH</sub>     | Write data hold time                                       | 0   | -   | -   | ns   |
| t <sub>WRCYC</sub>   | Write cycle                                                | 128 | -   | -   | tck  |







### Figure 6. ROM/Flash Read Cycle

| Table 10 | External ROM/Flash | Timing Parameters  |
|----------|--------------------|--------------------|
|          |                    | rinning rarameters |

| Symbol            | Parameter                                                      | Min                     | Тур                 | Max                     | Unit |
|-------------------|----------------------------------------------------------------|-------------------------|---------------------|-------------------------|------|
| t <sub>RC</sub>   | Read cycle time                                                | 5 * t <sub>CK</sub>     | -                   | 6 * t <sub>CK</sub>     | ns   |
| t <sub>CSOE</sub> | Chip select low/address valid to WOE low                       | 2 * t <sub>CK</sub> - 5 | -                   | 3 * t <sub>CK</sub> + 5 | ns   |
| t <sub>POE</sub>  | Output enable pulse width                                      | -                       | 3 * t <sub>CK</sub> | -                       | ns   |
| t <sub>ACE</sub>  | Chip select/address access time                                | 5 * t <sub>CK</sub> - 5 | -                   | -                       | ns   |
| t <sub>OE</sub>   | Output enable access time                                      | 3 * t <sub>CK</sub> - 5 | -                   | -                       | ns   |
| t <sub>DE</sub>   | Chip select or $\overline{\text{WOE}}$ high to input data Hi-Z | 0                       | -                   | 2 * t <sub>CK</sub> - 5 | ns   |

**External ROM/Flash** 



Figure 7. External Flash Write Cycle

#### Table 11. External Flash Timing Parameters

| Symbol            | Parameter                                                            | Min                      | Тур                 | Max                 | Unit |
|-------------------|----------------------------------------------------------------------|--------------------------|---------------------|---------------------|------|
| t <sub>WC</sub>   | Write cycle time                                                     | 5 * t <sub>CK</sub>      | -                   | 6 * t <sub>CK</sub> | ns   |
| t <sub>CSWE</sub> | Write enable low from $\overline{CS}$ or Address or $\overline{WOE}$ | 2 * t <sub>CK</sub> - 10 | -                   | -                   | ns   |
| t <sub>WP</sub>   | Write pulse width                                                    | -                        | 4 * t <sub>CK</sub> | -                   | ns   |
| t <sub>DW</sub>   | Data out setup time                                                  | 4 * t <sub>CK</sub> - 10 | -                   | -                   | ns   |
| t <sub>DH</sub>   | Data out hold time                                                   | 10                       | -                   | -                   | ns   |





### **Digital Audio**

#### Figure 8. Digital Audio



Table 12. Digital Audio Timing Parameters

| Symbol            | Parameter                          | Min                      | Тур                  | Max | Unit |
|-------------------|------------------------------------|--------------------------|----------------------|-----|------|
| t <sub>CW</sub>   | CLBD rising to WSBD change         | 8 * t <sub>CK</sub> - 10 |                      |     | ns   |
| t <sub>SOD</sub>  | DABD valid prior/after CLBD rising | 8 * t <sub>CK</sub> - 10 |                      |     | ns   |
| t <sub>CLBD</sub> | CLBD cycle time                    |                          | 16 * t <sub>CK</sub> |     | ns   |

#### Figure 9. Digital Audio Frame Format



Notes: 1. Selection between I2S and Japanese format is a firmware option.

2. DAAD is 16 bits only.

## Reset and Powerdown

During power-up, the  $\overline{\text{RESET}}$  input should be held low until the crystal oscillator and PLL are stabilized. This can take about 20 ms.

After the low-to-high transition of RESET, the following occurs:

- Synthesis/DSP enters an idle state
- P16 program execution starts from address 0100H in ROM space (WCS low)

If PDWN is asserted low, then the crystal oscillator and PLL are stopped. If the power switch is used, then the chip enters a deep power-down sleep mode, as power is removed from the core. To exit power down, PDWN must be asserted high, then RESET applied.

Power-down mode is managed by an internal power switch. The equivalent schematic and standard connection is shown on the diagram below.

All the VC2 pins must be connected to PWROUT.

#### Figure 10. Schematic



Note: High level for  $\overline{PDWN}$  is VC2 = 2.5V ±10%.

Figure 11. PDWN Connection





# Recommended Board

**bard** Like all HCMOS high integration ICs, the following simple rules of board layout are mandatory for reliable operation:

GND, VC3, VC2 Distribution and Decouplings

All GND, VC3, VC2 pins should be connected. A GND plane is strongly recommended below the ATSAM2133B. The board GND + VC3 distribution should be in grid form.

Recommended VC2 decoupling is 0.1  $\mu$ F at each corner of the IC with an additional 10  $\mu$ F decoupling close to the crystal. VC3 requires a single 0.1 $\mu$ F decoupling.

Crystal, LFT

The paths between the crystal, the crystal compensation capacitors, the LFT filter R-C-R and the ATSAM2133B should be short and shielded. The ground return from the compensation capacitors and LFT filter should be the GND plane from ATSAM2133B.

Buses

Parallel layout between D0 - D7 and WA0 - WA21/WD0 - WD15 should be avoided. The D0 - D7 bus is an asynchronous type bus. Even on short distances, it can induce pulses on WA0 - WA21/WD0 - WD15 that can corrupt address and/or data on these buses.

A ground plane should be implemented below the D0 - D7 bus, which is connected to the host and to the ATSAM2133B GND.

A ground plane should be implemented below the WA0 - WA21/WD0 - WD15 bus, which is connected to the ROM/Flash grounds and to the ATSAM2133B.

Analog Section

A specific AGND ground plane should be provided, which is connected to the GND ground by a single trace. No digital signals should cross the AGND plane.

Refer to the Codec vendor recommended layout for correct implementation of the analog section.



Recommended Crystal Compensation and LFT Filter





## **Mechanical Dimensions**

100-lead TQFP Package

Figure 13. Thin Plastic 100-lead Quad Flat Pack (TQFP100)



 Table 13.
 100-lead TQFP Package Dimensions (in mm)

| Parameter | Min  | Nom   | Мах  |
|-----------|------|-------|------|
| A         | 1.40 | 1.50  | 1.60 |
| A1        | 0.05 | 0.10  | 0.15 |
| A2        | 1.35 | 1.40  | 1.45 |
| D         |      | 14.00 |      |
| D1        |      | 12.00 |      |
| E         |      | 14.00 |      |
| E1        |      | 12.00 |      |
| L         | 0.45 | 0.60  | 0.75 |
| Р         |      | 0.40  |      |
| В         | 0.13 | 0.18  | 0.23 |

#### 100-ball LFBGA Package

Figure 14. Low Profile Fine Pitch 100-ball Grid Array (LFBGA)(Bottom View)



## **Package Marking**

Figure 15. Package Marking









#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

#### e-mail

literature@atmel.com

Web Site

http://www.atmel.com

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

© Atmel Corporation 2003. All rights reserved. Atmel<sup>®</sup> and combinations thereof and CleanWave<sup>®</sup> are the registered trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others.



Printed on recycled paper.