# L7556, L7557 Low-Power SLICs with Battery Switch 

## Features

- Auxiliary input for second battery, and internal switch to enable its use to save power
- Low active power (typical 125 mW during on-hook transmission)
- Supports meter pulse injection
- Spare op amp for meter pulse filtering
- -16 V to -60 V power supply operation
- Distortion-free on-hook transmission
- Convenient operating states:
- Forward powerup
— Disconnect (high impedance)
- 2-wire wink (zero loop voltage)
- Adjustable supervision functions:
- Off-hook detector with longitudinal rejection
- Ground key detector
- Ring trip detector
- Independent, adjustable, dc and ac parameters:
- dc feed resistance
- Loop current limit
- Termination impedance
- Thermal protection


## Description

These electronic subscriber loop interface circuits (SLICs) are optimized for low power consumption while providing an extensive set of features.

The SLICs include an auxiliary battery input and a built-in switch. In short-loop applications, they can be used in high battery to present a high on-hook voltage, and then switched to low battery to reduce offhook power.
The SLICs also include a summing node for meter pulse injection to 2.2 Vrms . A spare, uncommitted op amp is included for meter pulse filtering.

The switched battery is applied to the power amplifiers of the device. There are two versions. The L7556 has the battery switch completely under processor control. The L7557 can automatically switch to lower battery when appropriate and includes hysteresis to avoid frequent switching. To make the switch silent, an external capacitor can be added to slow the transition.
The L7556 is suited for applications serving only short loops, where a high on-hook voltage is required for compatibility with preexisting standards.

The L7557 is suited for applications where a full loop range is needed, but low short-loop power is desired. It is a much lower-cost solution than a switching regulator, and also occupies much less PCB area, needing only a battery filter capacitor and a diode for implementation.
The device is available in a 32 -pin PLCC package. It is built by using a 90 V complementary bipolar integrated circuit (CBIC) process.

## Table of Contents

## Contents

Features ..... 1
Description ..... 1
Pin Information ..... 4
Functional Description ..... 6
Absolute Maximum Ratings ..... 6
Recommended Operating Conditions ..... 7
Electrical Characteristics ..... 7
Ring Trip Requirements ..... 11
Test Configurations ..... 12
Applications ..... 14
Design Considerations ..... 16
Characteristic Curves ..... 17
dc Applications ..... 20
Battery Feed ..... 20
Switching the Battery ..... 20
Overhead Voltage ..... 21
Adjusting Overhead Voltage ..... 21
Adjusting dc Feed Resistance ..... 22
Loop Range ..... 22
Off-Hook Detection ..... 22
Ring Trip Detection ..... 23
Ring Ground Detection ..... 23
ac Design ..... 24
First-Generation Codecs ..... 24
Second-Generation Codecs ..... 24
Third-Generation Codecs ..... 24
Selection Criteria ..... 24
PCB Layout Information ..... 26
Outline Diagram ..... 27
32-Pin PLCC ..... 27
Ordering Information. ..... 28
Tables
Page
Table 1. Pin Descriptions ..... 4
Table 2. Input State Coding ..... 6
Table 3. Supervision Coding ..... 6
Table 4. Power Supply ..... 7
Table 5. 2-Wire Port ..... 8
Table 6. Analog Pin Characteristics ..... 9
Table 7. Uncommitted Op Amp Characteristics ..... 9
Table 8. ac Feed Characteristics ..... 10
Table 9. Logic Inputs and Outputs ..... 11
Table 10. Parts List for Loop Start and Ground Start Applications ..... 15
Table 11. $600 \Omega$ Design Parameters ..... 16

## Page Figures

Page
Figure 1. Functional Diagram ..... 3
Figure 2. Pin Diagram (PLCC Chip) ..... 4
Figure 3. Ring Trip Circuits ..... 11
Figure 4. Basic Test Circuit ..... 12
Figure 5. Longitudinal Balance ..... 12
Figure 6. Longitudinal PSRR ..... 13
Figure 7. RFI Rejection ..... 13
Figure 8. Longitudinal Impedance ..... 13
Figure 9. Metallic PSRR ..... 13
Figure 10. ac Gains ..... 13
Figure 11. Basic Loop Start Application Circuit Using T7504 Type Codec ..... 14
Figure 12. Ring Ground Detection Circuit ..... 14
Figure 13. Receive Gain and Hybrid Balance vs. Frequency ..... 17
Figure 14. Transmit Gain and Return Loss vs. Frequency ..... 17
Figure 15. Typical Vcc Power Supply Rejection ..... 17
Figure 16. Typical Vbat Power Supply Rejection ..... 17
Figure 17. Loop Closure Program Resistor Selection ..... 18
Figure 18. Ring Ground Detection Programming ..... 18
Figure 19. Loop Current vs. Loop Voltage ..... 18
Figure 20. Loop Current vs. Loop Resistance ..... 18
Figure 21. Typical SLIC Power Dissipation vs. Loop Resistance ..... 19
Figure 22. Power Derating ..... 19
Figure 23. Longitudinal Balance Resistor Mismatch Requirements ..... 19
Figure 24. Longitudinal Balance vs. Protection Resistor Mismatch ..... 19
Figure 25. Loop Current vs. Loop Voltage ..... 20
Figure 26. SLIC 2-Wire Output Stage ..... 21
Figure 27. Equivalent Circuit for Adjusting the Over- head Voltage ..... 21
Figure 28. Equivalent Circuit for Adjusting the dc Feed Resistance ..... 22
Figure 29. Adjusting Both Overhead Voltage and dc Feed Resistance ..... 22
Figure 30. Off-Hook Detection Circuit Applications ..... 22
Figure 31. Ring Trip Equivalent Circuit and Equivalent Application ..... 23
Figure 32. ac Equivalent Circuit Not Including Spare Op Amp ..... 25
Figure 33. ac Equivalent Circuit Including Spare Op Amp ..... 25

Description (continued)


Figure 1. Functional Diagram

## Pin Information



12-2548.q (F)
Figure 2. Pin Diagram (PLCC Chip)

Table 1. Pin Descriptions

| Pin | Symbol | Type | Description <br> 1 |
| :---: | :---: | :---: | :--- |
| VBAT2 | - | Auxiliary Battery Supply. Negative high-voltage battery, lower in magnitude than <br> VBAT1, used to reduce power dissipation on short loops. |  |
| 2 | IPROG | I | Current-Limit Program Input. A resistor to DCOUT sets the dc current limit of the <br> device. |
| 3 | BS | I | Battery Switch. See Table 2 for description. |
| 4 | NC | - | No Connection (L7556 Only). Do not use as a tie point. |
| 4 | LBAT | O | Lower Battery in Use (L7557 Only). When high, this open-collector output indicates <br> the device has switched to VBAT2. To use, connect a $100 \mathrm{k} \Omega$ resistor to Vcc. |
| 5 | VcC | - | +5 V Power Supply. |
| 6 | RCVP | I | Receive ac Signal Input (Noninverting). This high-impedance input controls the ac <br> differential voltage on tip and ring. |
| 7 | RCVN | I | Receive ac Signal Input (Inverting). This high-impedance input controls the ac differ- <br> ential voltage on tip and ring. |
| 8 | LCTH | I | Loop Closure Threshold Input. Connect a resistor to DCOUT to set off-hook thresh- <br> old. |
| 9 | DCOUT | O | dc Output Voltage. This output is a voltage that is directly proportional to the absolute <br> value of the differential tip/ring current. |
| 10 | VBAT1 | - | Battery Supply. Negative high-voltage power supply, higher in magnitude than VBAT2. |

## Pin Information (continued)

Table 1. Pin Descriptions (continued)

| Pin | Symbol | Type | Description |
| :---: | :---: | :---: | :---: |
| 11 | PR | 1/O | Protected Ring. The output of the ring driver amplifier and input to loop sensing circuitry. Connect to loop through overvoltage protection. |
| 12 | CF2 | - | Filter Capacitor 2. Connect a $0.1 \mu \mathrm{~F}$ capacitor from this pin to AGND. |
| 13 | CF1 | - | Filter Capacitor 1. Connect a $0.47 \mu \mathrm{~F}$ capacitor from this pin to pin CF2. |
| 14 | VITR | 0 | Transmit ac Output Voltage. This output is a voltage that is directly proportional to the differential tip/ring current. |
| 15 | ICM | I | Common-Mode Current Sense. To program ring ground sense threshold, connect a resistor to Vcc and connect a capacitor to AGND to filter $50 / 60 \mathrm{~Hz}$. If unused, the pin can be left unconnected. |
| 16 | RGDET | 0 | Ring Ground Detect. When high, this open-collector output indicates the presence of a ring ground. To use, connect a $100 \mathrm{k} \Omega$ resistor to Vcc . |
| 17 | B0 | 1 | State Control Input. B0 and B1 determine the state of the SLIC. See Table 2. |
| 18 | AGND | - | Analog Signal Ground. |
| 19 | AGND | - | Analog Signal Ground. |
| 20 | DCR | 1 | dc Resistance for Low Loop Currents. Leave open for dc feed resistance of $115 \Omega$, or short to DCOUT for $615 \Omega$. Intermediate values can be set by a simple resistor divider from DCOUT to ground with the tap at DCR. |
| 21 | BGND | - | Battery Ground. Ground return for the battery supply. |
| 22 | PT | I/O | Protected Tip. The output of the tip driver amplifier and input to loop sensing circuitry. Connect to loop through overvoltage protection. |
| 23 | RTSN | I | Ring Trip Sense Negative. Connect this pin to the ringing generator signal through a high-value resistor. |
| 24 | RTSP | I | Ring Trip Sense Positive. Connect this pin to the ring relay and the ringer series resistor through a high-value resistor. |
| 25 | NRDET | 0 | Ring Trip Detector Output. When low, this logic output indicates that ringing is tripped. |
| 26 | NLC | 0 | Loop Detector Output. When low, this logic output indicates an off-hook condition. |
| 27 | B1 | I/O | State Control Input. B0 and B1 determine the state of the SLIC. See Table 2. Pin B1 has a $40 \mathrm{k} \Omega$ pull-up. It goes low in the event of thermal shutdown. |
| 28 | XMT | 0 | Transmit ac Output Voltage. The output of the uncommitted operational amplifier. |
| 29 | SN | 1 | Summing Node. The inverting input of the uncommitted operational amplifier. A resistor or network to XMT sets the gain. |
| 30 | NC | - | No Connection. Do not use as a tie point. |
| 31 | BS2 | - | Battery Switch Slowdown. A $0.1 \mu \mathrm{~F}$ capacitor from BS1 to BS2 will ramp the battery switch transition for applications requiring quiet transition. If not needed, the pin can be left open. |
| 32 | BS1 | - | Battery Switch Slowdown. A $0.1 \mu \mathrm{~F}$ capacitor from BS1 to BS2 will ramp the battery switch transition for applications requiring quiet transition. If not needed, the pin can be left open. |

## Functional Description

Table 2. Input State Coding

| B0 | B1 | BS | State/Definition |
| :---: | :---: | :---: | :--- |
| 1 | 1 | 1 | Powerup, Forward Battery. Normal talk and battery feed state. Pin PT is positive with respect <br> to PR. On-hook transmission is enabled. VBAT1 is applied to entire circuit. |
| 1 | 1 | 0 | Powerup, Forward Battery. Normal talk and battery feed state. Pin PT is positive with respect <br> to PR. On-hook transmission is enabled. <br> For the L7556 only, VBAT2 is applied to tip/ring drive amplifiers. <br> For the L7557 only, the device compares the magnitude of VBAT2 to the voltage necessary to <br> maintain proper loop current. Then the device automatically applies VBAT2 to tip/ring drive am- <br> plifiers when possible, not affecting the desired dc template. |
| 1 | 0 | 1 | 2-Wire Wink. Pins PT and PR are put at the same potential (near ground). VBAT1 is applied to <br> entire circuit. |
| 0 | 0 | 1 | Disconnect. The tip and ring amplifiers are turned off, and the SLIC goes to a high-impedance <br> state $(>100 \mathrm{k} \Omega)$.VBAT1 is applied to entire circuit. |

Table 3. Supervision Coding

| Pin NLC | Pin NRDET | Pin RGDET |
| :--- | :--- | :--- |
| $0=$ off-hook | $0=$ ring trip | $1=$ ring ground |
| $1=$ on-hook | $1=$ no ring trip | $0=$ no ring ground |

## Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

Stresses in excess of the Absolute Maximum Ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to Absolute Maximum Ratings for extended periods can adversely affect device reliability.

| Parameter | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| 5 V Power Supply | Vcc | 7.0 | V |
| Battery (Talking) Supply | VBAT1 | -63 | V |
| Auxiliary Battery Supply | VBAT2 | -63 | V |
| Logic Input Voltage | - | -0.5 to +7.0 | V |
| Analog Input Voltage | - | -7.0 to +7.0 | V |
| Maximum Junction Temperature | TJ | 165 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | Tstg | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Relative Humidity Range | Rн | 5 to 95 | $\%$ |
| Ground Potential Difference (BGND to AGND) | - | $\pm 3$ | V |
| PT or PR Fault Voltage (dc) | VPT, VPR | (VBAT1 -5$)$ to +3 | V |
| PT or PR Fault Voltage (10 $\times 1000 \mu \mathrm{~s})$ | VPT, VPR | $($ VBAT1 -15$)$ to +15 | V |
| Current into Ring Trip Inputs | $\pm 240$ | $\mu \mathrm{~A}$ |  |

Note: The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. Some of the known examples of conditions that cause such potentials during powerup are the following:

1. An inductor connected to tip and ring can force an overvoltage on Vbat through the protection devices if the Vbat connections chatter.
2. Inductance in the VBAT leads could resonate with the VBAT filter capacitors to cause a destructive overvoltage.

## Recommended Operating Conditions

| Parameter | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Ambient Temperature | -40 | - | 85 | ${ }^{\circ} \mathrm{C}$ |
| Vcc Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| VBAT1 Supply Voltage | -24 | -48 | -60 | V |
| VBAT2 Supply Voltage | -16 | -28 | VBAT1 $^{\prime}$ | V |
| Loop Closure Threshold-detection Programming Range | - | 10 | ILIM | mA |
| dc Loop Current-limit Programming Range | 5 | 22 | 45 | mA |
| On- and Off-hook 2-wire Signal Level | - | 1 | 2.2 | Vrms |
| ac Termination Impedance Programming Range | 150 | 600 | 1300 | $\Omega$ |

## Electrical Characteristics

Minimum and maximum values are testing requirements. Typical values are characteristic of the device and are the result of engineering evaluations. Typical values are for information purposes only and are not part of the testing requirements. Minimum and maximum values apply across the entire temperature range ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) and the entire battery range unless otherwise specified. Typical is defined as $25^{\circ} \mathrm{C}, \mathrm{Vcc}=5.0 \mathrm{~V}$, VBAT1 $=-48 \mathrm{~V}$, VBat2 $=-48 \mathrm{~V}$, and llim $=40 \mathrm{~mA}$. Positive currents flow into the device. Test circuit is Figure 4 unless noted.

Table 4. Power Supply

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Power Supply-Powerup, No Loop Current: Icc <br> Ibat $\left.^{(V b a t}=-48 \mathrm{~V}\right)$ <br> Power Dissipation (Vbat $=-48 \mathrm{~V}$ ) | - | $\begin{gathered} 2.8 \\ -2.3 \\ 125 \end{gathered}$ | $\overline{155}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mW} \end{aligned}$ |
| Power Supply Rejection 500 Hz to 3 kHz (See Figures 5, 6, 15, and 16.). ${ }^{1}$ : Vcc <br> Vbat | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | - | - | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Thermal Protection Shutdown (Tjc) | - | 175 | - | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance, Junction to Ambient ( $\theta \mathrm{JA}$ ) | - | 60 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1. This parameter is not tested in production. It is guaranteed by design and device characterization.

## Electrical Characteristics (continued)

Table 5. 2-Wire Port

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Tip or Ring Drive Current: <br> $=\mathrm{dc}+$ Longitudinal + Signal Currents | 65 | - | - | mA |
| Signal Current | 15 | - | - | mArms |
| Longitudinal Current Capability per Wire ${ }^{1}$ | 8.5 | 15 | - | mArms |
| dc Loop Current Limit²: <br> RLoop $=100 \Omega$ <br> Programmability Range <br> Accuracy ( 20 mA < ILIM < 40 mA ) | $\overline{5}$ | $\begin{aligned} & \text { ІІІм } \\ & \hline \end{aligned}$ | $\begin{gathered} \overline{45} \\ +12 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \% \end{aligned}$ |
| Powerup Open Loop Voltage Levels (includes external diode): Differential Voltage | \|Vbat + 8.4| | \|Vbat + 7.9| | \|Vbat + 7.4| | V |
| Disconnect State: <br> PT Resistance (Vbat < VPT < 0 V) <br> PR Resistance (VBAT < VPR < 0 V) | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 143 \\ & 133 \end{aligned}$ | - | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| Ground Start State: PT Resistance | 100 | 143 | - | $\mathrm{k} \Omega$ |
| dc Feed Resistance (for ILoop below regulation level) | 95 | 115 | 135 | $\Omega$ |
| Loop Resistance Range ( -3.17 dBm overload into $600 \Omega$; not including protection): $\begin{aligned} & \text { ILOOP }=20 \mathrm{~mA} \text { at } \mathrm{V}_{\text {BAT2 }}=-48 \mathrm{~V} \\ & \text { ILOOP }=20 \mathrm{~mA} \text { at } \mathrm{V}_{\text {BAT2 }}=-24 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1885 \\ 685 \end{gathered}$ | - | - | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |
| ```Longitudinal to Metallic Balance—IEEE 3 Std. 455 (See Figure 6.)}\mp@subsup{}{}{4 50 Hz to 1 kHz 1 kHz to 3 kHz``` | $\begin{aligned} & 64 \\ & 60 \end{aligned}$ | $\begin{aligned} & 75 \\ & 70 \end{aligned}$ | - | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Metallic to Longitudinal Balance: 200 Hz to 4 kHz | 46 | - | - | dB |
| RFI Rejection (See Figure 7.) ${ }^{5}$ : $0.5 \mathrm{Vrms}, 50 \Omega$ Source, $30 \%$ AM Mod 1 kHz 500 kHz to 100 MHz | - | -55 | -45 | dBV |

1. The longitudinal current is independent of dc loop current.
2. Current-limit ILIM is programmed by a resistor, RPROG, from pin IPROG to DCOUT. ILIM is specified at the loop resistance where current limiting begins (see Figure 19). Select RPROG ( $\mathrm{k} \Omega$ ) $=1.67 \times \operatorname{ILIM}(\mathrm{mA})$.
3. IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc.
4. Longitudinal balance of circuit card will depend on loop series resistance matching (see Figure 23 and Figure 24).
5. This parameter is not tested in production. It is guaranteed by design and device characterization.

Electrical Characteristics (continued)
Table 6. Analog Pin Characteristics

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Differential PT/PR Current Sense (DCOUT): Gain (PT/PR to DCOUT) | -123 | -125 | -127 | V/A |
| Loop Closure Detector Threshold ${ }^{1}$ : Programming Accuracy | - | - | $\pm 20$ | \% |
| Ring Ground Detector Threshold²: $\mathrm{RICM}=154 \mathrm{k} \Omega$ <br> Programming Accuracy | 3 | 6 | $\begin{gathered} 10 \\ \pm 25 \end{gathered}$ | $\begin{gathered} \mathrm{k} \Omega \\ \% \end{gathered}$ |
| Ring Trip Comparator: Input Offset Voltage | - | - | $\pm 10$ | mV |
| RCVN, RCVP: Input Bias Current | - | -0.2 | -1 | $\mu \mathrm{A}$ |

1. Loop closure threshold is programmed by resistor RLCTH from pin LCTH to pin DCOUT.
2. Ring ground threshold is programmed by resistor RICM2 from pin ICM to Vcc.

Table 7. Uncommitted Op Amp Characteristics

| Parameter | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Input Offset Voltage | - | $\pm 5$ | - | mV |
| Input Offset Current | - | $\pm 10$ | - | nA |
| Input Bias Current | - | 200 | - | nA |
| Differential Input Resistance | - | 1.5 | - | $\mathrm{M} \Omega$ |
| Output Voltage Swing (RL $=10 \mathrm{k} \Omega$ ) | - | $\pm 3.5$ | - | Vpk |
| Output Resistance (AvcL $=1)$ | - | 2.0 | - | $\Omega$ |
| Small Signal GBW | - | 700 | - | kHz |

## Electrical Characteristics (continued)

Table 8. ac Feed Characteristics

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| ac Termination Impedance ${ }^{1}$ : | 150 | - | 1300 | $\Omega$ |
| Longitudinal Impedance ${ }^{2}$ (See Figure 8.) | - | 40 | 46 | $\Omega$ |
| Total Harmonic Distortion-200 Hz to $4 \mathrm{kHz}^{2}$ : Off-hook On-hook | - | - | $\begin{aligned} & 0.3 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \text { \% } \\ & \% \end{aligned}$ |
| Transmit Gain, $\mathrm{f}=1 \mathrm{kHz}$ (PT/PR to VITR) Transmit Accuracy in dB | $\begin{aligned} & -122 \\ & -0.18 \end{aligned}$ | $\begin{gathered} -125 \\ 0 \end{gathered}$ | $\begin{gathered} \hline-128 \\ 0.18 \end{gathered}$ | $\begin{aligned} & \mathrm{V} / \mathrm{A} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |
| Receive + Gain, $\mathrm{f}=1 \mathrm{kHz}$ (RCVP to PT/PR) Receive - Gain, $\mathrm{f}=1 \mathrm{kHz}$ (RCVN to PT/PR) Receive Accuracy in dB | $\begin{array}{r} 7.84 \\ -7.84 \\ -0.18 \end{array}$ | $\begin{gathered} 8.00 \\ -8.00 \\ 0 \end{gathered}$ | $\begin{gathered} \hline 8.16 \\ -8.16 \\ 0.18 \end{gathered}$ | $\overline{\mathrm{dB}}$ |
| ```Gain vs. Frequency (transmit and receive) ( \(600 \Omega\) termination; reference \(1 \mathrm{kHz}^{2}\) ): 200 Hz to 300 Hz 300 Hz to 3.4 kHz 3.4 kHz to 16 kHz 16 kHz to 266 kHz``` | $\begin{gathered} -1.00 \\ -0.3 \\ -3.0 \end{gathered}$ | $\begin{gathered} 0.0 \\ 0.0 \\ -0.1 \end{gathered}$ | $\begin{aligned} & 0.05 \\ & 0.05 \\ & 0.3 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Gain vs. Level (transmit and receive)(reference $0 \mathrm{dBV}^{2}$ ): $-50 \mathrm{~dB} \text { to }+3 \mathrm{~dB}$ | -0.05 | 0 | 0.05 | dB |
| $\begin{aligned} & \text { Return Loss }{ }^{3}: \\ & 200 \mathrm{~Hz} \text { to } 500 \mathrm{~Hz} \\ & 500 \mathrm{~Hz} \text { to } 3400 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & 20 \\ & 26 \end{aligned}$ | $\begin{aligned} & 24 \\ & 29 \end{aligned}$ | - | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| 2-wire Idle-channel Noise ( $600 \Omega$ termination): <br> Psophometric <br> C-message <br> 3 kHz Flat | - | $\begin{gathered} -87 \\ 2 \\ 10 \end{gathered}$ | $\begin{gathered} -77 \\ 12 \\ 20 \end{gathered}$ | dBmp dBrnC dBrn |
| Transmit Idle-channel Noise: Psophometric C-message 3 kHz flat | - | $\begin{gathered} -82 \\ 7 \\ 15 \end{gathered}$ | $\begin{gathered} -77 \\ 12 \\ 20 \end{gathered}$ | dBmp dBrnC dBrn |
| Transhybrid Loss ${ }^{3}$ : 200 Hz to 500 Hz 500 Hz to 3400 Hz | 21 26 | 24 29 | - | dB dB |

[^0]
## Electrical Characteristics (continued)

## Table 9. Logic Inputs and Outputs

All outputs except RGDET and Lbat are open collectors with internal, $30 \mathrm{k} \Omega$ pull-up resistor. RGDET and LBAT are open collectors without internal pull-up. Input pin B1 has a $40 \mathrm{k} \Omega$ pull-up; it goes low in the event of thermal shutdown.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltages: Low Level (permissible range) High Level (permissible range) | $\begin{aligned} & \text { VIL } \\ & \mathrm{V}_{\mathrm{IH}} \end{aligned}$ | $\begin{gathered} -0.5 \\ 2.0 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & \text { Vcc } \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Input Currents: <br> Low Level ( $\mathrm{Vcc}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=0.4 \mathrm{~V}$ ) <br> High Level ( $\mathrm{Vcc}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}=2.4 \mathrm{~V}$ ) | $\begin{aligned} & \mathrm{ILL} \\ & \mathrm{IH} \\ & \hline \end{aligned}$ | $\begin{aligned} & -75 \\ & -40 \end{aligned}$ | $\begin{gathered} -115 \\ -60 \end{gathered}$ | $\begin{aligned} & -200 \\ & -100 \end{aligned}$ | $\begin{gathered} \mu \mathrm{A} \\ \mu \mathrm{~A} \end{gathered}$ |
| Output Voltages (open collector with internal pull-up resistor): Low Level (Vcc $=4.75 \mathrm{~V}$, loL $=360 \mu \mathrm{~A})$ <br> High Level ( $\mathrm{Vcc}=4.75 \mathrm{~V}$, $\mathrm{IoH}=-20 \mu \mathrm{~A}$ ) | Vol Vон | $\begin{gathered} 0 \\ 2.4 \end{gathered}$ | 0.2 | $\begin{aligned} & 0.4 \\ & \mathrm{Vcc} \end{aligned}$ | V |

## Ring Trip Requirements

- Ringing signal:
- Voltage, minimum 35 Vrms, maximum 100 Vrms.
- Frequency, 17 Hz to 23 Hz .
- Crest factor, 1.4 to 2.
- Ringing trip:
$-\leq 100 \mathrm{~ms}$ (typical), $\leq 250 \mathrm{~ms}$ (Vbat = -33 V , loop length $=530 \Omega$ ).
- Pretrip:
- The circuits in Figure 3 will not cause ringing trip.



Figure 3. Ring Trip Circuits

## Test Configurations



Figure 4. Basic Test Circuit


Figure 5. Longitudinal Balance

Test Configurations (continued)


12-2583.b (F)
Figure 6. Longitudinal PSRR


Vs = 0.5 Vrms 30\% AM 1 kHz MODULATION,
$\mathrm{f}=500 \mathrm{kHz}-1 \mathrm{MHz}$
DEVICE IN POWERUP MODE, $600 \Omega$ TERMINATION
5-6756.b (F)

* HP is a registered trademark of Hewlett-Packard Company.

Figure 7. RFI Rejection


12-2585.a (F)
Figure 8. Longitudinal Impedance


12-2582.b (F)
Figure 9. Metallic PSRR


12-2587.e (F)
Figure 10. ac Gains

## Applications



Notes:
$T x=0 d B$.
$R x=0 d B$.
Termination $=600 \Omega$.
Transhybrid $=600 \Omega$.
Figure 11. Basic Loop Start Application Circuit Using T7504 Type Codec


12-3547(F)
Figure 12. Ring Ground Detection Circuit

Applications (continued)
Table 10. Parts List for Loop Start and Ground Start Applications

| Name | Value | Function |
| :---: | :---: | :---: |
| Integrated Circuits |  |  |
| SLIC | L7556/7557 | Subscriber loop interface circuit (SLIC). |
| Protector | Crowbar protector* | Secondary protection. |
| Ringing Relay | L7581 | Switches ringing signals. |
| Codec | T7504 | First-generation codec. |
| Overvoltage Protection |  |  |
| Rpt | $50 \Omega$, PTC or Fusible | Protection resistor. |
| RPR | $50 \Omega$, PTC or Fusible | Protection resistor. |
| Power Supply |  |  |
| Cbat1 | $0.1 \mu \mathrm{~F}, 20 \%$, 100 V | VBat1 filter capacitor. |
| Cbat2 | $0.1 \mu \mathrm{~F}, 20 \%, 100 \mathrm{~V}$ | Vват2 filter capacitor. |
| Ccc | $0.1 \mu \mathrm{~F}, 20 \%, 10 \mathrm{~V}$ | Vcc filter. |
| CF1 | $0.47 \mu \mathrm{~F}, 20 \%, 100 \mathrm{~V}$ | With CF2, improves idle channel noise. |
| CF2 | $0.1 \mu \mathrm{~F}, 20 \%, 100 \mathrm{~V}$ | With CF1, improves idle channel noise. |
| DBAT | $100 \mathrm{~V}, 150 \mathrm{~mA}$ | Transient protection diode. |
| dc Profile |  |  |
| Rprog | 66.8 k $\Omega$, 1\%, 1/16 W | Sets dc loop current limit. |
| ac Characteristics |  |  |
| CB1 | $0.47 \mu \mathrm{~F}, 20 \%$, 10 V | ac/dc separation capacitor. |
| Св2 | $0.47 \mu \mathrm{~F}, 20 \%, 10 \mathrm{~V}$ | ac/dc separation capacitor. |
| Rt1 | $54.9 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | With Rgp and Rrcv, sets ac termination impedance. |
| Rrcv | $84.5 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | With Rap and RT1, sets receive gain. |
| Rgp | $57.6 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | With RT1 and Rrcv, sets ac termination impedance and receive gain. |
| Cgp | 330 pF, $10 \mathrm{~V}, 20 \%$ | Loop stability. |
| RT2 | $18.7 \mathrm{k} \Omega$, 1\%, 1/16 W | With Rx, sets transmit gain in codec. |
| Rx | $90.9 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | With RT2, sets transmit gain in codec. |
| RhB1 | $90.9 \mathrm{k} \Omega, 1 \%$, 1/16 W | Sets hybrid balance. |

* Contact your Lucent Technologies account representative for protector recommendations. Choice of this (and all) component(s) should be evaluated and confirmed by the customer prior to use in any field or laboratory system. Lucent does not recommend use of this part in the field without performance verification by the customer. This device is suggested by Lucent for customer evaluation. The decision to use a component should be based solely on customer evaluation.


## Applications (continued)

Table 10. Parts List for Loop Start and Ground Start Applications (continued)

| Name | Value |  |  |
| :--- | :--- | :--- | :---: |
| Supervision |  | $24.9 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ |  |
| RLCTH | $402 \Omega, 5 \%, 2 \mathrm{~W}$ | Sets loop closure (off-hook) threshold. |  |
| RTS1 | $274 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | Ringing source series resistor. |  |
| RTS2 | $0.022 \mu \mathrm{FF}, 20 \%, 5 \mathrm{~V}$ | With CRTS2, forms first pole of a double pole, <br> 2 Hz ring trip sense filter. |  |
| CRTS1 | $0.27 \mu \mathrm{~F}, 20 \%, 100 \mathrm{~V}$ | With RTSN, RTSP, forms second 2 Hz filter pole. |  |
| CRTS2 | $2 \mathrm{M} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | With RTS2, forms first 2 Hz filter pole. |  |
| RTSN | $2 \mathrm{M} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | With CRTS1, RTSP, forms second 2 Hz filter pole. |  |
| RTSP |  |  |  |
| Ground Start | $0.47 \mu \mathrm{FF}, 20 \%, 10 \mathrm{~V}$ | With CRTS1, RTSN, forms second 2 Hz filter pole. |  |
| CICM | $100 \mathrm{k} \Omega, 20 \%, 1 / 16 \mathrm{~W}$ | Provides 60 Hz filtering for ring ground detection. |  |
| RGDET | $82.5 \mathrm{k} \Omega, 1 \%, 1 / 16 \mathrm{~W}$ | Digital output pull-up resistor. |  |
| RICM2 |  |  |  |

## Design Considerations

Table 11 shows the design parameters of the application circuit shown in Figure 11. Components that are adjusted to program these values are also shown.

Table 11. $600 \Omega$ Design Parameters

| Design Parameter | Parameter Value | Components Adjusted |
| :--- | :---: | :---: |
| Loop Closure Threshold | 10 mA | RLcth |
| dc Loop Current Limit | 40 mA | RPROG |
| dc Feed Resistance | $180 \Omega$ | RPT, RPR |
| 2-wire Signal Overload Level | 3.14 dBm | - |
| ac Termination Impedance | $600 \Omega$ | RT1, RGP, RRCV |
| Hybrid Balance Line Impedance | $600 \Omega$ | RHB1 |
| Transmit Gain | 0 dB | RT2, RX |
| Receive Gain | 0 dB | RRCV, RGP, RT1 |

Applications (continued)

## Characteristic Curves



12-2828.c (F)
Figure 13. Receive Gain and Hybrid Balance vs. Frequency


12-2829.b (F)


12-2830.a (F)

Figure 15. Typical Vcc Power Supply Rejection


12-2871.a (F)

Figure 16. Typical Vbat Power Supply Rejection

Figure 14. Transmit Gain and Return Loss vs. Frequency

## Applications (continued)

Characteristic Curves (continued)


LOOP CLOSURE THRESHOLD RESISTOR, Rlcth (k $\Omega$ )
12-3015 (F)
Note: VBAT $=-48 \mathrm{~V}$
Figure 17. Loop Closure Program Resistor Selection


12-3016a (F)
Notes:
Tip lead is open.
Vbat $=-48 \mathrm{~V}$.
Figure 18. Ring Ground Detection Programming


12-3050.a(F)
Notes:
VBAT1 $=-48 \mathrm{~V}$.
Vват2 $=-28 \mathrm{~V}$.
ILIM = 22 mA .
$R \mathrm{dc} 1=115 \Omega$.
Figure 19. Loop Current vs. Loop Voltage


Notes:
Vbat1 $=-48 \mathrm{~V}$.
VВАТ2 $=-28 \mathrm{~V}$.
ILIM $=22 \mathrm{~mA}$.
$R \mathrm{dc} 1=115 \Omega$.
Figure 20. Loop Current vs. Loop Resistance

Applications (continued)
Characteristic Curves (continued)


Notes:
Vbat1 $=-48 \mathrm{~V}$.
$V_{\text {BAT2 }}=-28 \mathrm{~V}$.
ILIM $=22 \mathrm{~mA}$.
$R \mathrm{dc} 1=115 \Omega$.
Figure 21. Typical SLIC Power Dissipation vs. Loop Resistance


Figure 22. Power Derating


12-2559.b (F)
Figure 23. Longitudinal Balance Resistor Mismatch Requirements


12-3021 (F)
Figure 24. Longitudinal Balance vs. Protection Resistor Mismatch

## Applications (continued)

## dc Applications

## Battery Feed

The dc feed characteristic can be described by:

$$
\begin{aligned}
I_{L} & =\frac{\left|V_{B A T}\right|-V_{O H}}{R_{L}+2 R_{P}+R_{d c}} \\
V_{T / R} & =\frac{\left(\left|V_{B A T}\right|-V_{O H}\right) \times R_{L}}{R_{L}+2 R_{P}+R_{d c}}
\end{aligned}
$$

where:
l = dc loop current.
$\mathrm{V}_{\mathrm{T} / \mathrm{R}}=\mathrm{dc}$ loop voltage.
$\mid$ VBAT $\mid=$ battery voltage magnitude applied to the power amplifier stage (VBAT1 or VBAT2).
$\mathrm{VOH}=$ overhead voltage. This is the difference between the battery voltage and the open loop tip/ring voltage.
$R \mathrm{~L}=$ loop resistance, not including protection resistors.
$R p=$ protection resistor value.
Rdc $=$ SLIC internal dc feed resistance.
The design begins by drawing the desired dc template. An example is shown in Figure 25.


12-3050.f (F)
Notes:
Vbat1 $=-48 \mathrm{~V}$.
$V_{\text {bat2 }}=-28 \mathrm{~V}$.
ILIM $=22 \mathrm{~mA}$.
Rdc1 $=115 \Omega$.
Figure 25. Loop Current vs. Loop Voltage

Starting from the on-hook condition and going through to a short circuit, the curve passes through two regions:

Region 1; On-hook and low loop currents. The slope corresponds to the dc resistance of the SLIC, Roc1 (default is $115 \Omega$ typical). The open circuit voltage is the battery voltage less the overhead voltage of the device, VOH (default is 7.9 V typical). These values are suitable for most applications, but can be adjusted if needed. For more information, see the sections entitled Adjusting dc Feed Resistance or Adjusting Overhead Voltage.
Region 2; Current limit. The dc current is limited to a value determined by external resistor Rprog. This region of the dc template has a high resistance (10 k $\Omega$ ).
Calculate the external resistor as follows:

$$
\operatorname{RPROG}(\mathrm{k} \Omega)=1.67 \mathrm{ILIM}(\mathrm{~mA})
$$

## Switching the Battery

The L7556 and L7557 SLICs provide an input for an auxiliary battery. Called VBAT2, this power supply should be lower in magnitude than the primary battery, Vbat1. Under an acceptable loop condition, VBat2 can be switched to provide the loop power through the output amplifiers of the SLIC. The dc template, described in the last section, is determined by the battery that is activated-either VBAT1 or VBAT2.

Which device will be best for you? That mainly depends on your loop range requirements. If you have only short loops and no on-hook voltage requirements, you don't need a battery switch at all. Use the L7551 instead. If you have only to guarantee a short loop range, e.g., 22 mA into $530 \Omega$, consider the L7556. The minimum VBat2 can be determined by the standard dc equations.
In these applications, the off-hook detector can be used to indicate when to switch the battery. Just make sure the off-hook detector will also function as required with Vbat2 as well as Vbat1.

Consider an off-hook threshold of 10 mA . This could represent a $1000 \Omega$ loop with a 48 V VBAT1 active or a $2000 \Omega$ loop with a 28 V VBat2 active. In this case, if the loop is below $1000 \Omega$ or above $2000 \Omega$, off-hook detection will be accurate. Between $1000 \Omega$ and $2000 \Omega$, the detector is battery-dependent. This condition must be avoided. In our example, since the maximum loop is $530 \Omega$, the 10 mA detector is perfectly acceptable.
If the PTT would like a short loop system that can also serve long loops, the off-hook detector is not the best indicator, and better loop intelligence is needed. In this case, the L 7557 can be used. It has an internal comparator that senses when there is enough potential at VBat2 to switch without affecting the loop current. In this case, the loop range is determined by VBAT1, and VBat2 is only switched in when the loop is short enough to use it. This switching is automatic and includes hysteresis to avoid oscillation when the loop length is close to the VBAT2 switch threshold.

Applications (continued)
dc Applications (continued)

## Overhead Voltage

In order to drive an on-hook ac signal, the SLIC must set up the tip and ring voltage to a value less than the battery voltage. The amount that the open loop voltage is decreased relative to the battery is referred to as the overhead voltage. Expressed as an equation:

$$
\text { VOH }=\left|V_{B A T}\right|-\left(V_{P T}-V_{P R}\right)
$$

Without this buffer voltage, amplifier saturation will occur and the signal will be clipped. The device is automatically set at the factory to allow undistorted on-hook transmission of a 3.17 dBm signal into a $900 \Omega$ loop impedance. For applications where higher signal levels are needed, e.g., periodic pulse metering, the 2 -wire port of the SLIC can be programmed with pin DCR.

The drive amplifiers are capable of 4 Vrms minimum (VAMP). Referring to Figure 26, the internal resistance has a worst-case value of $46 \Omega$. So, the maximum signal the device can guarantee is:

$$
\mathrm{V}_{\mathrm{T} / \mathrm{R}}=4 \mathrm{~V}\left(\frac{\left|Z_{\mathrm{T} / R}\right|}{\left|Z_{T / R}\right|+2\left(R_{P}+46\right)}\right)
$$

Thus, $\mathrm{Rp} \leq 35 \Omega$ allows 2.2 Vrms metering signals. The next step is to determine the amount of overhead voltage needed. The peak voltage at output of tip and ring amplifiers is related to the peak signal voltage by:
$\hat{V}_{\text {amp }}=\hat{V}_{T R}\left(1+\frac{2\left(R_{P}+40 \Omega\right)}{\left|Z_{T} / R\right|}\right)$


12-2560.e (F)
Figure 26. SLIC 2-Wire Output Stage

In addition to the required peak signal level, the SLIC needs about 2 V from each power supply to bias the amplifier circuitry. It can be thought of as an internal saturation voltage. Combining the saturation voltage and the peak signal level, the required overhead can be expressed as:

$$
\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SAT}}+\left(1+\frac{2\left(\mathrm{RP}_{\mathrm{P}}+40 \Omega\right)}{\left|\mathrm{Z}_{\mathrm{T} / \mathrm{R}}\right|}\right) \hat{\mathrm{V}}_{\mathrm{T} / \mathrm{R}}
$$

where $\mathrm{V}_{\text {SAT }}$ is the combined internal saturation voltage between the tip/ring amplifiers and Vbat ( 5.4 V typ.).
$\operatorname{RP}(\Omega)$ is the protection resistor value, and $40 \Omega$ is the output series resistance of each internal amplifier.
$\mathrm{ZT} / \mathrm{R}(\Omega)$ is the ac loop impedance.

## Example 1, on-hook transmission of a meter pulse:

Signal level: 2.2 Vrms into $200 \Omega$
$35 \Omega$ protection resistors
lLoop $=0$ (on-hook transmission of the metering signal)

$$
\mathrm{VOH}=5.4+\left(1+\frac{2(35+40)}{200}\right) \sqrt{2}(2.2)=10.8 \mathrm{~V}
$$

Accounting for Vsat tolerance of 0.5 V , a nominal overhead of 11.3 V would ensure transmission of an undistorted 2.2 V metering signal.

## Adjusting Overhead Voltage

To adjust the open loop 2-wire voltage, pin DCR is programmed at the midpoint of a resistive divider from ground to either -5 V or Vват. In the case of -5 V , the overhead voltage will be independent of the battery voltage. Figure 27 shows the equivalent input circuit to adjust the overhead voltage.


12-2562 (F)
Figure 27. Equivalent Circuit for Adjusting the Overhead Voltage

The overhead voltage is programmed by using the following equation:

$$
\begin{aligned}
& \mathrm{VOH}=7.9-4 \mathrm{VDCR} \\
& =7.9-4\left(-5 \times\left(\frac{\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}{\mathrm{R}_{2}+\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}\right)\right) \\
& =7.9+20\left(\frac{\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}{\mathrm{R}_{2}+\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}\right)
\end{aligned}
$$

## Applications (continued)

dc Applications (continued)

## Adjusting dc Feed Resistance

The dc feed resistance may be adjusted with the help of Figure 28.


12-2560 (F)
Figure 28. Equivalent Circuit for Adjusting the dc Feed Resistance

$$
\begin{aligned}
\mathrm{R}_{\mathrm{dc}} & =115 \Omega+500 \Omega \frac{\Delta \mathrm{VDCR}}{\Delta \mathrm{VDCoUT}} \\
& =115 \Omega+500 \Omega\left(\frac{\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}{\mathrm{R}_{3}+\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}\right)
\end{aligned}
$$

The above paragraphs describe the independent setting of the overhead voltage and the dc feed resistance. If both need to be set to customized values, combine the two circuits as shown in Figure 29.


12-2561 (C)
Figure 29. Adjusting Both Overhead Voltage and dc Feed Resistance

This is an equivalent circuit for adjusting both the dc feed resistance and overhead voltage together.
The adjustments can be made by a simple superposition of the overhead and dc feed equations:

$$
\begin{gathered}
\mathrm{VOH}_{\text {O }}=7.9+20\left(\frac{\mathrm{R}_{1}\|25 \mathrm{k} \Omega\| \mathrm{R}_{3}}{\mathrm{R}_{2}+\mathrm{R}_{1}\|25 \mathrm{k} \Omega\| \mathrm{R}_{3}}\right) \\
\mathrm{RDC}=115 \Omega+500 \Omega\left(\frac{\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}{R_{2}+\mathrm{R}_{1} \| 25 \mathrm{k} \Omega}\right)
\end{gathered}
$$

When selecting external components, select R1 on the order of $5 \mathrm{k} \Omega$ to minimize the programming inaccuracy caused by the internal $25 \mathrm{k} \Omega$ resistor. Lower values can be used; the only disadvantage is the power consumption of the external resistors.

## Loop Range

The equation below can be rearranged to provide the loop range for a required loop current:

$$
R L=\frac{\left|V_{B A T}\right|-V_{O H}}{I L}-2 R p-R_{d c}
$$

## Off-Hook Detection

The loop closure comparator has built-in longitudinal rejection, eliminating the need for an external 60 Hz filter. The loop closure detection threshold is set by resistor Rlcth. Referring to Figure 30, NLC is high in an on-hook condition (Itr $=0$, Vdcout $=0$ ) and $\mathrm{VLCTH}=0.05 \mathrm{~mA} \times$ RLCTH. The off-hook comparator goes low when V Lстн crosses zero and then goes negative:

$$
\begin{aligned}
\text { VLCTH } & =0.05 \mathrm{~mA} \times \text { RLCTH }+ \text { Vdcout } \\
& =0.05 \mathrm{~mA} \times \text { RLCTH }-0.125 \mathrm{~V} / \mathrm{mA} \times \operatorname{ITR} \\
\operatorname{RLTCH}(\mathrm{k} \Omega) & =2.5 \times \operatorname{ITR}(\mathrm{mA})
\end{aligned}
$$


$12-2553 g(F)$
Figure 30. Off-Hook Detection Circuit Applications

Applications (continued)
dc Applications (continued)

## Ring Trip Detection

The ring trip circuit is a comparator that has a special input section optimized for this application. The equivalent circuit is shown in Figure 31, along with its use in an application using unbalanced, battery-backed ringing.


Figure 31. Ring Trip Equivalent Circuit and Equivalent Application

The comparator input voltage compliance is Vcc to $V_{\text {bat, }}$ and the maximum current is $240 \mu \mathrm{~A}$ in either direction. Its application is straightforward. A resistance (RTSN + RTS2) in series with the RTSN input establishes a current which is repeated in the RTsp input. A slightly lower resistance (RTSP) is placed in series with the RTsP input. When ringing is being injected, no dc current flows through RTs1, and so the RTsP input is at a lower potential than RTSN. When enough dc loop current flows, the RTsp input voltage increases to trip the comparator. In Figure 31, a low-pass filter with a double pole at 2 Hz was implemented to prevent false ring trip.

The following example illustrates how the detection circuit of Figure 31 will trip at 12.5 mA dc loop current using a -48 V battery.

$$
\begin{aligned}
\mathrm{IN} & =\frac{-7-(-48)}{2.289 \mathrm{k} \Omega} \\
& =17.9 \mu \mathrm{~A}
\end{aligned}
$$

The current $I_{N}$ is repeated as Ip in the positive comparator input. The voltage at comparator input RTSP is:

$$
V_{\text {RTSP }}=V_{B A T}+\operatorname{ILOOP(dc)\times RTS1+IP\times RTSP~}
$$

Using this equation and the values in the example, the voltage at input RTSP is -12 V during ringing injection (ILOOP(dc) $=0$ ). Input RTsP is therefore at a level of 5 V below RTSN. When enough dc loop current flows through RTs1 to raise its dc drop to 5 V , the comparator will trip. In this example,

$$
\begin{aligned}
\operatorname{ILOOP}(\mathrm{dc}) & =\frac{5 \mathrm{~V}}{402 \Omega} \\
& =12.5 \mathrm{~mA}
\end{aligned}
$$

## Ring Ground Detection

Pin ICM sinks a current proportional to the longitudinal loop current. It is also connected to an internal comparator whose output is pin RGDET. In a ground start application where tip is open, the ring ground current is half differential and half common mode. In this case, to set the ring ground current threshold, connect a resistor Ricm from pin ICM to Vcc. Select the resistor according to the following relation:

$$
\operatorname{RIcm}(\mathrm{k} \Omega)=\frac{\mathrm{VCc} \times 228}{\operatorname{IRG}(\mathrm{~mA})}
$$

The above equation is shown graphically in Figure 18. It applies for the case of tip open. The more general equation can be used in ground key application to detect a common-mode current Icм:

$$
\operatorname{Rıcм}(\mathrm{k} \Omega)=\frac{\mathrm{Vcc} \times 114}{\operatorname{Icm}(\mathrm{~mA})}
$$

## Applications (continued)

## ac Design

There are four key ac design parameters. Termination impedance is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set. Transmit gain is measured from the 2-wire port to the PCM highway, while receive gain is done from the PCM highway to the transmit port. Finally, the hybrid balance network cancels the unwanted amount of the receive signal that appears at the transmit port.
At this point in the design, the codec needs to be selected. The discrete network between the SLIC and the codec can then be designed. Here is a brief codec feature and selection summary.

## First-Generation Codecs

These perform the basic filtering, $A / D$ (transmit), $D / A$ (receive), and $\mu$-law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input stages, differential analog output stages, and $\mu$-law/A-law selectability. This generation of codecs has the lowest cost. They are most suitable for applications with fixed gains, termination impedance, and hybrid balance.

## Second-Generation Codecs

This class of devices includes a microprocessor interface for software control of the gains and hybrid balance. The hybrid balance is included in the device. ac programmability adds application flexibility and saves several passive components and also adds several I/O latches that are needed in the application. However, it does not have the transmit op amp, since the transmit gain and hybrid balance are set internally.

## Third-Generation Codecs

This class of devices includes the gains, termination impedance, and hybrid balance-all under microprocessor control. Depending on the device, it may or may not include latches.

## Selection Criteria

In the following examples, use of a first-generation codec is shown. The equations for second- and thirdgeneration codecs are simply subsets of these. There are two examples. The first shows the simplest circuit, which uses a minimum number of discrete components to synthesize a real termination impedance. The second example shows the use of the uncommitted op amp to synthesize a complex termination. The design has been automated in a DOS based program, available on request.

In the codec selection, increasing software control and flexibility are traded for device cost. To help decide, it may be useful to consider the following. Will the application require only one value for each gain and impedance? Will the board be used in different countries with different requirements? Will several versions of the board be built? If so, will one version of the board be most of the production volume? Does the application need only real termination impedance? Does the hybrid balance need to be adjusted in the field?

Applications (continued)
ac Design (continued)

## Selection Criteria (continued)

ac equivalent circuits using a T7513 Codec are shown in Figures 32 and 33.


12-2554j (F)
Figure 32. ac Equivalent Circuit Not Including Spare Op Amp


12-3013b (F)
Figure 33. ac Equivalent Circuit Including Spare Op Amp

## Applications (continued)

## ac Design (continued)

## Selection Criteria (continued)

## Example 1, Real Termination:

The following design equations refer to the circuit in Figure 32. Use these to synthesize real termination impedance.
Termination Impedance:

$$
\begin{aligned}
& Z_{T}=\frac{V_{T / R}}{-I_{T / R}} \\
& Z T=R_{P}+80 \Omega+\frac{1000}{1+\frac{R_{T 1}}{R_{G P}}+\frac{R_{T 1}}{R_{R C V}}}
\end{aligned}
$$

## Receive Gain:

$\operatorname{grcv}=\frac{\mathrm{V}_{\mathrm{T} / \mathrm{R}}}{\mathrm{V}_{\mathrm{FR}}}$
grcv $=\frac{8}{\left(1+\frac{R_{R C V}}{R_{T 1}}+\frac{R_{R C V}}{R_{G P}}\right)\left(1+\frac{Z_{T}}{Z_{T / R}}\right)}$

## Transmit Gain:

$g_{\mathrm{x}}=\frac{\mathrm{V}_{\mathrm{GSX}}}{\mathrm{V}_{\mathrm{T} / \mathrm{R}}}$
$g_{t x}=\frac{-R x}{R_{T} 2} \times \frac{125}{Z_{T} / R}$

## Hybrid Balance:

hbal $=20 \log \frac{V_{G S X}}{V_{F R}}$
To optimize the hybrid balance, the sum of the currents at the VFX input of the codec op amp should be set to 0 . The following expressions assume the test network is the same as the termination impedance.
hbal $=20 \log \left(\frac{R x}{R H B}-g_{t x} \times \operatorname{grcv}\right)$
$R H B=\frac{R x}{g t \times \operatorname{grcv}}$

## Example 2, Complex Termination:

For complex termination, the spare op amp is used (see Figure 33).

$$
\begin{aligned}
& Z T=2 R_{P}+80 \Omega+\frac{1000}{1+\frac{R_{T 3}}{R_{G N}}+\frac{R_{T 3}}{R_{R C V}}}\left(\frac{Z_{T 5}}{R_{T 4}}\right) \\
&=2 R_{P}+80 \Omega+k\left(Z_{T 5}\right) \\
& g r c v= \frac{8}{\left(1+\frac{R_{R C V}}{R T 3}+\frac{R_{R C V}}{R G N}\right)\left(1+\frac{Z_{T}}{Z_{T / R}}\right)} \\
& g t x=\frac{-R x}{R_{T 6}} \times \frac{125}{Z_{T / R}} \times \frac{Z_{T 5}}{R_{T 4}}
\end{aligned}
$$

The hybrid balance equation is the same as in Example 1.

## PCB Layout Information

Make the leads to BGND and Vbat as wide as possible for thermal and electrical reasons. Also, maximize the amount of PCB copper in the area of-and specifically on-the leads connected to this device for the lowest operating temperature.
When powering the device, ensure that no external potential creates a voltage on any pin of the device that exceeds the device ratings. In this application, some of the conditions that cause such potentials during powerup are the following: 1) an inductor connected to PT and PR (this can force an overvoltage on Vbat through the protection devices if the Vbat connection chatters), and 2) inductance in the Vbat lead (this could resonate with the Vbat filter capacitor to cause a destructive overvoltage).
This device is normally used on a circuit card that is subjected to hot plug-in, meaning the card is plugged into a biased backplane connector. In order to prevent damage to the IC, all ground connections must be applied before, and removed after, all other connections.

## Outline Diagram

## 32-Pin PLCC

Dimensions are in millimeters.
Note: The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Lucent Technologies Sales Representative.


## Ordering Information

| Device Part No. | Description | Package | Comcode |
| :--- | :---: | :---: | :---: |
| ATTL7556AAU | Low-Power SLIC with Battery Switch | 32-Pin PLCC | 107385668 |
| ATTL7556AAU-TR | Low-Power SLIC with Battery Switch | 32-Pin PLCC (Tape and Reel) | 107749509 |
| ATTL7557AAU | Low-Power SLIC with Battery Switch | 32-Pin PLCC | 107385841 |
| ATTL7557AAU-TR | Low-Power SLIC with Battery Switch | 32-Pin PLCC (Tape and Reel) | 107749517 |

For additional information, contact your Microelectronics Group Account Manager or the following:
INTERNET: http://www.lucent.com/micro
E-MAIL: docmaster@micro.lucent.com
N. AMERICA: Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106)
ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, \#03-18 Cintech III, Singapore 118256 Tel. (65) 778 8833, FAX (65) 7777495
CHINA: Microelectronics Group, Lucent Technologies (China) Co., Ltd., A-F2, 23/F, Zao Fong Universe Building, 1800 Zhong Shan Xi Road, Shanghai 200233 P. R. China Tel. (86) 216440 0468, ext. 316, FAX (86) 2164400652
JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 35421 1600, FAX (81) 354211700
EUROPE: Data Requests: MICROELECTRONICS GROUP DATALINE: Tel. (44) 7000582 368, FAX (44) 1189328148 Technical Inquiries: GERMANY: (49) 89950860 (Munich), UNITED KINGDOM: (44) 1344865900 (Ascot),

FRANCE: (33) 140836800 (Paris), SWEDEN: (46) 859460700 (Stockholm), FINLAND: (358) 943542800 (Helsinki), ITALY: (39) 026608131 (Milan), SPAIN: (34) 18071441 (Madrid)
Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information.


[^0]:    1. Set by external components. Any complex impedance R1 + R2 || C between $150 \Omega$ and $1300 \Omega$ can be synthesized.
    2. This parameter is not tested in production. It is guaranteed by design and device characterization.
    3. Return loss and transhybrid loss are functions of device gain accuracies and the external hybrid circuit. Guaranteed performance assumes $1 \%$ tolerance external components.
