# 18-50 GHz GaAs MMIC Voltage Variable Attenuator ## **III Alpha** AV850M1-00 #### **Features** - Single Voltage Control - 40 dB Attenuation Range - Balanced 0.25 µm MESFET Non-Reflective Design - 100% On-Wafer RF and DC Testing - 100% Visual Inspection to MIL-STD-883 MT 2010 #### Description Alpha's AV850M1-00 MMIC voltage variable attenuator is a balanced configuration incorporating Lange couplers at input and output. The attenuator has a typical insertion loss of 2.5 dB over the 18-40 GHz band with a worst-case insertion loss of 3.5 dB across the full 18-50 GHz band. The attenuation range is 35 dB over the full 18-50 GHz band while typical I/P and O/P return loss is better than 13 dB for all attenuation states. The chip uses Alpha's proven 0.25 µm MESFET technology and is based upon MBE layers and electron beam lithography for the highest uniformity and repeatability. The MMICs employ surface passivation to ensure a rugged, reliable part with through-substrate via holes and gold-based backside metallization to facilitate a conductive epoxy die attach process. All chips are screened for insertion loss, full attenuation and I/P and O/P match over the 18-50 GHz band for guaranteed performance. #### **Chip Outline** Dimensions indicated in mm. All DC (V) pads are $0.1 \times 0.1 \text{ mm}$ and RF In, Out pads are 0.07 mm wide. Chip thickness = 0.1 mm. #### **Absolute Maximum Ratings** | Characteristic | Value | |-----------------------------------------|--------------------| | Operating Temperature (T <sub>C</sub> ) | -55°C to +90°C | | Storage Temperature (T <sub>ST</sub> ) | -65°C to +150°C | | Control Voltage (V <sub>C</sub> ) | -7 V <sub>DC</sub> | | Power In (P <sub>IN</sub> ) | 30 dBm | | Junction Temperature (T <sub>J</sub> ) | 175°C | #### Electrical Specifications at 25°C (Frequency = 18, 24, 31, 38, 43, 50 GHz) | Parameter | Condition | Symbol | Min. | Typ. <sup>2</sup> | Max. | Unit | |-----------------------------------------------------------------------------------|------------------------------|-------------------|------|-------------------|-------|------| | Maximum Attenuation | V <sub>C</sub> = 0 V | ISO | 35 | 45 | | dB | | Minimum Attenuation | V <sub>C</sub> = -5 V | I <sub>L</sub> | | 2.5 | 3.5 | dB | | Input Return Loss | At Min. and Max. Attenuation | RL <sub>I</sub> | | -20 | -12.5 | dB | | Output Return Loss | At Min. and Max. Attenuation | RLO | | -20 | -12.5 | dB | | Input Power at 1 dB Gain Compression<br>(For All Attenuation Levels) <sup>1</sup> | NW.DZS | P <sub>1 dB</sub> | | 0 | | dBm | <sup>1.</sup> Not measured on a 100% basis. Typical represents the median parameter value across the specified frequency range for the median chip. ### **Typical Performance Data** Attenuation vs. Frequency (By State) Attenuation vs. Control Voltage #### 0 0 S<sub>21</sub> -5 -1 -2 -10 Insertion Loss (dB) Return Loss (dB) -15 -3 -20 -5 -6 -30 -7 -35 -8 -40 -9 -45 18 23 28 33 38 43 48 50 Frequency (GHz) **Insertion Loss vs. Frequency** Attenuation vs. 1.0 dB Compression Point #### **Bias Arrangement** Bias must be applied to both V<sub>C</sub>. Voltage range is $V_{Low}$ = 0 V to $V_{High}$ = -5 V. $V_{Low}$ corresponds to high attenuation state. #### **Circuit Schematic**