

ASSP  
CMOS

# 5V Single Power Supply Audio Interface Unit (AIU)

## MB86434

### ■ DESCRIPTION

The FUJITSU MB86434 is an AIU (audio interface unit) LSI for +5 V single-power source digital telephone devices, manufactured using CMOS process technology. The codec transmission filter characteristics meet G.712 standards, and can handle input and output in A-Law,  $\mu$ -Law and linear conversion modes. The MB86434 also contains the necessary DTMF, microphone and receiver amps for telephone devices.

### ■ FEATURES

- +5 V single power supply
- Low power consumption: muting settings for each operating mode
  - Normal operation : 8.2 mA typ (speaker amp mute)
  - Tone generation : 1.8 mA typ (speaker amp mute)
  - Standby mode : 0.5 mA typ
- On-chip codec filter meets G.712 standards
- Selection of codec conversion methods (A-law,  $\mu$ -law, linear)
- On-chip low-noise microphone amp (2-channel) (unity gain frequency: 1MHz)
- On-chip receiver speaker amps (32  $\Omega$ BTL type: 10 mW <sub>MIN</sub>)
- On-chip tone speaker amp (32  $\Omega$ BTL type: 200 mW <sub>MIN</sub>)
- On-chip earphone speaker amps (32  $\Omega$  single type: 5 mW <sub>MIN</sub>)

(Continued)

### ■ PACKAGE

64 pin, Plastic QFP



(FPT-64P-M07)

# MB86434

*(Continued)*

- On-chip electronic volume gain adjustments (sending, receiving, tone)
- On-chip accessory output circuits
- DTMF generator function
- Service tone generation
- CMOS compatible input/output

## ■ PIN ASSIGNMENT



## ■ PIN DESCRIPTION

| Pin No. | Symbol | I/O | A/D | Description                                                                                                                                                                                                                                                                                         |                                                                                                                                                     |
|---------|--------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CAG    | G   | A   | Analog ground pin for codec block. To be set to 0 V.                                                                                                                                                                                                                                                |                                                                                                                                                     |
| 2       | VRH    | O   | A   | Bypass capacitor connector pin for the A/D D/A reference voltage generator circuit. Place capacitor between VRH and CAG pins.                                                                                                                                                                       |                                                                                                                                                     |
| 3       | SGC    | O   | A   | Bypass capacitor connector pin for the signal ground potential generator circuit. Place capacitor between SGC and CAG pins.                                                                                                                                                                         |                                                                                                                                                     |
| 4       | VDDAC  | P   | A   | Analog power supply pin for codec block. To be set within range 4.75 to 5.25 V.                                                                                                                                                                                                                     |                                                                                                                                                     |
| 5       | N.C.   | —   | —   | Not connected. To be left open.                                                                                                                                                                                                                                                                     |                                                                                                                                                     |
| 6       | N.C.   | —   | —   | Not connected. To be left open.                                                                                                                                                                                                                                                                     |                                                                                                                                                     |
| 7       | SYNC   | I   | D   | PCM codec send/receive synchronization signal input pin. Operating clock frequencies 8 kHz. CMOS interface. Other frequencies may cause codec block to power-down.                                                                                                                                  |                                                                                                                                                     |
| 8       | CLK    | I   | D   | Send/receive PCM signal series bit rate setting input pin. Data rate for $\mu$ -law, A-law modes may be set to any level in the range 64 k to 3.152 MHz, and for linear in the range 256 k to 3.152 MHz. Constant H or L level signal will cause part of codec block to power-down. CMOS interface. |                                                                                                                                                     |
| 9       | DIN    | I   | D   | PCM signal input pin. This signal is picked up internally at the fall of the CLK signal. CMOS interface.                                                                                                                                                                                            |                                                                                                                                                     |
| 10      | DOUT   | O   | D   | PCM signal output pin. Data is output in sync with the rise of the CLK signal. After data output, loses PLL synchronization, and at power-down this signal is fixed at H level. CMOS interface.                                                                                                     |                                                                                                                                                     |
| 11      | VDD    | P   | D   | Digital power supply pin. To be set within range 4.75 to 5.25 V.                                                                                                                                                                                                                                    |                                                                                                                                                     |
| 12      | DG     | G   | D   | Digital ground pin. To be set to 0V.                                                                                                                                                                                                                                                                |                                                                                                                                                     |
| 13      | PSC0   | I   | D   | Power-down control signal input pin. CMOS interface. Used with PSC1,2 pins for power-down settings.                                                                                                                                                                                                 | PSC 2 1 0<br>0 0 0 Full power-down<br>1 0 0 $V_{REF}$ operating<br>—1 0 Tone operating<br>——1 All operations available<br>(—: value not determined) |
| 14      | PSC1   | I   | D   | Power-down control signal input pin. CMOS interface. Used with PSC0,2 pins for power-down settings.                                                                                                                                                                                                 |                                                                                                                                                     |
| 15      | PSC2   | I   | D   | Power-down control signal input pin. CMOS interface. Used with PSC0,1 pins for power-down settings.                                                                                                                                                                                                 |                                                                                                                                                     |
| 16      | SRD    | I   | D   | 9-bit serial data input pin. CMOS interface. Data is written at the rise of the signal from this pin.                                                                                                                                                                                               |                                                                                                                                                     |
| 17      | SRC    | I   | D   | Clock input pin for 9-bit serial data writing. CMOS interface. Data is written at the rise of this pin.                                                                                                                                                                                             |                                                                                                                                                     |
| 18      | STB    | I   | D   | Serial data latch strobe signal. Data is latched by the L level signal. CMOS interface. On-chip pull-down resistance.                                                                                                                                                                               |                                                                                                                                                     |
| 19      | XPRST  | I   | D   | Digital reset signal input pin. CMOS interface. L level: internal latch initialization H level: normal operation                                                                                                                                                                                    |                                                                                                                                                     |

(Continued)

# MB86434

| Pin No. | Symbol | I/O | A/D | Description                                                                                                                                                                     |
|---------|--------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20      | LO0    | O   | D   | External control latch output pin. Outputs value D <sub>0</sub> of address 1000. CMOS interface.                                                                                |
| 21      | LO1    | O   | D   | External control latch output pin. Outputs value D <sub>1</sub> of address 1000. CMOS interface.                                                                                |
| 22      | LO2    | O   | D   | External control latch output pin. Outputs value D <sub>2</sub> of address 1000. CMOS interface.                                                                                |
| 23      | LO3    | O   | D   | External control latch output pin. Outputs value D <sub>3</sub> of address 1000. CMOS interface.                                                                                |
| 24      | TCLK   | I   | D   | Tone generator clock input pin. Can be used as a tone CLK signal by using address 1110 D4D3 to subdivide the internal clock signal by factors of 1/1, 1/2, 1/4. CMOS interface. |
| 25      | TONC   | I   | D   | Tone generator cycle control input pin. CMOS interface. Hlevel signal outputs tone.                                                                                             |
| 26      | LED    | O   | D   | Ring LED control output pin. CMOS interface.                                                                                                                                    |
| 27      | TENV   | I   | A   | Can be used to generate tone envelope, by placing capacitor between grounds and turning SW11 on/off.                                                                            |
| 28      | SWO    | I/O | A   | Analog switch 10 input/output pin. Controls address 0111 D <sub>0</sub> .                                                                                                       |
| 29      | SWI    | I/O | A   | Analog switch 10 input/output pin.                                                                                                                                              |
| 30      | DSDT   | I   | A   | Accessory input. Can be connected to RAUD by switching paths.                                                                                                                   |
| 31      | TONEO  | O   | A   | Tone signal output pin.                                                                                                                                                         |
| 32      | RAUD   | O   | A   | Output pin for external speaker, or audio test signal. Can be connected to DSDT by switching paths.                                                                             |
| 33      | VDDSP1 | P   | A   | Speaker amp power supply pin. To be set within range 4.75 to 5.25 V.                                                                                                            |
| 34      | JEAR   | O   | A   | Earphone speaker amp output pin. Capable of 5 mW output at 32 Ω load.                                                                                                           |
| 35      | XEAR   | O   | A   | Receiver speaker amp output pin. Internally connected to EAR and BTL. Maximum output of 10 mW can be obtained at 32 W load by connecting speaker between EAR and XEAR.          |
| 36      | EAR    | O   | A   | Receiver speaker amp output pin. Connected to XEAR and BTL.                                                                                                                     |
| 37      | SPG1   | G   | A   | Speaker amp ground pin. To be set to 0 V.                                                                                                                                       |
| 38      | SPG2   | G   | A   | Speaker amp ground pin. To be set to 0 V.                                                                                                                                       |
| 39      | XTONE  | O   | A   | Speaker amp tone output pin. Internally connected to TONE and BLT. Maximum output of 10 mW can be obtained at 32 Ω load by connecting speaker between TONE and XTONE.           |
| 40      | TONE   | O   | A   | Speaker amp tone output pin. When speaker amp is not used for tone, TONE should be shorted to IMTON.                                                                            |
| 41      | IMTON  | I   | A   | Speaker drive inverted (–) signal input pin. Can be used to adjust gain by connecting resistance to TONE and IMTON.                                                             |
| 42      | VDDSP2 | P   | A   | Speaker amp power supply pin. To be set within range 4.75 to 5.25 V.                                                                                                            |

(Continued)

# MB86434

(Continued)

| Pin No. | Symbol | I/O | A/D | Description                                                                                                                                    |
|---------|--------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 43      | BBI    | O   | A   | AMP3 output pin. Should be included in HPF together with IM3, to prevent DC offset from entering speakers.                                     |
| 44      | IM3    | I   | A   | AMP3 inverted (–) signal input pin.                                                                                                            |
| 45      | BTO    | O   | A   | Receiving volume adjustment circuit output pin.                                                                                                |
| 46      | OP2    | O   | A   | AMP2 output pin. If AMP2 is not used, IM2 should be shorted to OP2.                                                                            |
| 47      | IM2    | I   | A   | AMP2 inverted (–) signal input pin. Can form a circuit with OP2 to add sidetone or tone. Melody circuits, if used, can also be connected here. |
| 48      | OP1    | O   | A   | AMP1 output pin. Can form a circuit with IM1 to include LPF or HPF in receiving block. If AMP1 is not used, IM1 should be shorted to OP1.      |
| 49      | IM1    | I   | A   | AMP1 inverted (–) signal input pin.                                                                                                            |
| 50      | PTBO   | O   | A   | PCM receiver output pin.                                                                                                                       |
| 51      | BAG    | G   | A   | Analog ground pin for sending, receiving blocks. To be set to 0 V.                                                                             |
| 52      | VDDAB  | P   | A   | Analog power supply pin for sending, receiving blocks. To be set within range 4.75 to 5.25 V.                                                  |
| 53      | XJMIC  | I   | A   | Microphone amp (2) non-inverted (+) signal input pin.                                                                                          |
| 54      | JMIC   | I   | A   | Microphone amp (2) inverted (–) signal input pin.                                                                                              |
| 55      | JMICO  | I   | A   | Microphone amp (2) output pin.                                                                                                                 |
| 56      | XMIC   | I   | A   | Microphone amp (1) non-inverted (+) signal input pin.                                                                                          |
| 57      | MIC    | I   | A   | Microphone amp (1) inverted (–) signal input pin.                                                                                              |
| 58      | MICO   | O   | A   | Microphone amp (1) output pin.                                                                                                                 |
| 59      | SGO    | O   | A   | Sending block signal ground potential output pin. Buffers SGC voltage.                                                                         |
| 60      | BBO    | O   | A   | Sending analog signal output pin.                                                                                                              |
| 61      | N.C.   | —   | —   | Not connected. To be left open.                                                                                                                |
| 62      | N.C.   | —   | —   | Not connected. To be left open.                                                                                                                |
| 63      | BTPI   | I   | A   | PCM ENCODE block input OP amp negative input pin.                                                                                              |
| 64      | BTPO   | O   | A   | PCM ENCODE block input OP amp output pin.                                                                                                      |

# MB86434

## ■ BLOCK DIAGRAM



## ■ FUNCTIONAL DESCRIPTION

### 1. Register Settings

The MB86434 IC chip controls all electronic volume, switching, tone generator circuits and power-down control circuits by means of the SRD, STB and SRC data input signals.

The MB86434 uses a 9-bit serial data format consisting of a 4-bit address followed by 5 data bits. Data is picked up at the rise of the SRC signal, and latched by the STB L-level signal. The 9-bits of serial data preceding the STB signal are considered valid. These register settings are not reset at power-down. They can be reset when data is initialized by an XPRST L-level signal.

#### (1) Mode Settings

| Control segment | Address | Data bit                                                                   | Setting description                                                                       | Initial data bit setting (at reset)                                        | Remarks    |
|-----------------|---------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------|
|                 |         |                                                                            |                                                                                           | D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> |            |
| EV0             | 0 0 0 1 | D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Sending audio level adjustment.<br>Adjusts EV0 gain.                                      | 0 1 1 1 1                                                                  |            |
| EV1             | 0 0 1 0 | D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Sending audio level adjustment.<br>Adjusts EV1 gain.                                      | 0 1 1 1 1                                                                  | *1         |
| EV2             | 0 0 1 1 | * * D <sub>2</sub> D <sub>1</sub> D <sub>0</sub>                           | Sending audio level adjustment.<br>Adjusts EV2 gain.                                      | * * 1 0 0                                                                  |            |
| TX-MUTE         | 0 1 0 0 | D <sub>4</sub> * * * D <sub>0</sub>                                        | D <sub>0</sub> : Sending audio mute SW 3, 4 on/off control.<br>Mute: 1, Unmute: 0         | 0 * * * 0                                                                  | *2, *3     |
| RX-MUTE         |         |                                                                            | D <sub>4</sub> : Receiving audio mute SW 6, 7, 8, 9 on/off control.<br>Mute: 1, Unmute: 0 |                                                                            | *3, *4     |
| SW4             | 0 1 0 1 | D <sub>4</sub> * D <sub>2</sub> D <sub>1</sub> D <sub>0</sub>              | D <sub>1</sub> : JMIC mute SW 4 on/off control.<br>Mute: 1, Unmute: 0                     | 0 * 0 0 0                                                                  | *2         |
| SW3             |         |                                                                            | D <sub>2</sub> : MIC mute SW 3 on/off control.<br>Mute: 1, Unmute: 0                      |                                                                            |            |
| SW8             |         |                                                                            | D <sub>4</sub> : RAUD mute SW 8 on/off control.<br>Mute: 1, Unmute: 0                     |                                                                            | *3, *4, *5 |
| SW6             | 0 1 1 0 | D <sub>4</sub> * D <sub>2</sub> D <sub>1</sub> D <sub>0</sub>              | D <sub>0</sub> : EAR, XEAR mute SW 6 on/off control.<br>Mute: 1, Unmute: 0                | 0 * 0 0 0                                                                  |            |
| SW9             |         |                                                                            | D <sub>1</sub> : TONE, XTONE mute SW 9 on/off control.<br>Mute: 1, Unmute: 0              |                                                                            | *4         |
| SW7             |         |                                                                            | D <sub>2</sub> : JEAR mute SW 7 on/off control.<br>Mute: 1, Unmute: 0                     |                                                                            |            |
| ATT             |         |                                                                            | D <sub>4</sub> : JEAR attenuation level switch.<br>0: 0.0 dB, 1: -6.0 dB.                 |                                                                            |            |

(Continued)

# MB86434

(Continued)

| Control segment           | Address | Data bit                                                                   | Setting description                                                                                                                                                                                       | Initial data bit setting (at reset) | Remarks        |
|---------------------------|---------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------|
|                           |         |                                                                            |                                                                                                                                                                                                           | $D_4\ D_3\ D_2\ D_1\ D_0$           |                |
| SW10                      | 0 1 1 1 | $D_4\ D_3\ D_2\ D_1\ D_0$                                                  | D <sub>0</sub> : SWI-SWO switch SW 10 on/off control.<br>On: 1, Off: 0                                                                                                                                    | 0 0 0 0 0                           | *3, *6         |
|                           |         |                                                                            | D <sub>1</sub> : DSDT pin selection SW 12 on/off control.<br>On: 1, Off: 0                                                                                                                                |                                     | *3, *5         |
|                           |         |                                                                            | D <sub>2</sub> : Envelope generator generate envelope (SW11 Off): 1<br>no envelope (SW11 On): 0                                                                                                           |                                     | *3, *7         |
|                           |         |                                                                            | D <sub>3</sub> : TONEO mute SW 2 on/off control.<br>Mute: 1, Unmute: 0                                                                                                                                    |                                     | *8             |
|                           |         |                                                                            | D <sub>4</sub> : TONE sending add SW 14 on/off control.<br>On: 1, Off: 0                                                                                                                                  |                                     |                |
| Serial/parallel converter | 1 0 0 0 | * D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub>              | Parallel output D <sub>3</sub> = LO3, D <sub>2</sub> = LO2,<br>D <sub>1</sub> = LO1, D <sub>0</sub> = LO0                                                                                                 | * 0 0 0 0                           | *9             |
| EV3                       | 1 0 0 1 | D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Tone level adjustment. Adjusts EV3 gain.                                                                                                                                                                  | 0 1 1 1 1                           | *1             |
| TONE control              | 1 0 1 0 | X <sub>8</sub> X <sub>7</sub> X <sub>6</sub> X <sub>5</sub> X <sub>4</sub> | Tone (1) frequency control, set by 8-bit value X <sub>7</sub> to X <sub>0</sub> .                                                                                                                         | 0 0 0 0 0                           | *10, *11       |
|                           | 1 0 1 1 | * X <sub>7</sub> X <sub>6</sub> X <sub>5</sub> X <sub>4</sub>              | X <sub>8</sub> = 1 to output trapezoidal wave, X <sub>8</sub> = 0 to output sine wave.                                                                                                                    | * 0 0 1 0                           |                |
|                           | 1 1 0 0 | Y <sub>8</sub> Y <sub>7</sub> Y <sub>6</sub> Y <sub>5</sub> Y <sub>4</sub> | Tone (2) frequency control, set by 8-bit value Y <sub>7</sub> to Y <sub>0</sub> .                                                                                                                         | 0 0 0 0 0                           |                |
|                           | 1 1 0 1 | * Y <sub>3</sub> Y <sub>2</sub> Y <sub>1</sub> Y <sub>0</sub>              | Y <sub>8</sub> = 1 to output trapezoidal wave, Y <sub>8</sub> = 0 to output sine wave.                                                                                                                    | * 0 0 1 0                           |                |
| Output control            | 1 1 1 0 | $D_4\ D_3\ D_2\ D_1\ D_0$                                                  | Tone generator control<br>D <sub>0</sub> : tone (2) on/off control. On: 1, off: 0<br>D <sub>1</sub> : tone (1) on/off control. On: 1, off: 0<br>D <sub>2</sub> : LED output on/off control. On: 1, off: 0 | 0 0 1 1 1                           | *7, *8,<br>*12 |
|                           |         |                                                                            | Tone CLK<br>D <sub>4</sub> , D <sub>3</sub><br>0 0 : FTCLK1/1 frequency selected<br>0 1 : FTCLK1/2 frequency selected<br>1 0 : FTCLK1/4 frequency selected<br>1 1 : Prohibited                            |                                     | *10            |
| PCM                       | 1 1 1 1 | * * * D <sub>1</sub> D <sub>0</sub>                                        | PCM control<br>D <sub>1</sub> , D <sub>0</sub><br>0 0 : $\mu$ -law mode selected<br>1 0 : A-law mode selected<br>0 1 : linear mode selected                                                               | * * * 0 0                           | *13, *14       |
| TEST                      | 0 0 0 0 | D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Do not write in test mode.                                                                                                                                                                                | 0 0 0 0 0                           |                |

(Continued)

- \*1: See (4) Electronic Volume Controls
- \*2: See (2) Sending Audio Mute Setting
- \*3: See 5. Power Saving Modes
- \*4: See (3) Receiving Audio Mute Settings
- \*5: See 3. Analog Output (2) Accessory Output
- \*6: See 2. Analog Input (2) Accessory Input
- \*7: See (5) Tone Generator Circuit • Tone Output Controls
- \*8: See (5) Tone Generator Circuit • Tone Generator Control Output Level
- \*9: See (7) Parallel Output
- \*10: See (5) Tone Generator Circuit • Tone Frequency Control Registers
- \*11: See (5) Tone Generator Circuit • Tone Output Waveforms
- \*12: See (5) Tone Generator Circuit • LED Output Controls
- \*13: See (6) Codec Input/Output
- \*14: See (7) The Codec SYNC Pin

# MB86434

## (2) Sending Audio Mute Settings

Switches SW 3 to SW 4 have the following functions. Address 0100 signals have priority.

| Address  | Setting        |                |                |                | Switching setting |                |                |                | Remarks |
|----------|----------------|----------------|----------------|----------------|-------------------|----------------|----------------|----------------|---------|
|          | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                   |                |                |                |         |
| 0        | 1              | 0              | 0              | 0              | 1                 | 0              | 1              |                |         |
| Data bit | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub>    | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | SW3     |
|          | —              | *              | *              | *              | 1                 | —              | *              | —              | ○       |
|          | —              | *              | *              | *              | 0                 | —              | *              | —              | ○       |
|          | —              | *              | *              | *              | 0                 | —              | *              | 1              | —       |
|          | —              | *              | *              | *              | 0                 | —              | *              | —              | ○       |
|          | —              | *              | *              | *              | 0                 | —              | *              | —              | —       |

○ : muted, × : unmuted, — : not determined

## (3) Receiving Audio Mute Settings

Switches SW 6 to SW 9 have the following functions. Address 0100 signals have priority.

| Address  | Setting        |                |                |                | Switching setting |                |                |                |     |
|----------|----------------|----------------|----------------|----------------|-------------------|----------------|----------------|----------------|-----|
|          | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | A <sub>3</sub>    | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |     |
| 0        | 1              | 0              | 0              | 0              | 0                 | 1              | 0              | 1              | 0   |
| Data bit | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub>    | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | SW8 |
|          | 1              | *              | *              | *              | —                 | —              | *              | —              | ○   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | —   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | ○   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | —   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | ○   |
|          | 0              | *              | *              | *              | —                 | 1              | *              | —              | —   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | —   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | —   |
|          | 0              | *              | *              | *              | —                 | *              | —              | —              | —   |

○ : muted, × : unmuted, — : not determined

#### (4) Electronic Volume Controls

There are four different electronic volume controls, EV0 through EV3, with the following specifications. Electronic volume control settings are made by the SRD, SRC and STB signals, and setting values are reset by the XPRST signal. However, settings are not reset by PSC0, PSC1, PSC2 power-down mode operations.

**Table 1 Relation of Volume Control Data bit Values to Gain**

| Step | Data bit value |                |                |                |                | EV0<br>sending gain<br>adjustment | EV1<br>receiving gain<br>adjustment | EV2<br>receiver volume<br>adjustment | EV3<br>tone gain<br>adjustment | Unit |
|------|----------------|----------------|----------------|----------------|----------------|-----------------------------------|-------------------------------------|--------------------------------------|--------------------------------|------|
|      | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |                                   |                                     |                                      |                                |      |
| 0    | 0              | 0              | 0              | 0              | 0              | -7.5                              | -7.5                                | -16                                  | -7.5                           |      |
| 1    | 0              | 0              | 0              | 0              | 1              | -7.0                              | -7.0                                | -12                                  | -7.0                           |      |
| 2    | 0              | 0              | 0              | 1              | 0              | -6.5                              | -6.5                                | -8                                   | -6.5                           |      |
| 3    | 0              | 0              | 0              | 1              | 1              | -6.0                              | -6.0                                | -4                                   | -6.0                           |      |
| 4    | 0              | 0              | 1              | 0              | 0              | -5.5                              | -5.5                                | 0                                    | -5.5                           |      |
| 5    | 0              | 0              | 1              | 0              | 1              | -5.0                              | -5.0                                | 4                                    | -5.0                           |      |
| 6    | 0              | 0              | 1              | 1              | 0              | -4.5                              | -4.5                                | 8                                    | -4.5                           |      |
| 7    | 0              | 0              | 1              | 1              | 1              | -4.0                              | -4.0                                | 12                                   | -4.0                           |      |
| 8    | 0              | 1              | 0              | 0              | 0              | -3.5                              | -3.5                                |                                      | -3.5                           |      |
| 9    | 0              | 1              | 0              | 0              | 1              | -3.0                              | -3.0                                |                                      | -3.0                           |      |
| 10   | 0              | 1              | 0              | 1              | 0              | -2.5                              | -2.5                                |                                      | -2.5                           |      |
| 11   | 0              | 1              | 0              | 1              | 1              | -2.0                              | -2.0                                |                                      | -2.0                           |      |
| 12   | 0              | 1              | 1              | 0              | 0              | -1.5                              | -1.5                                |                                      | -1.5                           |      |
| 13   | 0              | 1              | 1              | 0              | 1              | -1.0                              | -1.0                                |                                      | -1.0                           |      |
| 14   | 0              | 1              | 1              | 1              | 0              | -0.5                              | -0.5                                |                                      | -0.5                           |      |
| 15   | 0              | 1              | 1              | 1              | 1              | 0.0                               | 0.0                                 |                                      | 0.0                            | dB   |
| 16   | 1              | 0              | 0              | 0              | 0              | 0.5                               | 0.5                                 |                                      | 0.5                            |      |
| 17   | 1              | 0              | 0              | 0              | 1              | 1.0                               | 1.0                                 |                                      | 1.0                            |      |
| 18   | 1              | 0              | 0              | 1              | 0              | 1.5                               | 1.5                                 |                                      | 1.5                            |      |
| 19   | 1              | 0              | 0              | 1              | 1              | 2.0                               | 2.0                                 |                                      | 2.0                            |      |
| 20   | 1              | 0              | 1              | 0              | 0              | 2.5                               | 2.5                                 |                                      | 2.5                            |      |
| 21   | 1              | 0              | 1              | 0              | 1              | 3.0                               | 3.0                                 |                                      | 3.0                            |      |
| 22   | 1              | 0              | 1              | 1              | 0              | 3.5                               | 3.5                                 |                                      | 3.5                            |      |
| 23   | 1              | 0              | 1              | 1              | 1              | 4.0                               | 4.0                                 |                                      | 4.0                            |      |
| 24   | 1              | 1              | 0              | 0              | 0              | 4.5                               | 4.5                                 |                                      | 4.5                            |      |
| 25   | 1              | 1              | 0              | 0              | 1              | 5.0                               | 5.0                                 |                                      | 5.0                            |      |
| 26   | 1              | 1              | 0              | 1              | 0              | 5.5                               | 5.5                                 |                                      | 5.5                            |      |
| 27   | 1              | 1              | 0              | 1              | 1              | 6.0                               | 6.0                                 |                                      | 6.0                            |      |
| 28   | 1              | 1              | 1              | 0              | 0              | 6.5                               | 6.5                                 |                                      | 6.5                            |      |
| 29   | 1              | 1              | 1              | 0              | 1              | 7.0                               | 7.0                                 |                                      | 7.0                            |      |
| 30   | 1              | 1              | 1              | 1              | 0              | 7.5                               | 7.5                                 |                                      | 7.5                            |      |
| 31   | 1              | 1              | 1              | 1              | 1              | 8.0                               | 8.0                                 |                                      | 8.0                            |      |

Note: Each setting value is determined in relation to the initial setting value.

Returns to initial value at reset (— parts)

EV2 data bits D<sub>4</sub>, D<sub>3</sub> are \*.

**Table 2 Volume Gain Deviation**

| Volume control No. | Condition                                                                                                                 | Min.                        | Typ.            | Max.                        | Unit |
|--------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|-----------------------------|------|
| EV0<br>EV1<br>EV3  | Gain deviation, with respect to reference value shown in Table1<br><br>Input frequency = 1020 Hz<br>Input level = -20 dBv | Reference value<br>- 0.5 dB | Reference value | Reference value<br>+ 0.5 dB | dB   |
| EV2                |                                                                                                                           | Reference value<br>- 1.0 dB | Reference value | Reference value<br>+ 1.0 dB |      |

# MB86434

## (5) Tone Generator Circuit

- Tone Frequency Control Registers

The tone generator uses a clock signal obtained by subdividing the TCLK clock signal input by 1/1, 1/2 or 1/4 according to the data bit in address 1110.

**Table 3 Tone Clock Frequency Register Control**

| Address 1110   |                | Tone generator clock signal ( $f_{IN}$ )  |
|----------------|----------------|-------------------------------------------|
| D <sub>4</sub> | D <sub>3</sub> |                                           |
| 0              | 0              | TCLK input clock signal                   |
| 0              | 1              | TCLK input clock signal subdivided by 1/2 |
| 1              | 0              | TCLK input clock signal subdivided by 1/4 |
| 1              | 1              | Prohibited                                |

Frequency settings available through the tone frequency control register are determined by the following formula. Frequency setting  $f = f_{IN}/(12*(1+n))$ ,  $n = 1, 2, 3, \dots, 255$ . (where  $f_{IN}$ : tone generator clock signal frequency). Therefore the available frequency setting range when  $f_{IN} = 512$  kHz is between  $f_{min} = 167$  Hz and  $f_{max} = 21333$  Hz.

Frequency settings corresponding to each DTMF rated reference frequency are shown in the following table.

**Table 4 Tone Frequency Register Control**

(Condition: 512 kHz)

| Tone type                  | Rated reference frequency (generator frequency) | Frequency setting | Address 1010/1100 |                |                |                |                | Address 1011/1101 |                |                |                |                | n   | Error  |        |
|----------------------------|-------------------------------------------------|-------------------|-------------------|----------------|----------------|----------------|----------------|-------------------|----------------|----------------|----------------|----------------|-----|--------|--------|
|                            |                                                 |                   | D <sub>4</sub>    | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | D <sub>4</sub>    | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |     |        |        |
| Service tone (single tone) | 262 Hz                                          | 261.7 Hz          | —                 | 1              | 0              | 1              | 0              | *                 | 0              | 0              | 1              | 0              | 162 | -0.11% |        |
|                            | 384 Hz                                          | 384.4 Hz          | —                 | 0              | 1              | 1              | 0              | *                 | 1              | 1              | 1              | 0              | 110 | 0.10%  |        |
|                            | 400 Hz                                          | 398.7 Hz          | —                 | 0              | 1              | 1              | 0              | *                 | 1              | 0              | 1              | 0              | 106 | -0.32% |        |
|                            | 2000 Hz                                         | 2031.7 Hz         | —                 | 0              | 0              | 0              | 1              | *                 | 0              | 1              | 0              | 0              | 20  | 1.56%  |        |
|                            | 2600 Hz                                         | 2666.7 Hz         | —                 | 0              | 0              | 0              | 0              | *                 | 1              | 1              | 1              | 1              | 15  | 2.50%  |        |
| DTMF                       | Low tone                                        | 697 Hz            | 699.4 Hz          | —              | 0              | 0              | 1              | 1                 | *              | 1              | 1              | 0              | 0   | 60     | 0.34%  |
|                            |                                                 | 770 Hz            | 775.7 Hz          | —              | 0              | 0              | 1              | 1                 | *              | 0              | 1              | 1              | 0   | 54     | 0.74%  |
|                            |                                                 | 852 Hz            | 853.3 Hz          | —              | 0              | 0              | 1              | 1                 | *              | 0              | 0              | 0              | 1   | 49     | 0.15%  |
|                            |                                                 | 941 Hz            | 948.1 Hz          | —              | 0              | 0              | 1              | 0                 | *              | 1              | 1              | 0              | 0   | 44     | 0.75%  |
|                            | High tone                                       | 1209 Hz           | 1219.0 Hz         | —              | 0              | 0              | 1              | 0                 | *              | 0              | 0              | 1              | 0   | 34     | 0.82%  |
|                            |                                                 | 1336 Hz           | 1333.3 Hz         | —              | 0              | 0              | 0              | 1                 | *              | 1              | 1              | 1              | 1   | 31     | -0.20% |
|                            |                                                 | 1477 Hz           | 1471.3 Hz         | —              | 0              | 0              | 0              | 1                 | *              | 1              | 1              | 0              | 0   | 28     | -0.38% |
|                            |                                                 | 1633 Hz           | 1641.0 Hz         | —              | 0              | 0              | 0              | 1                 | *              | 1              | 0              | 0              | 1   | 25     | 0.48%  |

Note: • Setting values are BIN display values

• Error represents frequency setting error with respect to rated reference frequency.

- **Tone Output Waveform**

The D<sub>4</sub> data bit at address 1010, 1100 may be used to select either sine-wave or trapezoidal waveforms for tone output.



- **Tone Output Control**

Tone output may be controlled by address and through the external tone control input pin TONC. In addition, the tone control offers a choice of sine or trapezoidal waveforms.



# MB86434

Also, by connecting a capacitor between the TENV pin and the ground, it is possible to generate an envelope for the tone waveform. Set address 0111 data bit D<sub>2</sub> to 1 to generate. If an envelope is generated, silencing must be applied by an L-level signal from the TONC pin. The type of envelope that can be generated can be calculated approximately from the following formula.



## • LED Output Controls

Output from the LED output pins can be controlled by the TONC signal and the address 1110 data bit D<sub>2</sub>. When the TONC signal is H-level, and the address 1110 data bit D<sub>2</sub> value is L-level, the output level will be high. Output levels are CMOS levels.



- Tone Generator Control Output Level

(Condition: EV3 = 0 dB)

| External pins |        |      |      | Address<br>1110<br>data bits |                |                | Address<br>0111<br>data bits |             | Tone generator<br>circuit operating<br>mode |     | Output pin<br>mode |                    | Remarks |
|---------------|--------|------|------|------------------------------|----------------|----------------|------------------------------|-------------|---------------------------------------------|-----|--------------------|--------------------|---------|
| PSC2          | PSC1   | PSC0 | TONC | D <sub>2</sub>               | D <sub>1</sub> | D <sub>0</sub> | D <sub>3</sub> (SW2)         | Tone<br>(1) | Tone<br>(2)                                 | LED | TONEO              |                    |         |
| 0             | 0      | 0    | —    | —                            | —              | —              | —                            | ×           | ×                                           | L   | H-Z                |                    |         |
| 1             | 0      | 0    | —    | —                            | —              | —              | —                            | ×           | ×                                           | L   | H-Z                |                    |         |
| —             | 1 or 1 | 0    | —    | —                            | —              | —              | 0                            | SGC         | SGC                                         | L   | SGC                |                    |         |
| —             | 1 or 1 | 0    | —    | —                            | —              | —              | 1                            | SGC         | SGC                                         | L   | H-Z                |                    |         |
| —             | 1 or 1 | 1    | 1    | —                            | —              | —              | —                            | —           | —                                           | L   | —                  |                    |         |
| —             | 1 or 1 | 1    | 0    | —                            | —              | —              | —                            | —           | —                                           | ○   | —                  |                    |         |
| —             | 1 or 1 | 1    | —    | 1                            | 1              | 0              | 0                            | SGC         | SGC                                         | —   | SGC                |                    |         |
| —             | 1 or 1 | 1    | —    | 1                            | 0              | 0              | 0                            | SGC         | ○                                           | —   | —10 dBv            | Single tone output |         |
| —             | 1 or 1 | 1    | —    | 0                            | 1              | 0              | 0                            | ○           | SGC                                         | —   | —10 dBv            | Single tone output |         |
| —             | 1 or 1 | 1    | —    | 0                            | 0              | 0              | 0                            | ○           | ○                                           | —   | —10 dBv            | Dual tone output   |         |

○ : Operational, × : Power down, H-Z : High-impedance, L: L-level fixed, SGC: SGC fixed

Note: When the TONC pin signal is L-level, the tone generator circuit counters will be reset. When a dual tone is generated at the time of reset, the initial phase settings for tone ① and tone ② will be in phase.

- Example: When Tone (1), Tone (2) are at the same frequency:



# MB86434

## (6) Codec

- **Input/output**

Both the  $\mu$ -law and A-law coding/decoding conversion processes used by the MB86434 codec are compatible with CCITT Recommendation G.711. In addition, linear coding in the form of 14-bit two's complement code can be output starting with MSB values.



| MSB                           | Code | LSB | PTBO reference voltage (V) |
|-------------------------------|------|-----|----------------------------|
| 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | to   |     | 1.1766                     |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 |      |     | to 2.3986                  |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |      |     | 2.4000                     |
| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | to   |     | 2.4014                     |
| 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 |      |     | to 3.6235                  |

- **The codec SYNC pin**

The codec block requires the input of an 8 kHz sampling clock signal at the SYNC pin, as well as a data transfer clock at the CLK pin. In order to conserve power consumption, whenever the SYNC pin or CLK pin signal is inactive, the system goes into SYNC power-down mode and stops code conversion.

Also, if either the SYNC or CLK pins encounters jitter of 5  $\mu$ s or greater, the system may go into power-down mode. Table shows the status of output pins in SYNC power-down mode.

| Pin symbol | Operation                |
|------------|--------------------------|
| SGC        | Normal operation (2.4 V) |
| SGO        | Normal operation (2.4 V) |
| VRH        | Normal operation (4.0 V) |
| DOUT       | H-level fixed            |
| PTBO       | SGC                      |
| BTPO       | High impedance           |

## (7) Parallel Output

The LO0 to 3 pins carry latched output for external controls. The data written to address 1000 can be output through these pins. Output is CMOS output.



## 2. Analog Input

Analog input signals in the MB86434 include the two microphone inputs and the general-purpose analog switch.

### (1) Microphone Amps

The microphone amps take the incoming signal from the microphones and amplify it to any desired level of gain. The microphone lines are low-noise types for use with piezoelectric-ceramic or capacitor microphones, and are capable of a wide range of amplification. All microphones and amps must be coupled with capacitors to prevent amplification of offset signals.



# MB86434

| Parameter                                   | Characteristics (typ)       |
|---------------------------------------------|-----------------------------|
| Unity gain frequency                        | 1 MHz                       |
| Input conversion noise (BW = 300 - 3400 Hz) | 3.1 mV                      |
| Maximum output level                        | 1.25 - 3.75 V <sub>OP</sub> |
| Minimum load level                          | 50 kΩ                       |

## (2) Analog Switches

The analog switches include on-chip general-purpose switches with 1 kΩ in-resistance. Switches are controlled by writing to register address 0111 data bit D<sub>0</sub>, using H-level to make connections.

- Sidel tone addition using analog switches



- SW10 = on

| Address                                                     | Data bit                                                                   |
|-------------------------------------------------------------|----------------------------------------------------------------------------|
| A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> |
| 0 1 1 1                                                     | — — — — 1                                                                  |

### 3. Analog Output

The MB86434 has a total of four analog output circuits, including the three speaker drive circuits (receiver, earphone and tone) and the accessory output.

#### (1) Speaker Drive Amp

The speaker drive amps include two circuits (receiver and tone) with BTL output and one system (earphone) with single output. Because the speaker amp requires relatively high levels of power, it is connected to speaker selection switches (sw6-sw9) for power-down mode selection.

Two systems (receiver and earphone) have fixed gain levels, while the other system (tone) allows gain adjustment by means of external resistors.

In addition, the tone speaker amp is able to use the 200 mW large-current power circuit

Table Speaker Drive Amp Output Standards

| Parameter            | Receiver speaker amps<br>(EAR, XEAR) | Earphone speaker amp<br>(JEAR) | Tone speaker amps<br>(TONE, XTONE)  |
|----------------------|--------------------------------------|--------------------------------|-------------------------------------|
| Output type          | BTL                                  | Single                         | BTL                                 |
| Load resistance *1   | 32 Ω (typ)                           | 32 Ω (typ)                     | 32 Ω (typ)                          |
| Load resistance *2   | 2.8 kΩ (typ)                         | 2.8 kΩ (typ)                   | 2.8 kW (typ)                        |
| Load capacity *2     | 70 nF                                | 70 nF                          | 70 nF                               |
| Final stage gain     | 6.0 dB                               | 0.0 dB/–6.0 dB<br>(JEAR)       | –5 to 20 dB<br>(between TONE-XTONE) |
| Maximum output power | (between EAR-XEAR)<br>10 mW (min)    | 5 mW (min)                     | 200 mW (min)                        |

\*1: Dynamic-type speaker

\*2: Piezoelectric-ceramic type speaker

# MB86434

- Analog Output Connection Example



- Tone Speaker Amp Not Used



## (2) Accessory Output

The accessory output (RAUD pin) can carry either digital or analog output signals, and is controlled by address 0101 data bit D<sub>4</sub> (SW 8), and address 0111 data bit D<sub>1</sub> (SW 12).

When both SW 8 and SW 12 are in off position, the accessory output line is in H-Z (high impedance) state. Caution: never place both SW 8 and SW 12 in on position at the same time. This may cause the MB86434 to function improperly.

- **SW12 in On Position**



| Address        |                |                |                | Data bit       |                |                |                |                |  |  |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--|
| A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |  |  |
| 0              | 1              | 1              | 1              | —              | —              | —              | 1              | —              |  |  |

- **SW8 in On Position**



| Address        |                |                |                | Data bit       |                |                |                |                |  |  |  |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--|--|
| A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |  |  |  |
| 0              | 1              | 0              | 0              | 0              | *              | *              | *              | —              |  |  |  |
| 0              | 1              | 0              | 1              | 0              | *              | —              | —              | —              |  |  |  |

# MB86434

## 4. Receiver Connections

It is possible to add tones and adjust sidetones by using amp 1,2 and 3 and the electronic volume control. When using amp 3, however, it is necessary to include HPF to avoid interference from the speaker amp DC.

- **Tone and Sidetone Addition by Inclusion of Secondary LPF and Primary HPF.**



- **Amp1, Amp2 not used**



- Tone and Sidetone Addition by Inclusion of Third-Order HPF



# MB86434

## 5. Power Saving Modes

### (1) Mode Selection

The MB86434 power saving modes can be controlled by using the external control signal lines (3 lines). It is also possible to apply power saving modes to the speaker amps with high power consumption levels by writing changes to register settings. Whenever the MB86434 changes directly from a power-down mode to normal operating mode, there is a possibility that speaker tones may be produced. The recommended sequence of coding changes to go into normal mode is (VREF mode) → (Tone mode) → (Normal mode).

### Power Saving Modes

| Mode           | External pins |     | Ad-dress | Ad-dress | Address 0110 |      |      | Output pin status |       |      |      |     |     |     |     |      |      | Operating circuit status |      |     |       |     | Power supply current (mA) (typ) |       |                |                |         |           |           |          |
|----------------|---------------|-----|----------|----------|--------------|------|------|-------------------|-------|------|------|-----|-----|-----|-----|------|------|--------------------------|------|-----|-------|-----|---------------------------------|-------|----------------|----------------|---------|-----------|-----------|----------|
|                | PSP           | PSP |          |          | EAR          | XEAR | JEAR | TONE              | XTONE | RAUD | DOUT | SGC | SGO | OP2 | BTO | PTBO | BTPO | OP1                      | MICO | BBO | JMICO | VRH | BBI                             | CODEC | VREF generator | TONE generator | Sending | Receiving | Receiving | Earphone |
|                | C2            | C1  | C0       | D4       | D0           | SW8  | SW7  | SW9               | SW6   | SW6  | SW7  | SW9 | SW8 |     |     |      |      | SW6                      | SW7  | SW9 | SW8   |     |                                 |       |                |                |         |           |           |          |
| All Power-down | 0             | 0   | 0        | —        | —            | —    | —    | —                 | —     | ZA   | H-Z  | ZB  | H-Z | H   | H-Z | ZC   | H-Z  | H-Z                      | H-Z  | H-Z | *     | ×   | ×                               | ×     | ×              | ×              | ×       | ×         | 0.0005    |          |
| VREF           | 1             | 0   | 0        | —        | —            | —    | —    | —                 | —     | ZA   | H-Z  | ZB  | H-Z | H   | ○   | ZC   | H-Z  | H-Z                      | H-Z  | H-Z | *     | ×   | ○                               | ×     | ×              | ×              | ×       | ×         | 0.48      |          |
| Tone           | —             | 1   | 0        | 1        | 1            | —    | —    | —                 | —     | ZA   | H-Z  | ZB  | H-Z | H   | ○   | ○    | H-Z  | H-Z                      | H-Z  | H-Z | ○     | ×   | ○                               | ○     | ○              | ○              | ○       | ○         | 1.8       |          |
|                | —             | 1   | 0        | 0        | 1            | 0    | 1    | 1                 | 1     | ZA   | H-Z  | ZB  | ○   | H   | ○   | ○    | H-Z  | H-Z                      | H-Z  | H-Z | ○     | ×   | ○                               | ○     | ○              | ○              | ○       | ○         | 2.4       |          |
|                | —             | 1   | 0        | 0        | 1            | 1    | 0    | 1                 | 1     | ZA   | ○    | ZB  | H-Z | H   | ○   | ○    | H-Z  | H-Z                      | H-Z  | H-Z | ○     | ×   | ○                               | ○     | ○              | ○              | ○       | ○         | 4.5       |          |
|                | —             | 1   | 0        | 0        | 1            | 1    | 1    | 0                 | 1     | ZA   | H-Z  | ○   | H-Z | H   | ○   | ○    | H-Z  | H-Z                      | H-Z  | H-Z | ○     | ×   | ○                               | ○     | ○              | ○              | ○       | ○         | 6.8       |          |
|                | —             | 1   | 0        | 0        | 1            | 1    | 1    | 1                 | 0     | ○    | H-Z  | ZB  | H-Z | H   | ○   | ○    | H-Z  | H-Z                      | H-Z  | H-Z | ○     | ×   | ○                               | ○     | ○              | ○              | ○       | ○         | 6.8       |          |
| Normal         | —             | —   | 1        | 0        | 0            | 0    | 1    | 1                 | 1     | ZA   | H-Z  | ZB  | ○   | ○   | ○   | ○    | ○    | ○                        | ○    | ○   | ○     | ○   | ○                               | ○     | ○              | ○              | ○       | ○         | 8.2       |          |
|                | —             | —   | 1        | 0        | 0            | 1    | 0    | 1                 | 1     | ZA   | ○    | ZB  | H-Z | ○   | ○   | ○    | ○    | ○                        | ○    | ○   | ○     | ○   | ○                               | ○     | ○              | ○              | ○       | ○         | 10.3      |          |
|                | —             | —   | 1        | 0        | 0            | 1    | 1    | 0                 | 1     | ZA   | H-Z  | ○   | H-Z | ○   | ○   | ○    | ○    | ○                        | ○    | ○   | ○     | ○   | ○                               | ○     | ○              | ○              | ○       | ○         | 12.6      |          |
|                | —             | —   | 1        | 0        | 0            | 1    | 1    | 1                 | 0     | ○    | H-Z  | ZB  | H-Z | ○   | ○   | ○    | ○    | ○                        | ○    | ○   | ○     | ○   | ○                               | ○     | ○              | ○              | ○       | ○         | 12.6      |          |
|                | —             | —   | 1        | 0        | 0            | 0    | 0    | 0                 | 0     | ○    | ○    | ○   | ○   | ○   | ○   | ○    | ○    | ○                        | ○    | ○   | ○     | ○   | ○                               | ○     | ○              | ○              | ○       | 20.9      |           |          |

Note: • ○ : Operational, ×: Power-down, H-Z: High impedance, H: H-level fixed

\* : High impedance may not be applied, depending on status of SW6, SW7, SW8.

ZA : EAR and XEAR are floating, however high resistance connection between EAR and XEAR.

ZB : TONE and XTONE are floating, however, high resistance connection between TONE and XTONE, and between SGO and XTONE.

ZC : Floating, however high resistance connection between OP2 and BTO. Codec in [Normal] mode operates with SYNC = 8 kHz, CLK = 2048 kHz.

• When RAUD is operating, address 0111 data bit D1 value should be "0" (SW12 off).

• In tone mode, address 0111 data bit D3 should be "0" (SW2 on), and address 0111 data bit D4 should be "0" (SW14 off).

• When the SYNC and CLK pin signals are fixed at either L-level or H-level, part of the codec unit will go into power-down mode. At this time the PTBO signal will be SGC level, BTPO will be H-Z, and VRH output will be approximately 4.0 V.

## ■ TIMING CHART

- Codec-Related Signals



# MB86434

- Microcomputer Data-Related Signals



## ■ ABSOLUTE MAXIMUM RATINGS (See WARNING)

| Parameter             | Symbol    | Rating |              | Unit |
|-----------------------|-----------|--------|--------------|------|
|                       |           | Min.   | Max.         |      |
| Power supply voltage  | $V_S$     | -0.3   | 7.0          | V    |
| Analog input voltage  | $V_{AIN}$ | -0.3   | $+V_S + 0.3$ | V    |
| Digital input voltage | $V_{DIN}$ | -0.3   | $+V_S + 0.3$ | V    |
| Storage temperature   | $V_{STG}$ | -55    | +125         | °C   |

**WARNING:** Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ■ RECOMMENDED OPERATING CONDITIONS

| Parameter                                   | Symbol     | Pin name                          | Value |      |       | Unit |
|---------------------------------------------|------------|-----------------------------------|-------|------|-------|------|
|                                             |            |                                   | Min.  | Typ. | Max.  |      |
| Operating temperature                       | $T_A$      | —                                 | -20   | +25  | +80   | °C   |
| Power supply voltage                        | $V_S$      | VDD, VDDAB, VDDAC, VDDSP1, VDDSP2 | 4.75  | 5.0  | 5.25  | V    |
| Digital input voltage                       | $V_L$      | All digital input pins            | 0.0   | —    | $V_S$ | V    |
| Analog output load resistance               | $R_{LB}$   | BBO, PTBO, TONEO, BTO, BTPO       | 75    | —    | —     | kΩ   |
| Analog output load capacity                 | $C_{LB}$   |                                   | —     | —    | 20    | pF   |
| Analog output load resistance* <sup>1</sup> | $R_{LE}$   | Between EAR-XEAR                  | —     | 32   | —     | Ω    |
| Analog output load capacity* <sup>2</sup>   | $C_{LE}$   |                                   | —     | —    | 70    | nF   |
| Analog output load resistance* <sup>1</sup> | $R_{LJ}$   | JEAR                              | —     | 32   | —     | Ω    |
| Analog output load capacity* <sup>2</sup>   | $C_{LJ}$   |                                   | —     | —    | 70    | nF   |
| Analog output load resistance* <sup>1</sup> | $R_{LT}$   | Between TONE-XTONE                | —     | 32   | —     | Ω    |
| Analog output load capacity* <sup>2</sup>   | $C_{LT}$   |                                   | —     | —    | 70    | nF   |
| Analog output load resistance               | $R_{LM1}$  | MICO, JMICO                       | 10    | —    | —     | kΩ   |
|                                             | $R_{LM2}$  | SGO, BBI, OP1, OP2                | 50    | —    | —     | kΩ   |
| Analog output load capacity                 | $C_{LM}$   | MICO, JMICO, SGO, BBI, OP1, OP2   | —     | —    | 20    | pF   |
| Analog output load resistance* <sup>3</sup> | $R_{LM}$   | RAUD                              | 5     | —    | —     | kΩ   |
| Analog output load capacity* <sup>3</sup>   | $C_{LM}$   |                                   | —     | —    | 20    | pF   |
| Analog output voltage                       | $V_{AOUT}$ | All analog output pins            | 1.25  | —    | 3.75  | V    |
| Analog input voltage                        | $V_{AIN}$  | All analog input pins             | 1.25  | —    | 3.75  | V    |

\*1: Dynamic typ speakers

\*2: Piezoelectric type speakers

\*3: When SW8 = on, SW12 = off

# MB86434

## ■ ELECTRICAL CHARACTERISTICS

### 1. DC Characteristics

| Parameter                                                        | Symbol                  | Pin                      | Conditions                                                                                      | Value |                      |      | Unit                 |  |
|------------------------------------------------------------------|-------------------------|--------------------------|-------------------------------------------------------------------------------------------------|-------|----------------------|------|----------------------|--|
|                                                                  |                         |                          |                                                                                                 | Min.  | Typ.                 | Max. |                      |  |
| Power supply current at full power-down mode                     | I <sub>VSST1</sub>      | All V <sub>DD</sub> pins | PSC0 = 0 : PSC1 = 0 : PSC2 = 0, Ain = AG, Din = L                                               | —     | 0.5                  | 50   | µA                   |  |
| Power supply current with VREF operating                         | I <sub>VSST2</sub>      |                          | PSC0 = 0 : PSC1 = 0 : PSC2 = 1, Ain = SGC, Din = L                                              | —     | 480                  | 800  | µA                   |  |
| Power supply current with TONE operating                         | I <sub>VSST3</sub>      |                          | PSC0 = 0 : PSC1 = 1, Ain = SGC, Din = ICN SW6 = SW7 = SW8 = SW9 = off                           | —     | 1.8                  | 3.0  | mA                   |  |
| Power supply current for normal operation (only speaker ampmute) | I <sub>VSST4</sub>      |                          | PSC0 = 1, Ain = SGC, Din = ICN SW6 = SW7 = SW9 = off                                            | —     | 8.2                  | 12.0 | mA                   |  |
| Speaker amp power supply voltage                                 | Receiver amps EAR, XEAR | I <sub>VSST5</sub>       | PSC0 = 0, PSC1 = 1, Ain = SGC, Din = ICN, Power supply current differential when SW6 is on/off. | —     | 5.0                  | 7.0  | mA                   |  |
|                                                                  | Earphone amp JEAR       | I <sub>VSST6</sub>       | PSC0 = 0, PSC1 = 1, Ain = SGC, Din = ICN, Power supply current differential when SW7 is on/off. | —     | 2.7                  | 4.0  | mA                   |  |
|                                                                  | Tone amps TONE, XTONE   | I <sub>VSST8</sub>       | PSC0 = 0, PSC1 = 1, Ain = SGC, Din = ICN, Power supply current differential when SW9 is on/off. | —     | 5.0                  | 7.0  | mA                   |  |
| Digital input voltage                                            |                         | All digital input pins   | V <sub>IH</sub>                                                                                 | —     | V <sub>S</sub> × 0.7 | —    | V <sub>S</sub>       |  |
|                                                                  |                         |                          | V <sub>IL</sub>                                                                                 | —     | 0                    | —    | V <sub>S</sub> × 0.3 |  |
| Digital input current                                            |                         |                          | I <sub>IH</sub>                                                                                 | —     | —                    | —    | 10 µA                |  |
|                                                                  |                         |                          | I <sub>IL</sub>                                                                                 | —     | —                    | —    | 10 µA                |  |
| Input offset voltage                                             |                         | V <sub>FM</sub>          | Between MIC-XMIC, between JMIC-XJMIC                                                            | —     | -10                  | —    | 10 mA                |  |

(Continued)

# MB86434

(Continued)

| Parameter                           | Symbol    | Pin                     | Conditions                                                | Value            |      |                  | Unit      |
|-------------------------------------|-----------|-------------------------|-----------------------------------------------------------|------------------|------|------------------|-----------|
|                                     |           |                         |                                                           | Min.             | Typ. | Max.             |           |
| Output offset voltage               | $V_{FR}$  | RAUD                    | $BBI = SGC$<br>$SW8 = on, SW6 = SW7 = SW9 = SW12 = off$   | -15              | —    | 15               | mV        |
|                                     | $V_{FE}$  | Between EAR-XEAR        | $BBI = SGC$<br>$SW6 = on, SW7 = SW8 = SW9 = SW12 = off$   | -20              | —    | 20               | mV        |
|                                     | $V_{FT}$  | Between TONE-XTONE      | $IMTON = SGC$<br>$SW9 = on, SW6 = SW7 = SW8 = SW12 = off$ | -20              | —    | 20               | mV        |
|                                     | $V_{FP}$  | PTBO                    | $Din = ICN, EV2 = 0 \text{ dB}$                           | -100             | —    | 100              | mV        |
|                                     | $V_{OH}$  | Between MIC0-BBO        | $EV0 = 0 \text{ dB}$                                      | -100             | —    | 100              | mV        |
|                                     | $V_{OL}$  | Between JMIC0-BBO       |                                                           |                  |      |                  |           |
| SGC output voltage                  | $V_{SGC}$ | SGC                     | —                                                         | 2.30             | 2.40 | 2.50             | V         |
| SGO output voltage                  | $V_{SGO}$ | SGO                     | —                                                         | 2.25             | 2.40 | 2.55             | V         |
| VRH output voltage                  | $I_{VRH}$ | VRH                     | —                                                         | —                | 4.0  | —                | V         |
| Digital output voltage              | $V_{OH}$  | All digital output pins | $I_{OH} = -0.5 \text{ mA}$                                | $V_s \times 0.8$ | —    | $V_s$            | V         |
| Digital output voltage              | $V_{OL}$  | All digital output pins | $I_{OL} = 0.5 \text{ mA}$                                 | 0.0              | —    | $V_s \times 0.2$ | V         |
| Resistance between pins SWI and SWO | $R_{SW}$  | Between SWI-SWO         | SW10                                                      | —                | —    | 1                | $k\Omega$ |

Note: Measurement conditions: ■ Standard Test Circuit

# MB86434

## 2. AC Characteristics

### (1) Codec-Related Signals

| Parameter                   | Symbol    | Conditions                                    | Value              |      |                    | Unit    |
|-----------------------------|-----------|-----------------------------------------------|--------------------|------|--------------------|---------|
|                             |           |                                               | Min.               | Typ. | Max.               |         |
| Digital input rise time     | $t_R$     | $V_{S\times 0.3} \rightarrow V_{S\times 0.7}$ | —                  | —    | 50                 | ns      |
| Digital input fall time     | $t_F$     |                                               | —                  | —    | 50                 | ns      |
| Shift clock frequency       | $f_C$     | $\mu$ -law , A-law                            | 64                 | —    | 3152               | kHz     |
|                             |           | Linear                                        | 256                | —    | 3152               | kHz     |
| Shift clock pulse width (H) | $t_{WCH}$ | $V_{IH} = V_{S\times 0.7}$                    | $1/f_C \times 0.3$ | —    | $1/f_C \times 0.7$ | ns      |
| Shift clock pulse width (L) | $t_{WCL}$ | $V_{IL} = V_{S\times 0.3}$                    | $1/f_C \times 0.3$ | —    | $1/f_C \times 0.3$ | ns      |
| Sync frequency              | $f_S$     | —                                             | —                  | 8    | —                  | kHz     |
| Sync pulse width            | $t_{WSH}$ | —                                             | $1/f_C$            | —    | 62                 | $\mu$ s |
| SYNC to CLK setup time      | $t_{SX}$  | —                                             | 100                | —    | —                  | ns      |
| CLK to SYNC hold time       | $t_{XS}$  | —                                             | 50                 | —    | —                  | ns      |
| CLK to DIN hold time        | $t_{RD}$  | —                                             | 50                 | —    | —                  | ns      |
| DIN to CLK setup time       | $t_{DR}$  | —                                             | 50                 | —    | —                  | ns      |
| SYNC to DOUT delay time     | $t_{ZD}$  | BIT 1                                         | —                  | —    | 200                | ns      |
| CLK to DOUT delay time      | $t_{CO}$  | BIT 2 to 8                                    | —                  | —    | 200                | ns      |
| CLK to DOUT disable time    | $t_{DZ}$  | "H"                                           | —                  | —    | 200                | ns      |
| DOUT fall time              | $t_{DF}$  | —                                             | 10                 | —    | 100                | ns      |

### (2) Microcomputer Data-Related Signals

| Parameter                  | Symbol     | Pin      | Value |      |      | Unit    |
|----------------------------|------------|----------|-------|------|------|---------|
|                            |            |          | Min.  | Typ. | Max. |         |
| SRC to SRD data setup time | $t_{SSC}$  | SRD, SRC | 50    | —    | —    | ns      |
| SRC to SRD data hold time  | $t_{HSC}$  |          | 50    | —    | —    | ns      |
| SRC to STB setup time      | $t_{SCB}$  | SRC, STB | 50    | —    | —    | ns      |
| SRC pulse width (H)        | $t_{WH}$   | SRC      | 200   | —    | —    | ns      |
| SRC pulse width (L)        | $t_{WL}$   |          | 200   | —    | —    | ns      |
| STB pulse width            | $t_{BS}$   | STB      | 50    | —    | —    | ns      |
| STB to SRC hold time       | $t_{HCB}$  | STB, SRC | 50    | —    | —    | ns      |
| LO0 to 3 delay time        | $t_{LD}$   | LO0 to 3 | —     | —    | 200  | ns      |
| Shift clock frequency      | $f_{SCLK}$ | SRC      | —     | —    | 2048 | kHz     |
| Reset pulse width          | $t_{WRE}$  | XPRST    | 1     | —    | —    | $\mu$ s |

### 3. Transmission Characteristics

#### (1) Microphone Amp System

| Parameter                                                                  | Symbol   | Conditions                                                                                                                                             | Value |      |      | Unit |
|----------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
|                                                                            |          |                                                                                                                                                        | Min.  | Typ. | Max. |      |
| Gain<br>(between MIC0 and BBO)                                             | $G_{MB}$ | $MICO = -20 \text{ dB}_V, 1020 \text{ Hz}$<br>$SW3 = \text{on}, CSW4 = SW5 = SW14 = \text{off}$<br>$EV0 = 0 \text{ dB}$                                | -1.5  | —    | 1.5  | dB   |
| Gain<br>(between JMIC0 and BBO)                                            | $G_{JB}$ | $JMICO = -20 \text{ dB}_V, 1020 \text{ Hz}$<br>$SW4 = \text{on}, SW3 = SW5 = SW14 = \text{off}$<br>$EV0 = 0 \text{ dB}$                                | -1.5  | —    | 1.5  | dB   |
| Signal to noise ratio<br>(between MIC and BBO)<br>(between XMIC and BBO)   | $S_{MB}$ | $Ain1 = -40 \text{ dB}_V (+20 \text{ dB gain})$<br>$SW3 = \text{on}, SW4 = SW5 = SW14 = \text{off}$<br>$EV0 = 0 \text{ dB}, 1020 \text{ Hz C message}$ | 40    | —    | —    | dB   |
| Signal to noise ratio<br>(between JMIC and BBO)<br>(between XJMIC and BBO) | $S_{JB}$ | $Ain2 = -40 \text{ dB}_V (+20 \text{ dB gain})$<br>$SW4 = \text{on}, SW3 = SW5 = SW14 = \text{off}$<br>$EV0 = 0 \text{ dB}, 1020 \text{ Hz C message}$ | 40    | —    | —    | dB   |

Note: Measurement conditions: ■ Standard Test Circuit

#### (2) Speaker Amp System

| Parameter                      | Symbol    | Conditions                                                                                    | Value |      |      | Unit |
|--------------------------------|-----------|-----------------------------------------------------------------------------------------------|-------|------|------|------|
|                                |           |                                                                                               | Min.  | Typ. | Max. |      |
| Gain<br>(between EAR and XEAR) | $G_{BE}$  | $BBI = -20 \text{ dB}_V, 1020 \text{ Hz}$                                                     | —     | 6.0  | —    | dB   |
| Gain<br>(between BBI and JEAR) | $G_{BJ}$  | $BBI = -20 \text{ dB}_V, 1020 \text{ Hz}, ATT = 0 \text{ dB}$                                 | —     | 0.0  | —    | dB   |
|                                | $G_{BJ6}$ | $BBI = -20 \text{ dB}_V, 1020 \text{ Hz}, ATT = -6 \text{ dB}$                                | —     | -6.0 | —    | dB   |
| Gain<br>(between BBI and RAUD) | $G_{BR}$  | $BBI = -20 \text{ dB}_V, 1020 \text{ Hz}$<br>$SW8 = \text{on}, SW6 = SW7 = SW12 = \text{off}$ | —     | 0.0  | —    | dB   |
| Output power                   | $W_E$     | $R = 32 \Omega, \text{ between EAR-XEAR}$<br>$THD = 10\%$                                     | 10.0  | —    | —    | mW   |
|                                | $W_T$     | $R = 25 \Omega, \text{ between TONE-XTONE}$<br>$\text{gain} = 0 \text{ dB}, THD = 10\%$       | 200.0 | —    | —    | mW   |
|                                | $W_J$     | $R = 32 \Omega, JEAR, ATT = -2.5 \text{ dB}$<br>$THD = 10\%$                                  | 5.0   | —    | —    | mW   |

Note: Measurement conditions: ■ Standard Test Circuit

#### (3) TONE System

| Parameter                    | Symbol   | Conditions                                                                                 | Value |       |      | Unit            |
|------------------------------|----------|--------------------------------------------------------------------------------------------|-------|-------|------|-----------------|
|                              |          |                                                                                            | Min.  | Typ.  | Max. |                 |
| TONE output level<br>(TONE0) | $G_{T1}$ | 1 tone generated, $SW2 = \text{on}$<br>$f_1 = 948.1 \text{ kHz}$                           | —     | -10.0 | —    | dB <sub>V</sub> |
|                              | $G_{T2}$ | 2 tone generated, $SW2 = \text{on}$<br>$f_1 = 948.1 \text{ kHz}, f_2 = 1219.1 \text{ kHz}$ | —     | -10.0 | —    | dB <sub>V</sub> |

Note: Measurement conditions: ■ Standard Test Circuit

# MB86434

## (4) Electric Volume System

| Parameter                                      | Symbol   | Conditions                                                         | Value |      |      | Unit |
|------------------------------------------------|----------|--------------------------------------------------------------------|-------|------|------|------|
|                                                |          |                                                                    | Min.  | Typ. | Max. |      |
| Volume gain error<br>EV0<br>(between MICO-BBO) | $G_{E0}$ | SW3 = on, SW4 = SW14 = off<br>TAUD = -20 dB <sub>V</sub> , 1020 Hz | -0.7  | —    | 0.7  | dB   |
| Volume gain error<br>EV1<br>(between DIN-PTBO) | $G_{E1}$ | $D_{IN}$ = -20 dBm0, 1020 Hz                                       | -0.8  | —    | 0.8  | dB   |
| Volume gain error<br>EV2<br>(between IM 2-BTO) | $G_{E2}$ | IM2 = -20 dB <sub>V</sub> , 1020 Hz                                | -1.0  | —    | 1.0  | dB   |
| Volume gain error<br>EV3<br>(TONEO)            | $G_{E3}$ | SW2 = on<br>1 tone generated<br>$f_1$ = 948.1 kHz                  | -0.5  | —    | 0.5  | dB   |

Note: Measurement conditions: ■ Standard test circuit

## (5) Sending/Receiving System (Codec, Analog Block)

| Parameter                     | Symbol | Conditions                                                                                     | Value |      |      | Unit |
|-------------------------------|--------|------------------------------------------------------------------------------------------------|-------|------|------|------|
|                               |        |                                                                                                | Min.  | Typ. | Max. |      |
| Crosstalk<br>(send → receive) | CTX    | $A_{IN1}$ = 1020 Hz, -40 dB <sub>V</sub> (20 dBgain)<br>$D_{IN}$ = ICN<br>Measured at RAUD pin | —     | —    | -50  | dB   |
| Crosstalk<br>(send → receive) | CTR    | $D_{IN}$ = 1020 Hz, 0 dBm0<br>$A_{IN}$ = SGC<br>Measured at DOUT pin                           | —     | —    | -50  | dB   |

Note: Measurement conditions: ■ Standard test circuit

## (6) Codec

| Parameter                                                        | Symbol | Conditions                                                                 | Value                  |        |        | Unit     |
|------------------------------------------------------------------|--------|----------------------------------------------------------------------------|------------------------|--------|--------|----------|
|                                                                  |        |                                                                            | Min.                   | Typ.   | Max.   |          |
| Gain tracking<br>(A to D)<br>BTPO → DOUT                         | GTX    | 1020 Hz, -10 dBm0<br>Reference value                                       | +3 to -40 dBm0         | -0.2   | —      | 0.2 dB   |
|                                                                  |        |                                                                            | -40 to -50 dBm0        | -0.4   | —      | 0.4 dB   |
|                                                                  |        |                                                                            | -50 to -55 dBm0        | -0.8   | —      | 0.8 dB   |
| Gain tracking<br>(D to A)<br>DIN → PTBO                          | GTR    | 1020 Hz, -10 dBm0<br>Reference value<br>EV1 = 0 dB                         | +3 to -40 dBm0         | -0.4   | —      | 0.4 dB   |
|                                                                  |        |                                                                            | -40 to -50 dBm0        | -0.6   | —      | 0.6 dB   |
|                                                                  |        |                                                                            | -50 to -55 dBm0        | -1.0   | —      | 1.0 dB   |
| Gain tracking<br>(A to D) (Linear)<br>BTPO → DOUT                | GTXL   | 1020 Hz, AFST-3 dB<br>Reference value                                      | AFST to AFST-43 dB     | -0.2   | —      | 0.2 dB   |
|                                                                  |        |                                                                            | AFST-43 to AFST-53 dB  | -0.4   | —      | 0.4 dB   |
|                                                                  |        |                                                                            | AFST-53 to AFST-53 dB  | -0.8   | —      | 0.8 dB   |
| Gain tracking<br>(D to A) (Linear)<br>DIN → PTBO                 | GTRL   | 1020 Hz, AFST-3 dB<br>Reference value<br>EV1 = 0 dB                        | AFSR to AFSR-43 dB     | -0.4   | —      | 0.4 dB   |
|                                                                  |        |                                                                            | AFSR-43 to AFSR-53 dB  | -0.6   | —      | 0.6 dB   |
|                                                                  |        |                                                                            | AFSR-53 to AFSR-53 dB  | -1.0   | —      | 1.0 dB   |
| Sending frequency<br>characteristics<br>(A to D)<br>BTPO → DOUT  | FRX    | 0 dBm0<br>(Linear : AFST-3 dB)<br>1020 Hz<br>Reference value               | 0 to 60 Hz             | 24.0   | —      | dB       |
|                                                                  |        |                                                                            | 60 to 300 Hz           | -0.20  | —      | dB       |
|                                                                  |        |                                                                            | 300 to 3000 Hz         | -0.20  | —      | 0.20 dB  |
|                                                                  |        |                                                                            | 3000 to 3400 Hz        | -0.20  | —      | 0.8 dB   |
|                                                                  |        |                                                                            | 3400 to 4600 Hz        | *      | —      | dB       |
|                                                                  |        |                                                                            | 4600 to 12 kHz         | 32.0   | —      | dB       |
| Receiving frequency<br>characteristics<br>(D to A)<br>DIN → PTBO | FRR    | 0 dBm0<br>(Linear : AFSR-3 dB)<br>1020 Hz<br>Reference value<br>EV1 = 0 dB | 0 to 300 Hz            | -0.30  | —      | dB       |
|                                                                  |        |                                                                            | 300 to 3000 Hz         | -0.30  | —      | 0.30 dB  |
|                                                                  |        |                                                                            | 3000 to 3400 Hz        | -0.30  | —      | 1.10 dB  |
|                                                                  |        |                                                                            | 3400 to 4600 Hz        | *      | —      | dB       |
|                                                                  |        |                                                                            | 4600 to 12 kHz         | 32.0   | —      | dB       |
| Sending absolute<br>gain<br>(A to D)<br>BTPO → DOUT              | GAX    | 1020 Hz, 0 dBm0 (Linear : AFST-3 dB)<br>EV1 = 0 dB, Vs = 3.0 V, Ta = +25°C |                        | -2.0   | 0      | -2.0 dB  |
|                                                                  |        |                                                                            | Power supply variation | —      | ±0.02  | — dB     |
|                                                                  |        |                                                                            | Temperature variation  | —      | ±0.001 | — dB/°C  |
| Receiving absolute<br>gain (D to A)<br>DIN → PTBO                | GAR    | 1020 Hz, 0 dBm0 (Linear : AFSR-3 dB)<br>Vs = 3.0 V, Ta = +25°C             |                        | -2.50  | 0      | 2.50 dB  |
|                                                                  |        |                                                                            | Power supply variation | —      | ±0.04  | — dB     |
|                                                                  |        |                                                                            | Temperature variation  | —      | ±0.002 | — dB/°C  |
| Absolute level                                                   | VABS   | Over load level $\mu$ -Law = 3.17 dB<br>A-Law = 3.14 dB                    | —                      | 1.2081 | —      | $V_{OP}$ |

(Continued)

# MB86434

(Continued)

| Parameter                                                  | Symbol | Conditions                                           | Value                |        |        | Unit            |
|------------------------------------------------------------|--------|------------------------------------------------------|----------------------|--------|--------|-----------------|
|                                                            |        |                                                      | Min.                 | Typ.   | Max.   |                 |
| Sending signal to noise ratio<br>BTPO → DOUT               | SDX    | 1020 Hz<br>C message<br>(A to D)                     | 0 to -30 dBm0        | 34.0   | —      | dB              |
|                                                            |        |                                                      | -40 dBm0             | 28.0   | —      | dB              |
|                                                            |        |                                                      | -45 dBm0             | 23.0   | —      | dB              |
| Receiving signal to noise ratio<br>DIN → DOUT              | SDR    | 1020 Hz<br>C message<br>(D to A)                     | 0 to -30 dBm0        | 33.0   | —      | dB              |
|                                                            |        |                                                      | -40 dBm0             | 27.0   | —      | dB              |
|                                                            |        |                                                      | -45 dBm0             | 22.0   | —      | dB              |
| Sending signal to noise ratio<br>BTPO → DOUT<br>(Linear)   | SDXL   | 1020 Hz<br>C message<br>(A to D)                     | AFST-3 to AFST-33 dB | 34.0   | —      | dB              |
|                                                            |        |                                                      | AFST-43 dB           | 28.0   | —      | dB              |
|                                                            |        |                                                      | AFST-45 dB           | 23.0   | —      | dB              |
| Receiving signal to noise ratio<br>BTPO → DOUT<br>(Linear) | SDRL   | 1020 Hz<br>C message<br>(D to A)                     | AFSR-3 to AFSR-33 dB | 34.0   | —      | dB              |
|                                                            |        |                                                      | AFSR-43 dB           | 28.0   | —      | dB              |
|                                                            |        |                                                      | AFSR-45 dB           | 23.0   | —      | dB              |
| Sending no-talk noise<br>BTPO → DOUT                       | ICNX   | C message (A to D)                                   | —                    | -72    | -68    | dBm0C           |
| Receiving no-talk noise<br>DIN → PTBO                      | ICNR   | C message (D to A)                                   | —                    | -72    | -68    | dBm0C           |
| Analog input level<br>BTPO                                 | AILU   | 1020 Hz, 0 dBm0, Ta = +25°C<br>Vs = 3.0 V $\mu$ -law | 0.4692               | 0.5907 | 0.7437 | Vrms            |
| Analog output level<br>PTBO                                | AOLU   | 1020 Hz, 0 dBm0, Ta = +25°C<br>Vs = 3.0 V $\mu$ -law | 0.4692               | 0.5907 | 0.7437 | Vrms            |
| Analog input level<br>BTPO                                 | AILA   | 1020 Hz, 0 dBm0, Ta = +25°C<br>Vs = 3.0 V A-law      | 0.4728               | 0.5952 | 0.7493 | Vrms            |
| Analog output level<br>PTBO                                | AOLA   | 1020 Hz, 0 dBm0, Ta = +25°C<br>Vs = 3.0 V A-law      | 0.4728               | 0.5927 | 0.7493 | Vrms            |
| Analog input fullscale level<br>BTPO                       | AFST   | Vs = 3.0 V, Ta = +25°C<br>Linear                     | 0.9596               | 1.2081 | 1.5211 | V <sub>OP</sub> |
| Analog output fullscale level<br>PTBO                      | AFSR   | Vs = 3.0 V, Ta = +25°C<br>Linear                     | 0.9596               | 1.2081 | 1.5211 | V <sub>OP</sub> |

$$*: 14.5 \times \{1 - \sin \frac{\pi (4000 - f)}{1200}\}$$

## ■ STANDARD TEST CIRCUIT



○ : Digital input   ● : Digital output   □ : Analog input   ■ : Analog output   ▨ : Input/output   ▲ :  $V_{DD}$  △ : GND

Note: Sufficient path capacitance must be placed between VDDAB–BAG, VDDAC–CAG, VDDSP1–SPG1, VDDSP2–SPG2, VDD–AG.

# MB86434

## ■ ORDERING INFORMATION

| Part number | Package                               | Remarks |
|-------------|---------------------------------------|---------|
| MB86434PF   | 64 pins, Plastic QFP<br>(FPT-64P-M07) |         |

## ■ PACKAGE DIMENSION

64 pin Plastic QFP  
(FPT-64P-M07)



© 1994 FUJITSU LIMITED F64014S-3C-2

Dimensions in mm (inches).

## FUJITSU LIMITED

*For further information please contact:*

### **Japan**

FUJITSU LIMITED  
Corporate Global Business Support Division  
Electronic Devices  
KAWASAKI PLANT, 4-1-1, Kamikodanaka  
Nakahara-ku, Kawasaki-shi  
Kanagawa 211-88, Japan  
Tel: (044) 754-3763  
Fax: (044) 754-3329

### **North and South America**

FUJITSU MICROELECTRONICS, INC.  
Semiconductor Division  
3545 North First Street  
San Jose, CA 95134-1804, U.S.A.  
Tel: (408) 922-9000  
Fax: (408) 432-9044/9045

### **Europe**

FUJITSU MIKROELEKTRONIK GmbH  
Am Siebenstein 6-10  
63303 Dreieich-Buchschlag  
Germany  
Tel: (06103) 690-0  
Fax: (06103) 690-122

### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE. LIMITED  
#05-08, 151 Lorong Chuan  
New Tech Park  
Singapore 556741  
Tel: (65) 281-0770  
Fax: (65) 281-0220

All Rights Reserved.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete information sufficient for construction purposes is not necessarily given.

The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies.

The information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu.

Fujitsu reserves the right to change products or specifications without notice.

No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu.

The information contained in this document are not intended for use with equipments which require extremely high reliability such as aerospace equipments, undersea repeaters, nuclear control systems or medical equipments for life support.