急出货

# Band-pass filter for spectrum analyzer BA3826S

The BA3826S is a 7-band ( $\times$ 2), band-pass filter that uses microprocessor time division to output in serial to left and right stereo channels. To minimize the number of external components required and enable compact and reliable designs, all of the capacitors for the filters are on the chip.

## Applications

CD radio cassette players, mini-component stereo systems, car stereos

#### Features

- Seven band-pass filter elements for spectrum analyzer displays.
- Microprocessor time division used for serial output on L and R channels.
- All filter capacitors are built-in to minimize external attached requirements.
- 4) Low current dissipation (8mA Typ.).
- Ideal for mini-component stereos and other stereo equipment.

# ●Absolute maximum ratings (Ta = 25°C)

| Parameter             | Symbol     | Limits               | Unit |
|-----------------------|------------|----------------------|------|
| Applied voltage       | Vcc<br>Vee | 7.0<br>—7.0          | ٧    |
| Power dissipation     | Pd         | 600 *                | mW   |
| Operating temperature | Topr       | -25~ <del>+</del> 75 | °C   |
| Storage temperature   | Tstg       | <b>−55∼+125</b>      | °C   |

<sup>\*</sup> Reduced by 6.0 mW for each increase in Ta of 1°C over 25°C.

# ■Recommended operating conditions (Ta = 25°C)

| Parameter            | Symbol | Min. | Тур.        | Max. | Unit |
|----------------------|--------|------|-------------|------|------|
| Power supply voltage | Vcc    | 4.0  | 5.0         | 6.5  | ٧    |
|                      | Vee    | -4.0 | <b>-5.0</b> | -6.5 | ٧    |



## Block diagram



•Electrical characteristics (unless otherwise noted, Ta = 25°C, Vcc = 5V, Vee = -5V, R<sub>L</sub> = 10kΩ, and R $\phi$  = 120kΩ)

| Parameter                           | Symbol | Min. | Тур. | Max. | Unit | Conditions                                                                         |
|-------------------------------------|--------|------|------|------|------|------------------------------------------------------------------------------------|
| Quiescent current                   | lα     | _    | 8.0  | 12   | mA   |                                                                                    |
| Standard output level               | Vo     | -3   | 0    | 3    | dB   | V <sub>IN</sub> =150mV <sub>rms</sub> , Vo=1.5V (0dB)<br>f= center frequency input |
| Maximum output level                | Vomax  | 2.0  | 3.0  | _    | V    | V <sub>IN</sub> =300mV <sub>rms</sub> ,<br>f= center frequency input               |
| Output offset voltage               | Voff   | _    | 0    | 100  | mV   | For no signal                                                                      |
| Center frequency 1                  | fo1    | 51   | 60   | 69   | Hz   | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Center frequency 2                  | fo2    | 127  | 150  | 173  | Hz   | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Center frequency 3                  | fo3    | 340  | 400  | 460  | Hz   | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Center frequency 4                  | fo4    | 0.85 | 1    | 1.15 | kHz  | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Center frequency 5                  | fo5    | 2.04 | 2.4  | 2.76 | kHz  | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Center frequency 6                  | fo6    | 5.1  | 6    | 6.9  | kHz  | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Center frequency 7                  | fo7    | 12.7 | 15   | 17.3 | kHz  | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Signal input impedance              | Rin    | 30   | 50   | 70   | kΩ   | V <sub>IN</sub> =150mV <sub>rms</sub>                                              |
| Input current when reset pin "H" *1 | lin    | 120  | 250  | 380  | μΑ   | Vth=5V                                                                             |
| Threshold level for reset pin on    | Vth    | 1.7  | _    | _    | V    |                                                                                    |
| Threshold level for reset pin off   | Vth    | _    | _    | 1.1  | ٧    |                                                                                    |

 $<sup>\</sup>pm 1$  The current flowing in when the voltage on the control pin is 5V.

ONot designed for radiation resistance.

 $R \phi$  is a metal film resistor.

#### Measurement circuit



# Circuit operation

# (1) Input switch circuit

The BA3826S alternately switches between the left and right stereo channel signals using time division to serialize and process the signals.



The input pin biased by a  $50k\Omega$  resistor connected to ground. The control logic threshold is set at 1.4V (Typ.)

(refer to the input switching logic table that follows).

Fig. 2 Equivalent circuit diagram for the input switching block.

Timina

#### (2) Band-pass filter circuit

This circuit extracts the required frequency range from the input signal and amplifies it.

The center frequency is determined by the value of the current flowing through the resistor connected to pin 14. Q is set to 3.5 (Typ.).

Due to the characteristics of the band-pass filter circuit, the circuit has a transition rise and fall characteristic. Due to the transition rise characteristic, five input cycles are required until peak output is reached.

When RESET is input, a built-in circuit cancels the fall transition characteristic (input the reset signal for 0.5ms).



Fig. 3 Equivalent circuit diagram for the band-pass filter block.

#### (3) DET circuit

The DET circuit detects the signal selected by the band pass filter and performs peak hold.

The RESET Driver discharges the charge stored in the capacitor. After the RESET input is released, the RESET Driver discharges continuously for 14ms.



Fig. 4 Equivalent circuit diagram for the DET circuit block.





| t1 | > | 14   | ms  |           |
|----|---|------|-----|-----------|
| ta | > | 0.4  | ms= | 5×1 / fo7 |
| tb | > | 1.0  | ms= | 5×1 / fo6 |
| tc | > | 2.5  | ms= | 5×1 / fo5 |
| td | > | 5.9  | ms= | 5×1 / fo4 |
| te | > | 14.7 | ms= | 5×1 / fo3 |
| tf | > | 40   | ms= | 5×1 / fo2 |
| tg | > | 98   | ms= | 5×1 / fo1 |
| tw | > | 0.5  | ms  |           |

\* fo is calculated at the minimum value.

Fig. 5 Timing

## 1) RESET timing

The RESET input is used as the RESET signal for the band-pass filter circuit and the DET circuit. The setting time is 0.5ms min.

When performing a RESET input, disable both the Lin and Rin inputs. The synchronous shift in this case must be  $\pm 0.1$ ms max.

#### 2) Output select timing

The audio input signal is not accepted when the RESET input and L(R) inputs are low. There are no particular restrictions on the select input for the various frequencies, but there are delay times until the peak voltage is settles (see (a) and (b) below). Accordingly, set the read timing for the DET signal after the longer of the delay times in (a) and (b).

(a) For the band-pass filter, a sampling time of at least 5 cycles is required due to the transition rise characteristic.

(b) For DET, after release of RESET, there is a discharge time of 14mS (Max.)

The read enable period for Vo starts 0.5ms after the output switch logic settles.



Fig. 6 Read enable timing

(5) Application example with reduced cycle time The transition characteristics for the band-pass filter are shown in the graph below. The time for at least 5 fo cycles is required until the DET output peaks. Therefore, the lower the frequency, the longer the time required and fo1 requires the longest time. Refer to the values given below for applications that require a shorter cycle time.

When fo1 = 60Hz, the time requires for output > 60% is tg > 45ms.



Fig. 7 fo1 read time vs. output voltage

## (6) Output switch circuit

This circuit uses time division switching to output the peak hold signal from each DET.

Switching occurs when the control signal reaches 1.4V, and when A, B, and C are all high, output is disabled (GND level). Refer to the table below regarding the output switching logic.

The recommended output load resistance is  $10k\Omega$ .



Fig. 8 Output switching circuit

## •Input / output switching logic

# Input switching logic

| Se                | Input |          |
|-------------------|-------|----------|
| L (2pin) R (3pin) |       |          |
| L                 | L     | Unstable |
| L                 | Н     | Lin      |
| Н                 | L     | Rin      |
| Н                 | Н     | OFF      |

# Output switching logic

|          | Output   |          |           |
|----------|----------|----------|-----------|
| A (5pin) | B (6pin) | C (7pin) | Vo (9pin) |
| Н        | Н        | Н        | 0         |
| L        | Н        | Н        | fo1       |
| н        | L        | Н        | fo2       |
| L        | L        | Н        | fo3       |
| Н        | Н        | L        | fo4       |
| L        | Н        | L        | fo5       |
| н        | L        | L        | fo6       |
| L        | L        | L        | fo7       |

# Application example



Fig. 9

# Operation notes

# (1) Application circuits

Provided the recommended circuit constants are used, the application circuits should function correctly. However, we recommend that you confirm the characteristics of the circuits in actual use and pay due attention to the cautionary notes given below.

If you change the circuit constants, check both the static

and transient characteristics of the circuit, and allow sufficient margin to accommodate variations between both ICs and external components. Note, also, that Rohm has not been able to conduct a sufficient study into patent rights.

#### (2) Frequency characteristics

The frequency characteristics for this IC are set by an external resistor. The value of this resistor for the specification conditions is  $120k\Omega$ . Use a potentiometer if you wish to set the frequency characteristics accurately.

## (3) Operating voltage range

Operation of the application example circuit is guaranteed provided that the Vcc and Vee voltages are within the specified power supply voltage range, and the ambient temperature is within the specified range. With regard to the characteristic values, the output voltage level will differ from the rated values for the specification conditions if the power supply voltage is reduced, but the inherent function of the band-pass filters is preserved.

#### (4) Load resistance

The various circuit characteristics in this specification sheet were measured using an output load resistance of  $10k\Omega.$  If the load resistance is too low, the I/O gain and control range vary slightly. Be aware of this when connecting the next stage.

## (5) Coupling capacitors

Set the polarity of the input electrolytic coupling capacitors after establishing the electrical potential relationship with the connected input.

#### Electrical characteristics curves



Fig. 10 Output level vs. frequency



Fig. 11 Input level vs. output level

# External dimensions (Units: mm)

