DS05-20881-3E ### **FLASH MEMORY** **CMOS** # 32M (4M $\times$ 8/2M $\times$ 16) BIT Dual Operation ### MBM29DL32XTE/BE -80/90/12 #### **■ DESCRIPTION** The MBM29DL32XTE/BE are a 32M-bit, 3.0 V-only Flash memory organized as 4M bytes of 8 bits each or 2M words of 16 bits each. These devices are designed to be programmed in-system with the standard system 3.0 V Vcc supply. 12.0 V Vpp and 5.0 V Vcc are not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers. MBM29DL32XTE/BE are organized into two banks, Bank 1 and Bank 2, which can be considered to be two separate memory arrays as far as certain operations are concerned. These devices are the same as Fujitsu's standard 3 V only Flash memories with the additional capability of allowing a normal non-delayed read access from a non-busy bank of the array while an embedded write (either a program or an erase) operation is simultaneously taking place on the other bank. ### **■ PRODUCT LINE UP** (Continued) | Part N | lo. | 4-02 | MBM29DL32XTE/BE | | |---------------------|-------------------------------------------------------------------------------------|------|-----------------|-----| | Ordering Part No. | $Vcc = 3.3 \text{ V} \begin{array}{c} +0.3 \text{ V} \\ -0.3 \text{ V} \end{array}$ | 80 | _ | | | Ordering Fart No. | $V_{cc} = 3.0 \text{ V} + 0.6 \text{ V} -0.3 \text{ V}$ | _ | 90 | 12 | | Max. Address Access | Time (ns) | 80 | 90 | 120 | | Max. CE Access Time | (ns) | 80 | 90 | 120 | | Max. OE Access Time | : (ns) | 30 | 35 | 50 | #### PACKAGES #### (Continued) In the MBM29DL32XTE/BE, a new design concept is implemented, so called "Sliding Bank Architecture". Under this concept, the MBM29DL32XTE/BE can be produced a series of devices with different Bank 1/Bank 2 size combinations; 0.5 Mb/31.5 Mb, 4 Mb/28 Mb, 8 Mb/24 Mb, 16 Mb/16 Mb. To eliminate bus contention the devices have separate chip enable $(\overline{CE})$ , write enable $(\overline{WE})$ , and output enable $(\overline{OE})$ controls. The MBM29DL32XTE/BE are pin and command set compatible with JEDEC standard E²PROMs. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Typically, each sector can be programmed and verified in about 0.5 seconds. A sector is typically erased and verified in 1.0 second. (If already completely preprogrammed.) The devices also feature a sector erase architecture. The sector mode allows each sector to be erased and reprogrammed without affecting other sectors. The MBM29DL32XTE/BE are erased when shipped from the factory. Internally generated and regulated voltages are provided for the program and erase operations. A low $V_{CC}$ detector automatically inhibits write operations on the loss of power. The end of program or erase is detected by $\overline{Data}$ Polling of $DQ_7$ , by the Toggle Bit feature on $DQ_6$ , or the RY/ $\overline{BY}$ output pin. Once the end of a program or erase cycle has been completed, the devices internally reset to the read mode. The MBM29DL32XTE/BE memories electrically erase the entire chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM programming mechanism of hot electron injection. #### **■ FEATURES** - 0.23 μm Process Technology - Simultaneous Read/Write operations (dual bank) Multiple devices available with different bank sizes (Refer to Table 1) Host system can program or erase in one bank, then immediately and simultaneously read from the other bank Zero latency between read and write operations Read-while-erase Read-while-program #### • Single 3.0 V read, program, and erase Minimizes system level power requirements #### • Compatible with JEDEC-standard commands Uses same software commands as E2PROMs #### • Compatible with JEDEC-standard world-wide pinouts 48-pin TSOP(I) (Package suffix: TN – Normal Bend Type, TR – Reversed Bend Type) 63-ball FBGA (Package suffix: PBT #### • Minimum 100,000 program/erase cycles ### • High performance 80 ns maximum access time #### Sector erase architecture Eight 4K word and sixty-three 32K word sectors in word mode Eight 8K byte and sixty-three 64K byte sectors in byte mode Any combination of sectors can be concurrently erased. Also supports full chip erase. #### Boot Code Sector Architecture T = Top sector B = Bottom sector ### • Hidden ROM (Hi-ROM) region 64K byte of Hi-ROM, accessible through a new "Hi-ROM Enable" command sequence Factory serialized and protected to provide a secure electronic serial number (ESN) #### • WP/ACC input pin At V<sub>IL</sub>, allows protection of boot sectors, regardless of sector protection/unprotection status At Vih, allows removal of boot sector protection At V<sub>ACC</sub>, increases program performance ### • Embedded Erase™\*Algorithms Automatically pre-programs and erases the chip or any sector #### Embedded Program<sup>™</sup> Algorithms Automatically writes and verifies data at specified address ### • Data Polling and Toggle Bit feature for detection of program or erase cycle completion ### Ready/Busy output (RY/BY) Hardware method for detection of program or erase cycle completion #### Automatic sleep mode When addresses remain stable, automatically switch themselves to low power mode. - Low Vcc write inhibit ≤ 2.5 V - Erase Suspend/Resume Suspends the erase operation to allow a read data and/or program in another sector within the same device #### Sector group protection Hardware method disables any combination of sector groups from program or erase operations - Sector Group Protection Set function by Extended sector group protection command - Fast Programming Function by Extended Command - Temporary sector group unprotection Temporary sector group unprotection via the RESET pin. • In accordance with CFI (Common Flash Memory Interface) <sup>\*:</sup> Embedded Erase<sup>TM</sup> and Embedded Program<sup>TM</sup> are trademarks of Advanced Micro Devices, Inc. Table 1 MBM29DL32XTE/BE Device Bank Divisions | Device | Organization | | Bank 1 | | Bank 2 | |-----------------|--------------|----------|------------------------------------------------------------|-----------|----------------------------------| | Part Number | Organization | Megabits | Sector sizes | Megabits | Sector sizes | | MBM29DL321TE/BE | | 0.5 Mbit | Eight 8K byte/4K word | 31.5 Mbit | Sixty-three<br>64K byte/32K word | | MBM29DL322TE/BE | | 4 Mbit | Eight 8K byte/4K word,<br>seven 64K byte/32K word | 28 Mbit | Fifty-six<br>64K byte/32K word | | MBM29DL323TE/BE | × 8/× 16 | 8 Mbit | Eight 8K byte/4K word, fifteen 64K byte/32K word | 24 Mbit | Forty-eight<br>64K byte/32K word | | MBM29DL324TE/BE | | 16 Mbit | Eight 8K byte/4K word,<br>thirty-one 64K byte/<br>32K word | 16 Mbit | Thirty-two<br>64K byte/32K word | ### **■ PIN ASSIGNMENTS** (BGA-63P-M01) <sup>\*:</sup> Peripheral Balls on each corner are shorted together via substrate but not connected to the die. | A1 | N.C. | A2 | N.C. | _ | _ | _ | _ | _ | _ | _ | _ | A7 | N.C. | A8 | N.C. | |----|------|----|-----------------------|----|-----------------|----|------------------|----|------------------|----|------------------|----|-----------------------------------|----|------| | B1 | N.C. | _ | _ | _ | _ | _ | _ | — | _ | _ | _ | В7 | N.C. | B8 | N.C. | | _ | _ | C2 | Аз | C3 | <b>A</b> 7 | C4 | RY/BY | C5 | WE | C6 | <b>A</b> 9 | C7 | A <sub>13</sub> | _ | _ | | _ | _ | D2 | <b>A</b> <sub>4</sub> | D3 | <b>A</b> 17 | D4 | WP/ACC | D5 | RESET | D6 | <b>A</b> 8 | D7 | A <sub>12</sub> | _ | _ | | _ | _ | E2 | <b>A</b> <sub>2</sub> | E3 | <b>A</b> 6 | E4 | A <sub>18</sub> | E5 | N.C. | E6 | <b>A</b> 10 | E7 | A <sub>14</sub> | _ | _ | | _ | _ | F2 | <b>A</b> 1 | F3 | <b>A</b> 5 | F4 | A <sub>20</sub> | F5 | <b>A</b> 19 | F6 | A <sub>11</sub> | F7 | A <sub>15</sub> | _ | _ | | _ | _ | G2 | Ao | G3 | $DQ_0$ | G4 | DQ <sub>2</sub> | G5 | DQ₅ | G6 | DQ <sub>7</sub> | G7 | A <sub>16</sub> | _ | _ | | _ | _ | H2 | CE | Н3 | DQ8 | H4 | DQ <sub>10</sub> | H5 | DQ <sub>12</sub> | Н6 | DQ <sub>14</sub> | H7 | BYTE | _ | _ | | _ | _ | J2 | ŌĒ | J3 | DQ <sub>9</sub> | J4 | DQ <sub>11</sub> | J5 | Vcc | J6 | DQ <sub>13</sub> | J7 | DQ <sub>15</sub> /A- <sub>1</sub> | _ | _ | | _ | _ | K2 | Vss | K3 | DQ <sub>1</sub> | K4 | DQ₃ | K5 | DQ4 | K6 | DQ <sub>6</sub> | K7 | Vss | _ | _ | | L1 | N.C. | L2 | N.C. | _ | _ | _ | _ | _ | | — | _ | L7 | N.C. | L8 | N.C. | | M1 | N.C. | M2 | N.C. | _ | _ | _ | _ | | | _ | _ | M7 | N.C. | M8 | N.C. | ### **■ BLOCK DIAGRAM** ### **■ LOGIC SYMBOL** Table 2 MBM29DL32XTE/BE Pin Configuration | Pin | Function | |----------------------------------------|--------------------------------------------------------| | A-1, A <sub>0</sub> to A <sub>20</sub> | Address Inputs | | DQ <sub>0</sub> to DQ <sub>15</sub> | Data Inputs/Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | RY/ <del>BY</del> | Ready/Busy Output | | RESET | Hardware Reset Pin/Temporary Sector Group Unprotection | | BYTE | Selects 8-bit or 16-bit mode | | WP/ACC | Hardware Write Protection/Program Acceleration | | N.C. | No Internal Connection | | Vss | Device Ground | | Vcc | Device Power Supply | ### **■ DEVICE BUS OPERATION** Table 3 MBM29DL32XTE/BE User Bus Operations (BYTE = VIH) | Operation | CE | ŌĒ | WE | Αo | <b>A</b> 1 | <b>A</b> 6 | <b>A</b> 9 | DQ <sub>0</sub> to DQ <sub>15</sub> | RESET | WP/ACC | |-----------------------------------------|----|-----|----|----------------|----------------|----------------|------------|-------------------------------------|-------|--------| | Auto-Select Manufacturer Code (1) | L | L | Н | L | L | L | VID | Code | Н | Х | | Auto-Select Device Code (1) | L | L | Н | Н | L | L | VID | Code | Н | Х | | Read (3) | L | L | Н | A <sub>0</sub> | A <sub>1</sub> | A <sub>6</sub> | <b>A</b> 9 | <b>D</b> оит | Н | Х | | Standby | Н | Х | Х | Χ | Х | Х | Х | HIGH-Z | Н | Х | | Output Disable | L | Н | Н | Χ | Х | Χ | Х | HIGH-Z | Н | Х | | Write (Program/Erase) | L | Н | L | A <sub>0</sub> | A <sub>1</sub> | <b>A</b> 6 | <b>A</b> 9 | Din | Н | Х | | Enable Sector Group Protection (2), (4) | L | VID | T | L | Н | L | VID | Х | Н | Х | | Verify Sector Group Protection (2), (4) | L | L | Н | L | Н | L | VID | Code | Н | Х | | Temporary Sector Group Unprotection (5) | Х | Х | Χ | Χ | Х | Х | Х | Х | VID | Х | | Reset (Hardware) / Standby | Χ | Χ | Х | Χ | Χ | Χ | Х | HIGH-Z | L | Х | | Boot Block Sector Write Protection | Χ | Х | Χ | Χ | Х | Х | Х | Х | Х | L | ### Table 4 MBM29DL32XTE/BE User Bus Operations (BYTE = V<sub>IL</sub>) | Operation | CE | ŌĒ | WE | DQ <sub>15</sub> /<br>A <sub>-1</sub> | Ao | <b>A</b> 1 | <b>A</b> 6 | <b>A</b> 9 | DQ <sub>0</sub> to DQ <sub>7</sub> | RESET | WP/ACC | |-----------------------------------------|----|-----|----|---------------------------------------|----------------|----------------|----------------|------------|------------------------------------|-------|--------| | Auto-Select Manufacturer Code (1) | L | L | Н | L | L | L | L | VID | Code | Н | Х | | Auto-Select Device code (1) | L | L | Н | L | Н | L | L | VID | Code | Н | Х | | Read (3) | L | L | Н | <b>A</b> -1 | A <sub>0</sub> | A <sub>1</sub> | A <sub>6</sub> | <b>A</b> 9 | <b>D</b> ouт | Н | Х | | Standby | Н | Х | Х | Χ | Χ | Χ | Χ | Х | HIGH-Z | Н | Х | | Output Disable | L | Н | Н | Х | Χ | Χ | Χ | Х | HIGH-Z | Н | Х | | Write (Program/Erase) | L | Н | L | <b>A</b> -1 | A <sub>0</sub> | A <sub>1</sub> | <b>A</b> 6 | <b>A</b> 9 | Din | Н | Х | | Enable Sector Group Protection (2), (4) | L | VID | 7 | L | L | Н | L | VID | Х | Н | Х | | Verify Sector Group Protection (2), (4) | L | L | Н | L | L | Н | L | VID | Code | Н | Х | | Temporary Sector Group Unprotection (5) | Х | Х | Х | Х | Х | Х | Х | Х | Х | VID | Х | | Reset (Hardware) / Standby | Χ | Х | Χ | Х | Χ | Χ | Χ | Х | HIGH-Z | L | Х | | Boot Block Sector Write Protection | Χ | Х | Х | Х | Χ | Χ | Χ | Х | Х | Х | L | **Legend:** L = $V_{IL}$ , H = $V_{IH}$ , X = $V_{IL}$ or $V_{IH}$ , $\Box \Box$ = Pulse input. See DC Characteristics for voltage levels. Notes: 1. Manufacturer and device codes may also be accessed via a command register write sequence. See Table 5. - 2. Refer to the section on Sector Group Protection. - 3. $\overline{\text{WE}}$ can be $V_{\text{IL}}$ if $\overline{\text{OE}}$ is $V_{\text{IL}}$ , $\overline{\text{OE}}$ at $V_{\text{IH}}$ initiates the write operations. - 4. $Vcc = 3.3 V \pm 10\%$ - 5. It is also used for the extended sector group protection. Table 5 MBM29DL32XTE/BE Command Definitions | Comma<br>sequen | | Bus<br>write<br>cycles | First<br>write | | Secon<br>write | | Third<br>write | | Fourth<br>read/v<br>cyc | write | Fifth<br>write | | Sixth<br>write | | |-------------------------------------------|--------------|------------------------|----------------|--------|----------------|------|----------------|------|-------------------------|-------|----------------|------|----------------|--------------| | 334 | | req'd | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | Addr. | Data | | Read/Reset | Word<br>Byte | 1 | XXXh | F0h | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Read/Reset | Word<br>Byte | 3 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | F0h | RA | RD | _ | _ | _ | _ | | | Word | • | 555h | | 2AAh | | (BA)<br>555h | 001 | | | | | | | | Autoselect | Byte | 3 | AAAh | AAh | 555h | 55h | (BA)<br>AAAh | 90h | _ | | _ | _ | _ | | | Program | Word<br>Byte | 4 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | A0h | PA | PD | _ | _ | _ | _ | | Program Suspe | end | 1 | BA | B0h | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Program Resu | me | 1 | BA | 30h | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | Chip Erase | Word<br>Byte | 6 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | 80h | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | 10h | | Sector Erase | Word<br>Byte | 6 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | 80h | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | SA | 30h | | Erase Susp | | 1 | BA | B0h | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | Erase Resu | | 1 | ВА | 30h | | _ | _ | _ | _ | | _ | _ | | | | Set to<br>Fast Mode | Word<br>Byte | 3 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | 20h | _ | _ | _ | _ | _ | _ | | Fast<br>Program *1 | Word<br>Byte | 2 | XXXh | A0h | PA | PD | _ | _ | _ | | _ | _ | _ | _ | | Reset from Fast Mode *1 | Word<br>Byte | 2 | BA<br>BA | 90h | XXXh<br>XXXh | F0h | _ | _ | _ | | _ | _ | _ | _ | | Extended<br>Sector Group<br>Protection *2 | Word<br>Byte | 4 | XXXh | 60h | SPA | 60h | SPA | 40h | SPA | SD | _ | _ | _ | _ | | Query *3 | Word<br>Byte | 1 | 55h<br>AAh | 98h | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Hi-ROM<br>Entry | Word<br>Byte | 3 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | 88h | _ | _ | _ | _ | _ | _ | | Hi-ROM<br>Program *4 | Word<br>Byte | 4 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | A0h | PA | PD | _ | _ | _ | _ | | Hi-ROM<br>Erase *4 | Word<br>Byte | 6 | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | 555h<br>AAAh | 80h | 555h<br>AAAh | AAh | 2AAh<br>555h | 55h | HRA | 30h | | Hi-ROM | Word | | 555h | Λ Λ Ι- | 2AAh | FCL | (HRBA)<br>555h | 001- | | 001- | 00011 | | | | | Exit *4 | Byte | 4 | AAAh | AAh | 555h | 55h | (HRBA)<br>AAAh | 90h | XXXh | 00h | _ | | _ | —<br>tinued) | #### (Continued) - \*1: This command is valid while Fast Mode. - \*2: This command is valid while $\overline{RESET} = V_{ID}$ . - \*3: The valid addresses are A<sub>6</sub> to A<sub>0</sub>. - \*4: This command is valid while Hi-ROM mode. - Notes: 1. Address bits $A_{11}$ to $A_{20} = X =$ "H" or "L" for all address commands except or Program Address (PA), Sector Address (SA), and Bank Address (BA). - 2. Bus operations are defined in Tables 3 and 4. - 3. RA = Address of the memory location to be read - PA = Address of the memory location to be programmed Addresses are latched on the falling edge of the write pulse. - SA = Address of the sector to be erased. The combination of A<sub>20</sub>, A<sub>19</sub>, A<sub>18</sub>, A<sub>17</sub>, A<sub>16</sub>, A<sub>15</sub>, A<sub>14</sub>, A<sub>13</sub>, and A<sub>12</sub> will uniquely select any sector. - BA = Bank Address (A<sub>15</sub> to A<sub>20</sub>) - 4. RD = Data read from location RA during read operation. - PD = Data to be programmed at location PA. Data is latched on the falling edge of write pulse. - 5. SPA = Sector group address to be protected. Set sector group address (SGA) and $(A_6, A_1, A_0) = (0, 1, 0)$ . - SD = Sector group protection verify data. Output 01h at protected sector group addresses and output 00h at unprotected sector group addresses. - 6. HRA = Address of the Hi-ROM area 29DL32XTE (Top Boot Type) Word Mode: 1F8000h to 1FFFFFh Byte Mode: 3F0000h to 3FFFFh 29DL32XBE (Bottom Boot Type) Word Mode: 000000h to 007FFFh Byte Mode: 000000h to 00FFFFh 7. HRBA = Bank Address of the Hi-ROM area 29DL32XTE (Top Boot Type) $:A_{15} = A_{16} = A_{17} = A_{18} = A_{19} = A_{20} = 1$ 29DL32XBE (Bottom Boot Type) :A15 = A16= A17 = A18 = A19 = A20 = 0 8. The system should generate the following address patterns: Word Mode: 555h or 2AAh to addresses Ao to A10 Byte Mode: AAAh or 555h to addresses A-1 and A0 to A10 9. Both Read/Reset commands are functionally equivalent, resetting the device to the read mode. In case of applying $V_{\text{ID}}$ on $A_9$ , since both Bank 1 and Bank 2 enters Autoselect mode, the simultaneous operation can not be executed. Table 6.1 MBM29DL321TE/BE Sector Group Protection Verify Autoselect Codes | | Туре | | A <sub>12</sub> to A <sub>20</sub> | <b>A</b> 6 | <b>A</b> 1 | Ao | <b>A</b> -1*1 | Code (HEX) | |--------|--------------------|------|------------------------------------|------------|------------|-----|---------------|------------| | Manufa | cture's Code | | Х | VIL | Vıl | Vıl | Vıl | 04h | | | MBM29DL321TE | Byte | Х | VIL | VIL | Vih | Vıl | 59h | | Device | MBM29DL3211E | Word | ^ | VIL | VIL | VIH | Х | 2259h | | Code | MBM29DL321BE | Byte | Х | VIL | VIL | Vih | Vıl | 5Ah | | | INIDINIZADE25 I DE | Word | ^ | VIL | VIL | VIH | Х | 225Ah | | Sector | Group Protection | | Sector Group<br>Addresses | VıL | ViH | VıL | VıL | 01h⁺² | <sup>\*1:</sup> A-1 is for Byte mode. **Table 6.2 Expanded Autoselect Code Table** | | Туре | | Code | <b>DQ</b> <sub>15</sub> | DQ <sub>14</sub> | <b>DQ</b> <sub>13</sub> | <b>DQ</b> <sub>12</sub> | DQ <sub>11</sub> | <b>DQ</b> <sub>10</sub> | DQ <sub>9</sub> | DQ <sub>8</sub> | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ₅ | DQ <sub>4</sub> | DQ <sub>3</sub> | DQ <sub>2</sub> | DQ <sub>1</sub> | DQ₀ | |--------|------------------|-----|-------|-------------------------|------------------|-------------------------|-------------------------|------------------|-------------------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------|-----------------|-----------------|-----------------|-----| | Manufa | acturer's Code | | 04h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | MBM29DL321TE | (B) | 59h | A-1 | HI-Z 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | | Device | | (W) | 2259h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | | Code | MBM29DL321BE | (B) | 5Ah | A-1 | HI-Z 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | | INDINIZADE2 I DE | (W) | 225Ah | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | Sector | Group Protection | | 01h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | (B): Byte mode (W): Word mode Table 6.3 MBM29DL322TE/BE Sector Group Protection Verify Autoselect Codes | | Туре | | A <sub>12</sub> to A <sub>20</sub> | <b>A</b> 6 | <b>A</b> 1 | Ao | <b>A</b> -1*1 | Code (HEX) | |--------|------------------|------|------------------------------------|------------|------------|-----|---------------|------------| | Manufa | cture's Code | | Х | VIL | VIL | Vıl | VIL | 04h | | | MBM29DL322TE | Byte | Х | VIL | VIL | VIH | VıL | 55h | | Device | WIDIWIZ9DL3221E | Word | ^ | VIL | VIL | VIH | Х | 2255h | | Code | MBM29DL322BE | Byte | Х | VIL | VIL | VIH | VIL | 56h | | | INIDINIZ9DL3ZZBE | Word | ^ | VIL | VIL | VIH | Х | 2256h | | Sector | Group Protection | • | Sector group addresses | VıL | ViH | VıL | VIL | 01h⁺² | <sup>\*1:</sup> A-1 is for Byte mode. <sup>\*2:</sup> Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses. <sup>\*2:</sup> Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses. **Table 6.4 Expanded Autoselect Code Table** | | Туре | | Code | <b>DQ</b> <sub>15</sub> | DQ <sub>14</sub> | <b>DQ</b> <sub>13</sub> | <b>DQ</b> <sub>12</sub> | DQ <sub>11</sub> | DQ <sub>10</sub> | DQ <sub>9</sub> | DQ <sub>8</sub> | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ <sub>4</sub> | DQ <sub>3</sub> | DQ <sub>2</sub> | DQ₁ | DQ₀ | |--------|---------------------|-----|-------|-------------------------|------------------|-------------------------|-------------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----| | Manufa | cturer's Code | | 04h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | MBM29DL322TE | (B) | 55h | A-1 | HI-Z 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Device | INDINIZ 9DL 322 I E | (W) | 2255h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Code | MBM29DL322BE | (B) | 56h | A-1 | HI-Z 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | | INIDINIZADESZEBE | (W) | 2256h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | Sector | Group Protection | • | 01h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | (B): Byte mode (W): Word mode Table 6.5 MBM29DL323TE/BE Sector Group Protection Verify Autoselect Codes | | Туре | | A <sub>12</sub> to A <sub>20</sub> | <b>A</b> 6 | <b>A</b> 1 | Αo | <b>A</b> -1*1 | Code (HEX) | |--------|------------------|------|------------------------------------|------------|------------|------|---------------|------------| | Manufa | cture's Code | | Х | VIL | VıL | VIL | VıL | 04h | | | MBM29DL323TE | Byte | Х | VIL | VIL | Vih | VıL | 50h | | Device | WIBINIZ9DL3231E | Word | ^ | VIL | VIL | VIH | Х | 2250h | | Code | MBM29DL323BE | Byte | Х | V. | Ma | Mari | VIL | 53h | | | WIDIWIZ9DL323DE | Word | ^ | Vıl | VıL | Vін | Х | 2253h | | Sector | Group Protection | | Sector group addresses | VIL | ViH | VIL | VıL | 01h*2 | <sup>\*1:</sup> A-1 is for Byte mode. **Table 6.6 Expanded Autoselect Code Table** | | Туре | | Code | <b>DQ</b> <sub>15</sub> | DQ <sub>14</sub> | <b>DQ</b> <sub>13</sub> | <b>DQ</b> <sub>12</sub> | DQ <sub>11</sub> | DQ <sub>10</sub> | DQ <sub>9</sub> | DQ <sub>8</sub> | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ <sub>4</sub> | DQ <sub>3</sub> | DQ <sub>2</sub> | DQ <sub>1</sub> | DQ₀ | |--------|------------------|-----|-------|-------------------------|------------------|-------------------------|-------------------------|------------------|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----| | Manufa | cturer's Code | | 04h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | MBM29DL323TE | (B) | 50h | A-1 | HI-Z 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | Device | | (W) | 2250h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | Code | MBM29DL323BE | (B) | 53h | A-1 | HI-Z 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | | INDINIZADE222BE | (W) | 2253h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | Sector | Group Protection | • | 01h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | (B) : Byte mode(W): Word mode <sup>\*2:</sup> Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses. Table 6.7 MBM29DL324TE/BE Sector Group Protection Verify Autoselect Codes | | Туре | | A <sub>12</sub> to A <sub>20</sub> | <b>A</b> 6 | <b>A</b> 1 | Ao | <b>A</b> -1*1 | Code (HEX) | |--------|------------------|------|------------------------------------|------------|------------|-----|---------------|------------| | Manufa | cture's Code | | Х | Vıl | Vıl | VIL | VıL | 04h | | | MBM29DL324TE | Byte | Х | VIL | VIL | Vih | VıL | 5Ch | | Device | WBW29DL3241E | Word | ^ | VIL | VIL | VIH | Х | 225Ch | | Code | MBM29DL324BE | Byte | Х | VIL | VIL | Vih | VıL | 5Fh | | | WIBINI29DL324BE | Word | ^ | VIL | VIL | VIH | Х | 225Fh | | Sector | Group Protection | | Sector group addresses | VıL | ViH | VıL | VıL | 01h*2 | <sup>\*1:</sup> A-1 is for Byte mode. **Table 6.8 Expanded Autoselect Code Table** | | Туре | | Code | <b>DQ</b> <sub>15</sub> | DQ <sub>14</sub> | <b>DQ</b> <sub>13</sub> | <b>DQ</b> <sub>12</sub> | <b>DQ</b> <sub>11</sub> | DQ <sub>10</sub> | DQ <sub>9</sub> | DQ8 | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ <sub>4</sub> | DQ <sub>3</sub> | DQ <sub>2</sub> | DQ <sub>1</sub> | DQ₀ | |--------|------------------|-----|-------|-------------------------|------------------|-------------------------|-------------------------|-------------------------|------------------|-----------------|------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----| | Manufa | cturer's Code | | 04h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | MBM29DL324TE | (B) | 5Ch | A-1 | HI-Z 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | Device | | (W) | 225Ch | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | Code | MBM29DL324BE | (B) | 5Fh | A-1 | HI-Z 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | | WIBINIZ9DL324BE | (W) | 225Fh | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | Sector | Group Protection | | 01h | A-1/0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | (B) : Byte mode(W): Word mode <sup>\*2:</sup> Outputs 01h at protected sector group addresses and outputs 00h at unprotected sector group addresses. ### **■ FLEXIBLE SECTOR-ERASE ARCHITECTURE** Table 7.1 Sector Address Tables (MBM29DL321TE) | | | | | | Sec | tor a | add | ress | | | | Sector | | | |--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------|-----------------------|------------------------| | Bank | Sector | | Ba | nk a | ddre | ess | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | Kwords) | Address range | Address range | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 00000h to 0FFFFh | 000000h to 007FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 10000h to 1FFFFh | 008000h to 00FFFFh | | | SA2 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 20000h to 2FFFFh | 010000h to 017FFFh | | | SA3 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 30000h to 3FFFFh | 018000h to 01FFFFh | | | SA4 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 40000h to 4FFFFh | 020000h to 027FFFh | | | SA5 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 50000h to 5FFFFh | 028000h to 02FFFFh | | | SA6 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 60000h to 6FFFFh | 030000h to 037FFFh | | | SA7 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 70000h to 7FFFFh | 038000h to 03FFFFh | | | SA8 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 80000h to 8FFFFh | 040000h to 047FFFh | | | SA9 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 90000h to 9FFFFh | 048000h to 04FFFFh | | | SA10 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | A0000h to AFFFFh | 050000h to 057FFFh | | | SA11 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | B0000h to BFFFFh | 058000h to 05FFFFh | | | SA12 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | C0000h to CFFFFh | 060000h to 067FFFh | | | SA13 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | D0000h to DFFFFh | 068000h to 06FFFFh | | | SA14 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | E0000h to EFFFFh | 070000h to 077FFFh | | | SA15 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | F0000h to FFFFFh | 078000h to 07FFFFh | | | SA16 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | Bank 2 | SA17 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA18 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | | SA19 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | | SA20 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA21 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA22 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | | SA23 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | | SA24 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA25 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA26 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA27 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA28 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFh | | | SA29 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | | SA30 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | | SA31 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFh | 0F8000h to 0FFFFh | | | SA32 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | | SA33 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | | SA34 | 1 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | ### (Continued) | (Continu | , | | | | Sec | tor | add | ress | 3 | | | Sector | | | |----------|--------|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ba | | ddr | | | | | | | Size | (×8)<br>Address range | (×16)<br>Address range | | | | A <sub>20</sub> | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Address range | Address range | | | SA35 | 1 | Χ | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | | SA36 | 1 | Χ | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | | SA37 | 1 | Χ | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | | SA38 | 1 | Χ | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Х | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | | SA39 | 1 | Χ | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Х | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | | SA40 | 1 | Χ | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | | SA41 | 1 | Χ | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | | SA42 | 1 | Χ | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | | SA43 | 1 | Χ | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | | SA44 | 1 | Χ | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Х | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | | SA45 | 1 | Χ | 1 | 1 | 0 | 1 | X | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | | SA46 | 1 | Χ | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | | SA47 | 1 | Χ | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFh | 178000h to 17FFFFh | | Bank 2 | SA48 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | Dalik Z | SA49 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | | SA50 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Х | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | | SA51 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | | SA52 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | | SA53 | 1 | 1 | 0 | 1 | 0 | 1 | X | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | | SA54 | 1 | 1 | 0 | 1 | 1 | 0 | X | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | | SA55 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | | SA56 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | | SA57 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | | SA58 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | | SA59 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | | SA60 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | | SA61 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | | SA62 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | | SA63 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | 8/4 | 3F0000h to 3F1FFFh | 1F8000h to 1F8FFFh | | | SA64 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | 8/4 | 3F2000h to 3F3FFFh | 1F9000h to 1F9FFFh | | | SA65 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | 8/4 | 3F4000h to 3F5FFFh | 1FA000h to 1FAFFFh | | Rapk 1 | SA66 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | 8/4 | 3F6000h to 3F7FFFh | 1FB000h to 1FBFFFh | | Bank 1 | SA67 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | 8/4 | 3F8000h to 3F9FFFh | 1FC000h to 1FCFFFh | | | SA68 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | 8/4 | 3FA000h to 3FBFFFh | 1FD000h to 1FDFFFh | | | SA69 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | 8/4 | 3FC000h to 3FDFFFh | 1FE000h to 1FEFFFh | | | SA70 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Χ | 8/4 | 3FE000h to 3FFFFFh | 1FF000h to 1FFFFFh | ### MBM29DL321TE Top Boot Sector Architecture Note: The address range is $A_{20}$ : $A_{-1}$ if in byte mode ( $\overline{\mbox{BYTE}} = \mbox{V}_{IL}$ ). The address range is $A_{20}$ : $A_0$ if in word mode ( $\overline{\mbox{BYTE}} = \mbox{V}_{IH}$ ). Table 7.2 Sector Address Tables (MBM29DL321BE) | | | | | ; | Sec | tor a | add | ress | <u> </u> | | | Sector | | | |---------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ва | nk a | ddre | ess | | | | | | size | (×8)<br>Address range | (×16)<br>Address range | | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Addiess lange | Addiess range | | | SA70 | 1 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3F0000h to 3FFFFh | 1F8000h to 1FFFFFh | | | SA69 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | | SA68 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | | SA67 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | | SA66 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | | SA65 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | | SA64 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | | SA63 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | | SA62 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | | SA61 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | | SA60 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | | SA59 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | | SA58 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | | SA57 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | | SA56 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | | SA55 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | | SA54 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFh | 178000h to 17FFFFh | | Bank 2 | SA53 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | Dalik Z | SA52 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | | SA51 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | | SA50 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | | SA49 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | | SA48 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | | SA47 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | | SA46 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | | SA45 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | | SA44 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | | SA43 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | | SA42 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | | SA41 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | | | SA40 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | | SA39 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | | SA38 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFh | | | SA37 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | | SA36 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | | SA35 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh | | | 1 | | | | - | | | | | | | 1 | | (Continued) | ### (Continued) | (COITIII) | , | | | , | Sec | tor a | add | ress | 3 | | | Sector | | | |-----------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ва | nk a | ddre | ess | | | | | | size<br>(Khytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Addic33 range | Addiess range | | | SA34 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA33 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA32 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA31 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA30 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | | SA29 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | | SA28 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA27 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA26 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | | SA25 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | | SA24 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA23 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | | SA22 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | Bank 2 | SA21 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | | SA20 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | | SA19 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | | SA18 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | | SA17 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | SA16 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | | SA15 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | SA14 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | | SA13 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | | SA12 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | | SA11 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | | SA10 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | | SA9 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | | SA8 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh | | | SA7 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh | | | SA6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh | | | SA5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh | | Rank 1 | SA4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | 8/4 | 008000h to 009FFFh | 004000h to 004FFFh | | Bank 1 | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh | | | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh | #### MBM29DL321BE Bottom Boot Sector Architecture Note : The address range is A<sub>20</sub>: A<sub>-1</sub> if in byte mode ( $\overline{\mbox{BYTE}} = \mbox{V}_{IL}$ ). The address range is A<sub>20</sub>: A<sub>0</sub> if in word mode ( $\overline{\mbox{BYTE}} = \mbox{V}_{IH}$ ). Table 8.1 Sector Address Tables (MBM29DL322TE) | | | | | , | Sect | tor a | add | ress | 3 | | | Sector | | | |--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ba | nk a | ddre | ess | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | 7144.00014.190 | | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 000000h to 00FFFFh | 000000h to 007FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh | | | SA2 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | | SA3 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | | SA4 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | | SA5 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | | SA6 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | | SA7 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | | SA8 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | SA9 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | | SA10 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | SA11 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | | SA12 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | | SA13 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | | SA14 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | | SA15 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | | SA16 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | Bank 2 | SA17 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA18 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | | SA19 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | | SA20 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA21 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA22 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | | SA23 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | | SA24 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA25 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA26 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA27 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA28 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh | | | SA29 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | | SA30 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | | SA31 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFh | 0F8000h to 0FFFFFh | | | SA32 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | | SA33 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | | SA34 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | ### (Continued) | ` | , | | | | Sec | tor a | add | res | 3 | | | Sector | | | |--------|--------|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------|-----------------------|------------------------| | Bank | Sector | | Ba | | ddre | | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | A <sub>20</sub> | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | | Address range | Address range | | | SA35 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | | SA36 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | | SA37 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | | SA38 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | | SA39 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | | SA40 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | | SA41 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | | SA42 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | | SA43 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | | SA44 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | Bank 2 | SA45 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | | SA46 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | | SA47 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFFh | 178000h to 17FFFFh | | | SA48 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | | SA49 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | | SA50 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | | SA51 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | | SA52 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Х | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | | SA53 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | | SA54 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Х | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | | SA55 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | | SA56 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | | SA57 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | | SA58 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | | SA59 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | | SA60 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | | SA61 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | | SA62 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | Bank 1 | SA63 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | 8/4 | 3F0000h to 3F1FFFh | 1F8000h to 1F8FFFh | | | SA64 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | 8/4 | 3F2000h to 3F3FFFh | 1F9000h to 1F9FFFh | | | SA65 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | 8/4 | 3F4000h to 3F5FFFh | 1FA000h to 1FAFFFh | | | SA66 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | 8/4 | 3F6000h to 3F7FFFh | 1FB000h to 1FBFFFh | | | SA67 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | 8/4 | 3F8000h to 3F9FFFh | 1FC000h to 1FCFFFh | | | SA68 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | 8/4 | 3FA000h to 3FBFFFh | 1FD000h to 1FDFFFh | | | SA69 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | 8/4 | 3FC000h to 3FDFFFh | 1FE000h to 1FEFFFh | | | SA70 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Χ | 8/4 | 3FE000h to 3FFFFFh | 1FF000h to 1FFFFFh | ### MBM29DL322TE Top Boot Sector Architecture Note : The address range is $A_{20}$ : $A_{-1}$ if in byte mode ( $\overline{BYTE} = V_{IL}$ ). The address range is $A_{20}$ : $A_0$ if in word mode ( $\overline{BYTE} = V_{IH}$ ). Table 8.2 Sector Address Tables (MBM29DL322BE) | Section Sect | | | | | ; | Sec | tor a | add | ress | 3 | | | Sector | ( 0) | ( 40) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-------------|-------------|-------------|-------------|-------------|-------------|------|---|---|---|------------------|-----------------------|------------------------| | SA70 | Bank | Sector | | Ba | | | | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | SA69 | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | | | | | - | | | | SA68 | | | 1 | | 1 | | 1 | | | | | | | | | | SA67 | | SA69 | 1 | 1 | 1 | 1 | 1 | 0 | | | | | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | SA66 | | SA68 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | SA65 | | SA67 | 1 | 1 | 1 | 1 | 0 | 0 | | | | | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | SA64 | | SA66 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | SA63 | | SA65 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | SA62 | | SA64 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | SA61 | | SA63 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | SA60 | | SA62 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | SA59 | | SA61 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | SA58 | | SA60 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | SA57 | | SA59 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | Bank 2 SA56 | | SA58 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | Bank 2 3 Bank 4 Bank 5 Bank 6 Bank 6 Bank 7 Bank 8 9 | | SA57 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | Bank 2 SA54 | | SA56 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | Bank 2 | | SA55 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | SA52 | | SA54 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFh | 178000h to 17FFFFh | | SA52 | Donk 2 | SA53 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | SA50 1 0 1 0 1 1 X X X X 64/32 2B0000h to 2BFFFFh 158000h to 15FFFFh SA48 1 0 1 0 1 0 X X X X X 64/32 2A0000h to 2AFFFFh 150000h to 157FFFh SA48 1 0 1 0 0 0 1 X X X X X 64/32 290000h to 29FFFFh 148000h to 14FFFFh SA47 1 0 1 0 0 0 X X X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 X X X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA45 1 0 0 1 1 X X X X X 64/32 270000h to 27FFFFh 138000h to 13FFFFh SA45 1 0 0 1 1 X X X X X 64/32 260000h to 26FFFFh 130000h to 137FFFh SA44 1 0 0 1 0 1 X X X X X 64/32 250000h to 25FFFFh 128000h to 12FFFFh SA43 1 0 0 1 0 0 X X X X X 64/32 250000h to 24FFFFh 120000h to 127FFFh SA42 1 0 0 0 1 1 X X X X X 64/32 230000h to 23FFFFh 118000h to 11FFFFh SA41 1 0 0 0 1 1 X X X X X 64/32 220000h to 22FFFFh 118000h to 11FFFFh SA40 1 0 0 0 0 1 X X X X X 64/32 220000h to 22FFFFh 110000h to 117FFFh SA40 1 0 0 0 0 0 1 X X X X X 64/32 220000h to 22FFFFh 108000h to 107FFFh SA39 1 0 0 0 0 0 X X X X X 64/32 10000h to 21FFFFh 108000h to 107FFFh SA38 0 1 1 1 1 1 X X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFFh SA37 0 1 1 1 1 1 0 X X X X X 64/32 1E0000h to 1EFFFFh 0F8000h to 0F7FFFh | Dalik Z | SA52 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | SA49 1 0 1 0 1 0 X X X X 64/32 2A0000h to 2AFFFFh 150000h to 157FFFh SA48 1 0 1 0 0 0 1 X X X X 64/32 290000h to 29FFFFh 148000h to 14FFFFh SA47 1 0 1 0 0 0 X X X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 1 X X X X X 64/32 270000h to 27FFFFh 138000h to 13FFFFh SA45 1 0 0 1 1 0 X X X X X 64/32 260000h to 26FFFFh 130000h to 137FFFh SA44 1 0 0 1 0 1 X X X X 64/32 250000h to 25FFFFh 128000h to 12FFFFh SA43 1 0 0 1 0 X X X X X 64/32 250000h to 25FFFFh 128000h to 12FFFFh SA42 1 0 0 0 1 1 X X X X X 64/32 240000h to 24FFFFh 120000h to 127FFFh SA41 1 0 0 0 1 1 X X X X X 64/32 230000h to 23FFFFh 118000h to 11FFFFh SA41 1 0 0 0 0 1 X X X X X 64/32 220000h to 22FFFFh 110000h to 117FFFh SA40 1 0 0 0 0 1 X X X X X 64/32 220000h to 22FFFFh 108000h to 107FFFh SA39 1 0 0 0 0 0 X X X X X 64/32 210000h to 21FFFFh 108000h to 107FFFh SA38 0 1 1 1 1 1 X X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFFh SA37 0 1 1 1 1 1 0 X X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA51 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | SA48 1 0 1 0 0 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA50 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | SA47 1 0 1 0 0 0 X X X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 1 X X X X X 64/32 270000h to 27FFFFh 138000h to 13FFFh SA45 1 0 0 1 1 0 X X X X X 64/32 260000h to 26FFFFh 130000h to 137FFFh SA44 1 0 0 1 0 1 X X X X X 64/32 250000h to 25FFFFh 128000h to 12FFFFh SA43 1 0 0 1 0 0 X X X X X 64/32 250000h to 25FFFFh 128000h to 12FFFFh SA42 1 0 0 0 1 1 X X X X X 64/32 240000h to 24FFFFh 120000h to 127FFFh SA41 1 0 0 0 1 1 X X X X X 64/32 230000h to 23FFFFh 118000h to 11FFFFh SA41 1 0 0 0 0 1 X X X X X 64/32 220000h to 22FFFFh 110000h to 117FFFh SA40 1 0 0 0 0 1 X X X X X 64/32 210000h to 21FFFFh 108000h to 10FFFFh SA39 1 0 0 0 0 0 X X X X X 64/32 200000h to 20FFFFh 100000h to 107FFFh SA38 0 1 1 1 1 1 X X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFFh SA37 0 1 1 1 1 1 0 X X X X X 64/32 1E0000h to 1EFFFFh 0F8000h to 0F7FFFh | | SA49 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | SA46 | | SA48 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | SA45 | | SA47 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | SA44 1 0 0 1 0 1 X X X X 64/32 250000h to 25FFFh 128000h to 12FFFh SA43 1 0 0 1 0 0 X X X X X 64/32 240000h to 24FFFh 120000h to 127FFh SA42 1 0 0 0 1 1 X X X X 64/32 230000h to 23FFFh 118000h to 11FFFh SA41 1 0 0 0 1 0 X X X X X 64/32 220000h to 22FFFh 110000h to 117FFh SA40 1 0 0 0 1 X X X X X 64/32 220000h to 22FFFh 10000h to 10FFFh SA39 1 0 0 0 0 X X X X X 64/32 210000h to 21FFFh 108000h to 10FFFh SA38 0 1 1 1 1 1 X X X X X 64/32 1F0000h to 1FFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 1 0 X X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA46 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | SA43 1 0 0 1 0 0 X X X X X 64/32 240000h to 24FFFh 120000h to 127FFh SA42 1 0 0 0 1 1 X X X X 64/32 230000h to 23FFFh 118000h to 11FFFh SA41 1 0 0 0 1 0 X X X X 64/32 220000h to 22FFFh 110000h to 117FFh SA40 1 0 0 0 0 1 X X X X 64/32 210000h to 21FFFh 108000h to 10FFFh SA39 1 0 0 0 0 0 X X X X X 64/32 200000h to 20FFFh 100000h to 107FFFh SA38 0 1 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA45 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | SA42 1 0 0 0 1 1 X X X X 64/32 230000h to 23FFFh 118000h to 11FFFh SA41 1 0 0 0 1 0 X X X X X 64/32 220000h to 22FFFh 110000h to 117FFh SA40 1 0 0 0 0 1 X X X X X 64/32 210000h to 21FFFh 108000h to 10FFFh SA39 1 0 0 0 0 0 X X X X X 64/32 200000h to 20FFFh 100000h to 107FFh SA38 0 1 1 1 1 1 X X X X X 64/32 1F0000h to 1FFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA44 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | SA41 1 0 0 0 1 0 X X X X 64/32 220000h to 22FFFFh 110000h to 117FFFh SA40 1 0 0 0 0 1 X X X X 64/32 210000h to 21FFFFh 108000h to 10FFFFh SA39 1 0 0 0 0 X X X X 64/32 200000h to 20FFFFh 100000h to 107FFFh SA38 0 1 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFFh SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA43 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | SA40 1 0 0 0 0 1 X X X X 64/32 210000h to 21FFFFh 108000h to 10FFFFh SA39 1 0 0 0 0 X X X X X 64/32 200000h to 20FFFFh 100000h to 107FFFh SA38 0 1 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFFh SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA42 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | SA39 1 0 0 0 0 X X X X A 64/32 200000h to 20FFFFh 100000h to 107FFFh SA38 0 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFFh SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA41 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | | SA38 0 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA40 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | SA37 0 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh | | SA39 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | | | SA38 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFh | | | | SA37 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFFh | | SA36 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | SA35 0 1 1 1 0 0 X X X X 64/32 1C0000h to 1CFFFFh 0E0000h to 0E7FFFh | | SA35 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh | ### (Continued) | (COITIII) | , | | | ; | Sec | tor a | add | ress | | | | Sector | | | |-----------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ва | nk a | ddre | ess | | | | | | size<br>(Khytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Addic33 range | Addiess range | | | SA34 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA33 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Х | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA32 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA31 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA30 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | | SA29 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | | SA28 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA27 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA26 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | Bank 2 | SA25 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | Dalik Z | SA24 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA23 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | | SA22 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | | SA21 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | | SA20 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | | SA19 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | | SA18 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | | SA17 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | SA16 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | | SA15 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | SA14 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | | SA13 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | | SA12 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Х | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | | SA11 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | | SA10 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | | SA9 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | | SA8 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh | | Bank 1 | SA7 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh | | | SA6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh | | | SA5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh | | | SA4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | 8/4 | 008000h to 009FFFh | 004000h to 004FFFh | | | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh | | | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh | ### MBM29DL322BE Bottom Boot Sector Architecture Note: The address range is A<sub>20</sub>: A<sub>-1</sub> if in byte mode ( $\overline{\text{BYTE}} = \text{V}_{\text{IL}}$ ). The address range is A<sub>20</sub>: A<sub>0</sub> if in word mode ( $\overline{\text{BYTE}} = \text{V}_{\text{IH}}$ ). Table 9.1 Sector Address Tables (MBM29DL323TE) | SAC | 7 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | | 0<br>0<br>0<br>0<br>0<br>0<br>0 | <b>A</b> 17<br>0<br>0<br>0<br>0<br>1<br>1<br>1 | A <sub>16</sub> 0 0 1 1 0 0 1 1 1 1 | A <sub>15</sub> 0 1 0 1 0 1 0 1 | A <sub>14</sub> X X X X X X X | X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X | <b>A</b> 11 X X X X X X | size<br>(Kbytes/<br>Kwords)<br>64/32<br>64/32<br>64/32 | (x8) Address range 000000h to 00FFFh 010000h to 01FFFh 020000h to 02FFFh 030000h to 03FFFFh | (×16) Address range 000000h to 007FFFh 008000h to 00FFFFh 010000h to 017FFFh 018000h to 01FFFFh | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------|--------------------------------------|---------------------------------|------------------------------------------------|-------------------------------------|---------------------------------|-------------------------------|----------------------------|------------------|-------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | SA1 SA2 SA3 SA4 SA6 SA6 SA6 SA7 SA8 | )<br>1<br>2<br>3<br>4<br>5<br>6<br>6<br>7<br>3<br>9<br>10 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1 | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X | 64/32<br>64/32<br>64/32 | 000000h to 00FFFFh<br>010000h to 01FFFFh<br>020000h to 02FFFFh | 000000h to 007FFFh<br>008000h to 00FFFFh<br>010000h to 017FFFh | | SA1 SA2 SA3 SA4 SA6 SA6 SA6 SA7 SA8 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>1<br>1<br>1 | 0<br>1<br>1<br>0<br>0<br>1 | 1<br>0<br>1<br>0<br>1<br>0 | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X | 64/32<br>64/32 | 010000h to 01FFFh<br>020000h to 02FFFFh | 008000h to 00FFFFh<br>010000h to 017FFFh | | SA2<br>SA3<br>SA4<br>SA6<br>SA7<br>SA8<br>SA8 | 2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>1<br>1<br>1 | 1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0 | X<br>X<br>X | X<br>X<br>X | X<br>X<br>X | X | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | SA3<br>SA4<br>SA5<br>SA6<br>SA7<br>SA8<br>SA9 | 3<br>4<br>5<br>6<br>7<br>3<br>9 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0<br>1<br>1<br>1 | 1<br>0<br>0<br>1<br>1 | 1<br>0<br>1<br>0 | X<br>X<br>X | X<br>X<br>X | X | Χ | | | | | SA2<br>SA6<br>SA7<br>SA8<br>SA8<br>SA9 | 1<br>5<br>7<br>3<br>9<br>10 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 1<br>1<br>1 | 0<br>0<br>1 | 0<br>1<br>0 | X | X | Χ | | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | SA5<br>SA6<br>SA7<br>SA6<br>SA6 | 5<br>6<br>7<br>8<br>9 | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 1 1 1 | 0<br>1<br>1 | 1 | Χ | Χ | | Y | | | İ. | | SA6<br>SA7<br>SA8<br>SA9 | 6<br>7<br>8<br>9<br>10 | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 0 0 1 | 1 | 1 | 0 | | | \/ | ^ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | SAZ<br>SAS<br>SAS | 7<br>3<br>9<br>10 | 0<br>0<br>0 | 0 | 0 | 1 | 1 | | Χ | | Χ | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | SAS<br>SAS | 3<br>9<br>10<br>11 | 0 | 0 | 1 | | | 1 | | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | SAS<br>SA1 | 9<br>10<br>11 | 0 | | | 0 | _ | • | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | SA1 | 10 | | 0 | | • | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | 11 | 0 | | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | SA1 | | | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | 12 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | SA1 | 12 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | SA1 | 13 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | SA1 | 14 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | SA1 | 15 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | SA1 | 16 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | Bank 2 SA1 | 17 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | SA1 | 18 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | SA1 | 19 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | SA2 | 20 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | SA2 | 21 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | SA2 | 22 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | SA2 | 23 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | SA2 | 24 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | SA2 | 25 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | SA2 | 26 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | SA2 | 27 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | SA2 | 28 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFh | | SA2 | 29 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | SAS | 30 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | SAG | 31 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Х | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFh | | SAS | 32 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | SAS | 33 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | SAS | 34 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Х | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | ### (Continued) | · | , | | | ; | Sec | tor a | add | res | <u> </u> | | | Sector | | | |--------|--------|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------|-----------------------|------------------------| | Bank | Sector | | Ba | nk a | ddre | ess | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | A <sub>20</sub> | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | | Address range | Address range | | | SA35 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | | SA36 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | | SA37 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | | SA38 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | | SA39 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | | SA40 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | Bank 2 | SA41 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | | SA42 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | | SA43 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | | SA44 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | | SA45 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | | SA46 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | | SA47 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFh | 178000h to 17FFFFh | | | SA48 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | | SA49 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | | SA50 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | | SA51 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | | SA52 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | | SA53 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | | SA54 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | | SA55 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | | SA56 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | | SA57 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | | SA58 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | Bank 1 | SA59 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | | SA60 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | | SA61 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | | SA62 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | | SA63 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Х | 8/4 | 3F0000h to 3F1FFFh | 1F8000h to 1F8FFFh | | | SA64 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | 8/4 | 3F2000h to 3F3FFFh | 1F9000h to 1F9FFFh | | | SA65 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | 8/4 | 3F4000h to 3F5FFFh | 1FA000h to 1FAFFFh | | | SA66 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | Х | 8/4 | 3F6000h to 3F7FFFh | 1FB000h to 1FBFFFh | | | SA67 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Х | 8/4 | 3F8000h to 3F9FFFh | 1FC000h to 1FCFFFh | | | SA68 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | Х | 8/4 | 3FA000h to 3FBFFFh | 1FD000h to 1FDFFFh | | | SA69 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Х | 8/4 | 3FC000h to 3FDFFFh | 1FE000h to 1FEFFFh | | | SA70 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Χ | 8/4 | 3FE000h to 3FFFFFh | 1FF000h to 1FFFFFh | MBM29DL323TE Top Boot Sector Architecture Note: The address range is $A_{20}$ : $A_{-1}$ if in byte mode ( $\overline{BYTE} = V_{IL}$ ). The address range is $A_{20}$ : $A_0$ if in word mode ( $\overline{BYTE} = V_{IH}$ ). Table 9.2 Sector Address Tables (MBM29DL323BE) | Sector S | | | | | ; | Sec | tor a | add | ress | 3 | | | Sector | ( 2) | ( 12) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-------------|-------------|-------------|-------------|-------------|-------------|------|---|---|---|------------------|-----------------------|------------------------| | Name | Bank | Sector | | Ba | nk a | ddre | ess | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | SA69 | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | | | | | - | | | | SA68 | | | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | SA67 | | SA69 | 1 | 1 | 1 | 1 | 1 | 0 | | | | | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | SA66 | | SA68 | 1 | 1 | 1 | 1 | 0 | 1 | | | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | SA65 | | SA67 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | SA64 | | SA66 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | SA63 | | SA65 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | SA62 | | SA64 | 1 | 1 | 1 | 0 | 0 | 1 | | | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | SA61 | | SA63 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | SA60 | | SA62 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | SA59 | | SA61 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | SA58 | | SA60 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | SA57 | | SA59 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | SA56 | | SA58 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | Bank 2 SA55 1 | | SA57 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | Bank 2 | | SA56 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | Bank 2 SA53 1 0 1 1 1 0 X X X 64/32 2E0000h to 2EFFFFh 170000h to 177FFFh SA52 1 0 1 1 0 1 X X X 64/32 2D0000h to 2EFFFFh 168000h to 16FFFFh SA51 1 0 1 1 0 X X X 64/32 2C0000h to 2EFFFFh 168000h to 16FFFFh SA50 1 0 1 0 X X X 64/32 2B0000h to 2EFFFFh 158000h to 15FFFFh SA49 1 0 1 0 X X X 64/32 2B0000h to 2FFFFh 158000h to 15FFFFh SA48 1 0 1 0 X X X 64/32 290000h to 2FFFFh 148000h to 14FFFFh SA47 1 0 1 0 X X X 64/32 280000h to 28FFFFh 148000h to 147FFFh SA45 1 | | SA55 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | SA52 | | SA54 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFh | 178000h to 17FFFFh | | SA52 | Bank 2 | SA53 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | SA50 1 0 1 0 1 0 1 1 X X X X 64/32 2B0000h to 2BFFFFh 158000h to 15FFFFh SA48 1 0 1 0 1 0 X X X X 64/32 2A0000h to 2AFFFFh 150000h to 157FFFh SA48 1 0 1 0 0 0 X X X X X 64/32 290000h to 2BFFFFh 148000h to 14FFFFh SA47 1 0 1 0 0 0 X X X X X 64/32 280000h to 2BFFFFh 148000h to 14FFFFh SA46 1 0 0 1 1 1 X X X X X 64/32 280000h to 2BFFFFh 140000h to 14FFFFh SA45 1 0 0 1 1 1 X X X X X 64/32 270000h to 2BFFFFh 138000h to 13FFFFh SA45 1 0 0 1 1 0 X X X X X 64/32 260000h to 2BFFFFh 130000h to 13FFFFh SA44 1 0 0 1 1 X X X X X 64/32 260000h to 2BFFFFh 130000h to 13FFFFh SA44 1 0 0 1 0 X X X X X 64/32 250000h to 2BFFFFh 128000h to 13FFFFh SA43 1 0 0 1 0 X X X X X 64/32 250000h to 2BFFFF 128000h to 12FFFFh SA42 1 0 0 0 1 1 X X X X X 64/32 240000h to 2BFFFFh 128000h to 12FFFFh SA41 1 0 0 0 0 1 1 X X X X X 64/32 230000h to 2BFFFF 118000h to 11FFFFh SA40 1 0 0 0 0 1 X X X X X 64/32 220000h to 2BFFFF 118000h to 11FFFFh SA39 1 0 0 0 0 0 X X X X X 64/32 210000h to 2BFFFF 108000h to 10FFFFh SA38 0 1 1 1 1 1 X X X X X 64/32 110000h to 11FFFFh DF8000h to 10FFFFh SA37 0 1 1 1 1 0 X X X X X 64/32 1E0000h to 11FFFF 0F8000h to 0FFFFFh SA36 0 1 1 1 1 0 X X X X X 64/32 1D0000h to 1DFFFFh DF8000h to 0EFFFFh DF8000h to 0EFFFFh SA36 0 1 1 1 1 0 X X X X X 64/32 1D0000h to 1DFFFFFh DF8000h to 0EFFFFh 0EFFF | Dalik Z | SA52 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | SA49 1 0 1 0 1 0 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA51 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | SA48 1 0 1 0 0 1 X X X X X A 64/32 290000h to 29FFFFh 148000h to 14FFFFh SA47 1 0 1 0 0 X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 X X X 64/32 270000h to 27FFFFh 138000h to 137FFFh SA45 1 0 0 1 1 0 X X X 64/32 260000h to 26FFFFh 130000h to 137FFFh SA44 1 0 0 1 X X X 64/32 250000h to 25FFFFh 128000h to 127FFFh SA43 1 0 0 1 X X X 64/32 240000h to 24FFFFh 128000h to 127FFFh SA42 1 0 0 0 1 X X X 64/32 230000h to 23FFFFh 11800 | | SA50 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | SA47 1 0 1 0 0 0 X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 1 X X X 64/32 270000h to 27FFFFh 138000h to 13FFFh SA45 1 0 0 1 1 0 X X X 64/32 260000h to 26FFFFh 130000h to 137FFFh SA44 1 0 0 1 X X X 64/32 250000h to 25FFFFh 128000h to 12FFFFh SA43 1 0 0 1 X X X 64/32 240000h to 24FFFFh 128000h to 127FFFh SA42 1 0 0 1 1 X X X 64/32 230000h to 23FFFFh 128000h to 117FFFh SA41 1 0 0 1 1 X X X 64/32 220000h to 22FFFFh 118000h to 117FFFh | | SA49 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | SA46 | | SA48 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | SA45 | | SA47 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | SA44 1 0 0 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA46 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | SA43 | | SA45 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | SA42 1 0 0 1 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA44 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | SA41 1 0 0 1 0 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA43 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | SA40 1 0 0 0 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA42 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | SA39 1 0 0 0 0 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA41 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | | SA38 0 1 1 1 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA40 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | SA37 0 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFh 0F0000h to 0F7FFFh SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFh 0E8000h to 0EFFFh | | SA39 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFFh | | SA38 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFFh | | | | SA37 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | SA35 0 1 1 1 0 0 X X X X 64/32 1C0000h to 1CFFFFh 0E0000h to 0E7FFFh | | SA36 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | | | SA35 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh | ### (Continued) | (Continu | 104) | | | | Sec | tor a | add | ress | | | | Sector | | | |----------|--------|-----------------|----|---|-------------|-------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|--------------------| | Bank | Sector | | Ba | | ddre | | uuu | . 000 | | | | size | (×8)<br>Address range | (×16) | | | | A <sub>20</sub> | | | <b>A</b> 17 | | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Address range | Addrèss range | | | SA34 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA33 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA32 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA31 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA30 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | Bank 2 | SA29 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | Dalik 2 | SA28 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA27 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA26 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | | SA25 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | | SA24 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA23 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | | SA22 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | | SA21 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | | SA20 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | | SA19 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | | SA18 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | | SA17 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | SA16 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | | SA15 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | SA14 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | | SA13 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | | SA12 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | Bank 1 | SA11 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | | SA10 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | | SA9 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | | SA8 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh | | | SA7 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh | | | SA6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh | | | SA5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh | | | SA4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | 8/4 | 008000h to 009FFFh | 004000h to 004FFFh | | | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh | | | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh | ### MBM29DL323BE Bottom Boot Sector Architecture Note: The address range is $A_{20}$ : $A_{-1}$ if in byte mode ( $\overline{BYTE} = V_{IL}$ ). The address range is $A_{20}$ : $A_0$ if in word mode ( $\overline{BYTE} = V_{IH}$ ). Table 10.1 Sector Address Tables (MBM29DL324TE) | | | | | | Sec | tor a | add | ress | | | | Sector | | | |--------|--------|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------|-----------------------|------------------------| | Bank | Sector | | Ва | | ddre | | | | | | | size<br>(Kbytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | A <sub>20</sub> | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | Kwords) | Address range | Address range | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 000000h to 00FFFFh | 000000h to 007FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh | | | SA2 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | | SA3 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | | SA4 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | | SA5 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | | SA6 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | | SA7 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | | SA8 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | SA9 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | | SA10 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | SA11 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | | SA12 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | | SA13 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | | SA14 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | Bank 2 | SA15 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | Dank 2 | SA16 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | | SA17 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA18 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | | SA19 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | | SA20 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA21 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA22 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | | SA23 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | | SA24 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA25 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA26 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA27 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA28 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh | | | SA29 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | | SA30 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | | SA31 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFh | | | SA32 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | Bank 1 | SA33 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | | SA34 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | ### (Continued) | ` | , | | | ; | Sec | tor | add | ress | 5 | | | Sector | | | |--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ва | nk a | ddr | ess | | | | | | Size | (×8)<br>Address range | (×16)<br>Address range | | | | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Addiess fallge | Address range | | | SA35 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | | SA36 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | | SA37 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | | SA38 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | | SA39 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | | SA40 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | | SA41 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | | SA42 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | | SA43 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | | SA44 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | | SA45 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | | SA46 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | | SA47 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFFh | 178000h to 17FFFFh | | | SA48 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Х | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | | SA49 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | | SA50 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | | SA51 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | Bank 1 | SA52 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | Dank 1 | SA53 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | | SA54 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | | SA55 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | | SA56 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | | SA57 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | | SA58 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Х | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | | SA59 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | | SA60 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | | SA61 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Х | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | | SA62 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | | SA63 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | 8/4 | 3F0000h to 3F1FFFh | 1F8000h to 1F8FFFh | | | SA64 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | Х | 8/4 | 3F2000h to 3F3FFFh | 1F9000h to 1F9FFFh | | | SA65 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Х | 8/4 | 3F4000h to 3F5FFFh | 1FA000h to 1FAFFFh | | | SA66 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | Х | 8/4 | 3F6000h to 3F7FFFh | 1FB000h to 1FBFFFh | | | SA67 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Х | 8/4 | 3F8000h to 3F9FFFh | 1FC000h to 1FCFFFh | | | SA68 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | Х | 8/4 | 3FA000h to 3FBFFFh | 1FD000h to 1FDFFFh | | | SA69 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Х | 8/4 | 3FC000h to 3FDFFFh | 1FE000h to 1FEFFFh | | | SA70 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Х | 8/4 | 3FE000h to 3FFFFFh | 1FF000h to 1FFFFFh | MBM29DL324TE Top Boot Sector Architecture Note: The address range is $A_{20}$ : $A_{-1}$ if in byte mode ( $\overline{BYTE} = V_{IL}$ ). The address range is $A_{20}$ : $A_0$ if in word mode ( $\overline{BYTE} = V_{IH}$ ). Table 10.2 Sector Address Tables (MBM29DL324BE) | Sector S | | | | | ; | Sect | tor a | add | ress | 3 | | | Sector | ( 0) | ( ( ) | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------------------|-------------|-------------|-------------|-------------|-------------|------|---|---|---|------------------|-----------------------|------------------------| | Name | Bank | Sector | | Ва | nk a | ddre | ess | | | | | | size<br>(Kbvtes/ | (×8)<br>Address range | (×16)<br>Address range | | SA69 | | | <b>A</b> <sub>20</sub> | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | | | | | | _ | | | SA68 | | | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | SA67 | | SA69 | 1 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3E0000h to 3EFFFFh | 1F0000h to 1F7FFFh | | SA66 | | SA68 | 1 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3D0000h to 3DFFFFh | 1E8000h to 1EFFFFh | | SA65 | | SA67 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3C0000h to 3CFFFFh | 1E0000h to 1E7FFFh | | SA64 | | SA66 | 1 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 3B0000h to 3BFFFFh | 1D8000h to 1DFFFFh | | SA63 | | SA65 | 1 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 3A0000h to 3AFFFFh | 1D0000h to 1D7FFFh | | SA62 | | SA64 | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 390000h to 39FFFFh | 1C8000h to 1CFFFFh | | SA61 | | SA63 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 380000h to 38FFFFh | 1C0000h to 1C7FFFh | | SA60 | | SA62 | 1 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 370000h to 37FFFFh | 1B8000h to 1BFFFFh | | SA59 | | SA61 | 1 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 360000h to 36FFFFh | 1B0000h to 1B7FFFh | | SA58 | | SA60 | 1 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 350000h to 35FFFFh | 1A8000h to 1AFFFFh | | SA57 | | SA59 | 1 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 340000h to 34FFFFh | 1A0000h to 1A7FFFh | | SA56 | | SA58 | 1 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 330000h to 33FFFFh | 198000h to 19FFFFh | | SA55 | | SA57 | 1 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 320000h to 32FFFFh | 190000h to 197FFFh | | SA54 | | SA56 | 1 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 310000h to 31FFFFh | 188000h to 18FFFFh | | SA54 | Donk O | SA55 | 1 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 300000h to 30FFFFh | 180000h to 187FFFh | | SA52 | Dank 2 | SA54 | 1 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2F0000h to 2FFFFh | 178000h to 17FFFFh | | SA51 | | SA53 | 1 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2E0000h to 2EFFFFh | 170000h to 177FFFh | | SA50 | | SA52 | 1 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2D0000h to 2DFFFFh | 168000h to 16FFFFh | | SA49 | | SA51 | 1 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2C0000h to 2CFFFFh | 160000h to 167FFFh | | SA48 1 0 1 0 0 1 X X X A 64/32 290000h to 29FFFFh 148000h to 14FFFFh SA47 1 0 1 0 0 X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 1 X X X 64/32 270000h to 27FFFFh 138000h to 137FFFh SA45 1 0 0 1 1 0 X X X 64/32 260000h to 26FFFFh 138000h to 137FFFh SA44 1 0 0 1 X X X 64/32 250000h to 26FFFFh 138000h to 12FFFFh SA43 1 0 0 1 X X X 64/32 250000h to 24FFFFh 128000h to 127FFFh SA42 1 0 0 1 1 X X X 64/32 230000h to 23FFFFh 1180000h to 117FFFh | | SA50 | 1 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 2B0000h to 2BFFFFh | 158000h to 15FFFFh | | SA47 1 0 1 0 0 0 X X X 64/32 280000h to 28FFFFh 140000h to 147FFFh SA46 1 0 0 1 1 1 X X X 64/32 270000h to 28FFFFh 138000h to 13FFFh SA45 1 0 0 1 1 0 X X X 64/32 260000h to 26FFFFh 130000h to 137FFFh SA44 1 0 0 1 0 1 X X X 64/32 250000h to 25FFFFh 128000h to 127FFFh SA43 1 0 0 1 0 X X X 64/32 240000h to 24FFFFh 128000h to 127FFFh SA42 1 0 0 0 1 1 X X X 64/32 230000h to 23FFFFh 118000h to 117FFFh SA41 1 0 0 0 1 X X X 64/32 2200 | | SA49 | 1 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 2A0000h to 2AFFFFh | 150000h to 157FFFh | | SA46 | | SA48 | 1 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 290000h to 29FFFFh | 148000h to 14FFFFh | | SA45 | | SA47 | 1 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 280000h to 28FFFFh | 140000h to 147FFFh | | SA44 1 0 0 1 0 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA46 | 1 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 270000h to 27FFFFh | 138000h to 13FFFFh | | SA43 | | SA45 | 1 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 260000h to 26FFFFh | 130000h to 137FFFh | | SA42 1 0 0 0 1 1 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | SA44 | 1 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 250000h to 25FFFFh | 128000h to 12FFFFh | | SA41 | | SA43 | 1 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 240000h to 24FFFFh | 120000h to 127FFFh | | SA40 1 0 0 0 0 1 X X X X 64/32 210000h to 21FFFFh 108000h to 10FFFFh SA39 1 0 0 0 0 X X X X X 64/32 200000h to 20FFFFh 100000h to 107FFFh SA38 0 1 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 1 0 X X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh SA36 0 1 1 1 0 1 X X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFFh | | SA42 | 1 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 230000h to 23FFFFh | 118000h to 11FFFFh | | SA39 1 0 0 0 0 0 X X X X 64/32 200000h to 20FFFFh 100000h to 107FFFh SA38 0 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFFh 0F0000h to 0F7FFFh SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFFh | | SA41 | 1 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 220000h to 22FFFFh | 110000h to 117FFFh | | Bank 1 SA38 0 1 1 1 1 1 X X X X 64/32 1F0000h to 1FFFFh 0F8000h to 0FFFFh SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFh 0F0000h to 0F7FFh SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFh | | SA40 | 1 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 210000h to 21FFFFh | 108000h to 10FFFFh | | Bank 1 SA37 0 1 1 1 1 0 X X X X 64/32 1E0000h to 1EFFFh 0F0000h to 0F7FFh SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFh 0E8000h to 0EFFFh | | SA39 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 200000h to 20FFFFh | 100000h to 107FFFh | | Bank 1 SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFFh | | SA38 | 0 | 1 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1F0000h to 1FFFFFh | 0F8000h to 0FFFFh | | SA36 0 1 1 1 0 1 X X X X 64/32 1D0000h to 1DFFFFh 0E8000h to 0EFFFFh | Dark | SA37 | 0 | 1 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1E0000h to 1EFFFFh | 0F0000h to 0F7FFFh | | SA35 0 1 1 1 0 0 X X X X 64/32 1C0000h to 1CFFFh 0E0000h to 0E7FFh | Bank 1 | SA36 | 0 | 1 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1D0000h to 1DFFFFh | 0E8000h to 0EFFFFh | | | | SA35 | 0 | 1 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Х | 64/32 | 1C0000h to 1CFFFFh | 0E0000h to 0E7FFFh | ### (Continued) | (COITIII) | , | | | ; | Sec | tor a | add | ress | 3 | | | Sector | | | |-----------|--------|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------|-----------------------|------------------------| | Bank | Sector | | Ва | nk a | ddre | ess | | | | | | size<br>(Khytes/ | (×8)<br>Address range | (×16)<br>Address range | | | | A <sub>20</sub> | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | <b>A</b> 11 | (Kbytes/<br>Kwords) | Addiess range | Address runge | | | SA34 | 0 | 1 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 1B0000h to 1BFFFFh | 0D8000h to 0DFFFFh | | | SA33 | 0 | 1 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 1A0000h to 1AFFFFh | 0D0000h to 0D7FFFh | | | SA32 | 0 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 190000h to 19FFFFh | 0C8000h to 0CFFFFh | | | SA31 | 0 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 180000h to 18FFFFh | 0C0000h to 0C7FFFh | | | SA30 | 0 | 1 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 170000h to 17FFFFh | 0B8000h to 0BFFFFh | | | SA29 | 0 | 1 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 160000h to 16FFFFh | 0B0000h to 0B7FFFh | | | SA28 | 0 | 1 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 150000h to 15FFFFh | 0A8000h to 0AFFFFh | | | SA27 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 140000h to 14FFFFh | 0A0000h to 0A7FFFh | | | SA26 | 0 | 1 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 130000h to 13FFFFh | 098000h to 09FFFFh | | | SA25 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 120000h to 12FFFFh | 090000h to 097FFFh | | | SA24 | 0 | 1 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 110000h to 11FFFFh | 088000h to 08FFFFh | | | SA23 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 100000h to 10FFFFh | 080000h to 087FFFh | | | SA22 | 0 | 0 | 1 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0F0000h to 0FFFFh | 078000h to 07FFFFh | | | SA21 | 0 | 0 | 1 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0E0000h to 0EFFFFh | 070000h to 077FFFh | | | SA20 | 0 | 0 | 1 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0D0000h to 0DFFFFh | 068000h to 06FFFFh | | | SA19 | 0 | 0 | 1 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0C0000h to 0CFFFFh | 060000h to 067FFFh | | | SA18 | 0 | 0 | 1 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 0B0000h to 0BFFFFh | 058000h to 05FFFFh | | Bank 1 | SA17 | 0 | 0 | 1 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 0A0000h to 0AFFFFh | 050000h to 057FFFh | | | SA16 | 0 | 0 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 090000h to 09FFFFh | 048000h to 04FFFFh | | | SA15 | 0 | 0 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 080000h to 08FFFFh | 040000h to 047FFFh | | | SA14 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 070000h to 07FFFFh | 038000h to 03FFFFh | | | SA13 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 060000h to 06FFFFh | 030000h to 037FFFh | | | SA12 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 050000h to 05FFFFh | 028000h to 02FFFFh | | | SA11 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | 64/32 | 040000h to 04FFFFh | 020000h to 027FFFh | | | SA10 | 0 | 0 | 0 | 0 | 1 | 1 | Χ | Χ | Χ | Χ | 64/32 | 030000h to 03FFFFh | 018000h to 01FFFFh | | | SA9 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | 64/32 | 020000h to 02FFFFh | 010000h to 017FFFh | | | SA8 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | 64/32 | 010000h to 01FFFFh | 008000h to 00FFFFh | | | SA7 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Χ | 8/4 | 00E000h to 00FFFFh | 007000h to 007FFFh | | | SA6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Χ | 8/4 | 00C000h to 00DFFFh | 006000h to 006FFFh | | | SA5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Χ | 8/4 | 00A000h to 00BFFFh | 005000h to 005FFFh | | | SA4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Χ | 8/4 | 008000h to 009FFFh | 004000h to 004FFFh | | | SA3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Х | 8/4 | 006000h to 007FFFh | 003000h to 003FFFh | | | SA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Χ | 8/4 | 004000h to 005FFFh | 002000h to 002FFFh | | | SA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Χ | 8/4 | 002000h to 003FFFh | 001000h to 001FFFh | | | SA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | 8/4 | 000000h to 001FFFh | 000000h to 000FFFh | MBM29DL324BE Bottom Boot Sector Architecture Note : The address range is A<sub>20</sub>: A<sub>-1</sub> if in byte mode ( $\overline{\text{BYTE}} = \text{V}_{\text{IL}}$ ). The address range is A<sub>20</sub>: A<sub>0</sub> if in word mode ( $\overline{\text{BYTE}} = \text{V}_{\text{IH}}$ ) Table 11.1 Sector Group Addresses (MBM29DL32XTE) (Top Boot Block) | Sector group | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | Sectors | |--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------| | SGA0 | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | SA0 | | | | | | | 0 | 1 | | | | | | SGA1 | 0 | 0 | 0 | 0 | 1 | 0 | X | X | X | SA1 to SA3 | | | | | | | 1 | 1 | | | | | | SGA2 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | Х | SA4 to SA7 | | SGA3 | 0 | 0 | 1 | 0 | Х | Х | Х | Х | Х | SA8 to SA11 | | SGA4 | 0 | 0 | 1 | 1 | Х | Х | Х | Х | Х | SA12 to SA15 | | SGA5 | 0 | 1 | 0 | 0 | Х | Х | Х | Х | Х | SA16 to SA19 | | SGA6 | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | SA20 to SA23 | | SGA7 | 0 | 1 | 1 | 0 | Х | Х | Х | Х | Х | SA24 to SA27 | | SGA8 | 0 | 1 | 1 | 1 | Х | Х | Х | Х | Х | SA28 to SA31 | | SGA9 | 1 | 0 | 0 | 0 | Х | Х | Х | Х | Х | SA32 to SA35 | | SGA10 | 1 | 0 | 0 | 1 | Х | Х | Х | Х | Х | SA36 to SA39 | | SGA11 | 1 | 0 | 1 | 0 | Х | Х | Х | Х | Х | SA40 to SA43 | | SGA12 | 1 | 0 | 1 | 1 | Х | Х | Х | Х | Х | SA44 to SA47 | | SGA13 | 1 | 1 | 0 | 0 | Х | Х | Х | Х | Х | SA48 to SA51 | | SGA14 | 1 | 1 | 0 | 1 | Х | Х | Х | Х | Х | SA52 to SA55 | | SGA15 | 1 | 1 | 1 | 0 | Х | Х | Х | Х | Х | SA56 to SA59 | | | | | | | 0 | 0 | | | | | | SGA16 | 1 | 1 | 1 | 1 | 0 | 1 | X | Х | X | SA60 to SA62 | | | | | | | 1 | 0 | | | | | | SGA17 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | SA63 | | SGA18 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | SA64 | | SGA19 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | SA65 | | SGA20 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | SA66 | | SGA21 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | SA67 | | SGA22 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | SA68 | | SGA23 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | SA69 | | SGA24 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | SA70 | Table 11.2 Sector Group Addresses (MBM29DL32XBE) (Bottom Boot Block) | Sector group | <b>A</b> 20 | <b>A</b> 19 | <b>A</b> 18 | <b>A</b> 17 | <b>A</b> 16 | <b>A</b> 15 | <b>A</b> 14 | <b>A</b> 13 | <b>A</b> 12 | Sectors | |--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------| | SGA0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SA0 | | SGA1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | SA1 | | SGA2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | SA2 | | SGA3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | SA3 | | SGA4 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | SA4 | | SGA5 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | SA5 | | SGA6 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | SA6 | | SGA7 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | SA7 | | | | | | | 0 | 1 | | | | | | SGA8 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Χ | X | SA8 to SA10 | | | | | | | 1 | 1 | | | | | | SGA9 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | Х | SA11 to SA14 | | SGA10 | 0 | 0 | 1 | 0 | Х | Х | Х | Х | Х | SA15 to SA18 | | SGA11 | 0 | 0 | 1 | 1 | Х | Х | Х | Х | Х | SA19 to SA22 | | SGA12 | 0 | 1 | 0 | 0 | Х | Х | Х | Х | Х | SA23 to SA26 | | SGA13 | 0 | 1 | 0 | 1 | Х | Х | Х | Х | Х | SA27 to SA30 | | SGA14 | 0 | 1 | 1 | 0 | Χ | Х | Х | Χ | Х | SA31 to SA34 | | SGA15 | 0 | 1 | 1 | 1 | Χ | Х | Х | Х | Х | SA35 to SA38 | | SGA16 | 1 | 0 | 0 | 0 | Χ | Х | Х | Χ | Х | SA39 to SA42 | | SGA17 | 1 | 0 | 0 | 1 | Χ | Х | Х | Χ | Х | SA43 to SA46 | | SGA18 | 1 | 0 | 1 | 0 | Χ | Х | Х | Χ | Х | SA47 to SA50 | | SGA19 | 1 | 0 | 1 | 1 | Х | Х | Х | Х | Х | SA51 to SA54 | | SGA20 | 1 | 1 | 0 | 0 | Х | Х | Х | Х | Х | SA55 to SA58 | | SGA21 | 1 | 1 | 0 | 1 | Х | Х | Х | Х | Х | SA59 to SA62 | | SGA22 | 1 | 1 | 1 | 0 | Х | Х | Х | Х | Х | SA63 to SA66 | | | | | | | 0 | 0 | | | | | | SGA23 | 1 | 1 | 1 | 1 | 0 | 1 | Х | X | Х | SA67 to SA69 | | | | | | | 1 | 0 | † | | | | | SGA24 | 1 | 1 | 1 | 1 | 1 | 1 | Х | Х | Х | SA70 | **Table 12 Common Flash Memory Interface Code** | | Table 12 C | ommon Fias | |------------------------------------------|----------------------------------|-------------------------------------| | Description | A <sub>0</sub> to A <sub>6</sub> | DQ <sub>0</sub> to DQ <sub>15</sub> | | Query-unique ASCII string | 10h | 0051h | | "QRY" | 11h | 0052h | | | 12h | 0059h | | Primary OEM Command Set | 13h | 0002h | | 2h: AMD/FJ standard type | 14h | 0000h | | Address for Primary | 15h | 0040h | | Extended Table | 16h | 0000h | | Alternate OEM Command | 17h | 0000h | | Set (00h = not applicable) | 18h | 0000h | | Address for Alternate OEM | 19h | 0000h | | Extended Table | 1Ah | 0000h | | Vcc Min. (write/erase) | 1Bh | 0027h | | D7-4: V, D3-0: 100 mV | | | | Vcc Max. (write/erase) | 1Ch | 0036h | | D7-4: V, D3-0: 100 mV | | | | V <sub>PP</sub> Min. voltage | 1Dh | 0000h | | V <sub>PP</sub> Max. voltage | 1Eh | 0000h | | Typical timeout per single | 1Fh | 0004h | | byte/word write 2 <sup>N</sup> μs | | 000 | | Typical timeout for Min. size | 20h | 0000h | | buffer write 2 <sup>N</sup> μs | 20 | 0000 | | Typical timeout per individual | 21h | 000Ah | | block erase 2 <sup>N</sup> ms | 2111 | 000/111 | | Typical timeout for full chip | 22h | 0000h | | erase 2 <sup>N</sup> ms | | 0000.1 | | Max. timeout for byte/word | 23h | 0005h | | write 2 <sup>N</sup> times typical | | | | Max. timeout for buffer write | 24h | 0000h | | 2 <sup>N</sup> times typical | | | | Max. timeout per individual | 25h | 0004h | | block erase 2 <sup>N</sup> times typical | | | | Max. timeout for full chip | 26h | 0000h | | erase 2 <sup>N</sup> times typical | | | | Device Size = 2 <sup>N</sup> byte | 27h | 0016h | | Flash Device Interface | 28h | 0002h | | description | 29h | 0002H | | Max. number of byte in | 2Ah | 0000h | | multi-byte write = 2 <sup>N</sup> | 2Bh | 0000h | | Number of Erase Block | 2Ch | 0000h | | Regions within device | 2011 | 000211 | | Erase Block Region 1 | 2Dh | 0007h | | Information | 2Eh | 000711<br>0000h | | | 2Fh | 0000h | | | 30h | 0020H | | Erase Block Region 2 | 31h | 003Eh | | Information | 3111<br>32h | 0000h | | | 33h | 0000h | | | 34h | 0000h | | | UTII | 500111 | | Description | A <sub>0</sub> to A <sub>6</sub> | DQ <sub>0</sub> to DQ <sub>15</sub> | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------| | Description | | | | Query-unique ASCII string<br>"PRI" | 40h | 0050h | | FNI | 41h<br>42h | 0052h<br>0049h | | Major varajor pumbar ACCII | | | | Major version number, ASCII | 43h | 0031h | | Minor version number, ASCII | 44h | 0032h | | Address Sensitive Unlock 0h = Required 1h = Not Required | 45h | 0000h | | Erase Suspend 0h = Not Supported 1h = To Read Only 2h = To Read & Write | 46h | 0002h | | Sector Protection Oh = Not Supported X = Number of sectors in per group | 47h | 0001h | | Sector Temporary Unprotection 00h = Not Supported 01h = Supported | 48h | 0001h | | Sector Protection Algorithm | 49h | 0004h | | Number of Sector for Bank 2<br>00h = Not Supported<br>3Fh = MBM29DL321TE<br>38h = MBM29DL322TE<br>30h = MBM29DL323TE<br>20h = MBM29DL324TE<br>3Fh = MBM29DL321BE<br>38h = MBM29DL322BE<br>30h = MBM29DL323BE<br>20h = MBM29DL324BE | 4Ah | 00XXh | | Burst Mode Type<br>00h = Not Supported | 4Bh | 0000h | | Page Mode Type<br>00h = Not Supported | 4Ch | 0000h | | ACC (Acceleration) Supply<br>Minimum<br>00h = Not Supported,<br>D7-4: V, D3-0: 100 mV | 4Dh | 0085h | | ACC (Acceleration) Supply<br>Maximum<br>00h = Not Supported,<br>D7-4: V, D3-0: 100 mV | 4Eh | 0095h | | Boot Type<br>02h = MBM29DL32XBE<br>03h = MBM29DL32XTE | 4Fh | 00XXh | | Program Suspend<br>00h = Not Supported,<br>01h = Supported | 50h | 0001h | #### **■ FUNCTIONAL DESCRIPTION** ### • Simultaneous Operation MBM29DL32XTE/BE have feature, which is capability of reading data from one bank of memory while a program or erase operation is in progress in the other bank of memory (simultaneous operation), in addition to the conventional features (read, program, erase, erase-suspend read, and erase-suspend program). The bank selection can be selected by bank address (A<sub>15</sub> to A<sub>20</sub>) with zero latency. The MBM29DL321TE/BE have two banks which contain Bank 1 (8KB × eight sectors) and Bank 2 (64KB × sixty-three sectors). The MBM29DL322TE/BE have two banks which contain Bank 1 (8KB × eight sectors, 64KB × seven sectors) and Bank 2 (64KB × fifty-six sectors). The MBM29DL323TE/BE have two banks which contain Bank 1 (8KB × eight sectors, 64KB × fifteen sectors) and Bank 2 (64KB × forty-eight sectors). The MBM29DL324TE/BE have two banks which contain Bank 1 (8KB × eight sectors, 64KB × thirty-one sectors) and Bank 2 (64KB × thirty-two sectors). The simultaneous operation can not execute multi-function mode in the same bank. Table 13 shows combination to be possible for simultaneous operation. (Refer to the Figure 11 Back-to-back Read/Write Timing Diagram.) | Case | Bank 1 status | Bank 2 status | |------|-----------------|-----------------| | 1 | Read Mode | Read Mode | | 2 | Read Mode | Autoselect Mode | | 3 | Read Mode | Program Mode | | 4 | Read Mode | Erase Mode * | | 5 | Autoselect Mode | Read Mode | | 6 | Program Mode | Read Mode | | 7 | Erase Mode * | Read Mode | **Table 13 Simultaneous Operation** #### Read Mode The MBM29DL32XTE/BE have two control functions which must be satisfied in order to obtain data at the outputs. $\overline{\text{CE}}$ is the power control and should be used for a device selection. $\overline{\text{OE}}$ is the output control and should be used to gate data to the output pins if a device is selected. Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tce) is the delay from stable addresses and stable $\overline{CE}$ to valid data at the output pins. The output enable access time is the delay from the falling edge of $\overline{OE}$ to valid data at the output pins. (Assuming the addresses have been stable for at least tacc-toe time.) When reading out a data without changing addresses after power-up, it is necessary to input hardware reset or to change $\overline{CE}$ pin from "H" or "L" <sup>\*:</sup> An erase operation may also be supended to read from or program to a sector not being erased. #### Standby Mode There are two ways to implement the standby mode on the MBM29DL32XTE/BE devices, one using both the CE and RESET pins; the other via the RESET pin only. When using both pins, a CMOS standby mode is achieved with $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ inputs both held at $Vcc \pm 0.3 \text{ V}$ . Under this condition the current consumed is less than 5 $\mu\text{A}$ Max. During Embedded Algorithm operation, Vcc active current (Icc2) is required even $\overline{\text{CE}}$ = "H". The device can be read with standard access time (tcE) from either of these standby modes. When using the $\overline{RESET}$ pin only, a CMOS standby mode is achieved with $\overline{RESET}$ input held at Vss $\pm$ 0.3 V ( $\overline{CE}$ = "H" or "L"). Under this condition the current is consumed is less than 5 $\mu$ A Max. Once the $\overline{RESET}$ pin is taken high, the device requires tree of wake up time before outputs are valid for read access. In the standby mode the outputs are in the high impedance state, independent of the $\overline{OE}$ input. ### Automatic Sleep Mode There is a function called automatic sleep mode to restrain power consumption during read-out of MBM29DL32XTE/BE data. This mode can be used effectively with an application requested low power consumption such as handy terminals. To activate this mode, MBM29DL32XTE/BE automatically switch themselves to low power mode when MBM29DL32XTE/BE addresses remain stably during access fine of 150 ns. It is not necessary to control $\overline{\text{CE}}$ , $\overline{\text{WE}}$ , and $\overline{\text{OE}}$ on the mode. Under the mode, the current consumed is typically 1 $\mu\text{A}$ (CMOS Level). During simultaneous operation, Vcc active current (Icc2) is required. Since the data are latched during this mode, the data are read-out continuously. If the addresses are changed, the mode is canceled automatically and MBM29DL32XTE/BE read-out the data for changed addresses. #### Output Disable With the $\overline{OE}$ input at a logic high level ( $V_{IH}$ ), output from the devices are disabled. This will cause the output pins to be in a high impedance state. #### Autoselect The autoselect mode allows the reading out of a binary code from the devices and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the devices to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the devices. To activate this mode, the programming equipment must force $V_{ID}$ (11.5 V to 12.5 V) on address pin $A_9$ . Two identifier bytes may then be sequenced from the devices outputs by toggling address $A_0$ from $V_{IL}$ to $V_{IH}$ . All addresses are DON'T CARES except $A_0$ , $A_1$ , and $A_6$ ( $A_{-1}$ ). (See Tables 3 and 4.) The manufacturer and device codes may also be read via the command register, for instances when the MBM29DL32XTE/BE are erased or programmed in a system without access to high voltage on the A<sub>9</sub> pin. The command sequence is illustrated in Table 5. (Refer to Autoselect Command section.) Byte 0 ( $A_0 = V_{IL}$ ) represents the manufacturer's code (Fujitsu = 04h) and word 1 ( $A_0 = V_{IH}$ ) represents the device identifier code (MBM29DL321TE = 59h and MBM29DL321BE = 5Ah for ×8 mode; MBM29DL321TE = 2259h and MBM29DL321BE = 225Ah for ×16 mode). (MBM29DL322TE = 55h and MBM29DL322BE = 56h for ×8 mode; MBM29DL322TE = 2255h and MBM29DL322BE = 2256h for ×16 mode). (MBM29DL323TE = 50h and MBM29DL323BE = 53h for ×8 mode; MBM29DL323TE = 2250h and MBM29DL323BE = 2253h for ×16 mode). (MBM29DL324TE = 5Ch and MBM29DL324BE = 5Fh for ×8 mode; MBM29DL324TE = 225Ch and MBM29DL324BE = 225Fh for ×16 mode). These two bytes/words are given in the tables 11.1 to 11.8. All identifiers for manufactures and device will exhibit odd parity with DQ7 defined as the parity bit. In order to read the proper device codes when executing the autoselect, $A_1$ must be $V_{IL}$ . (See Tables 6.1 to 6.8.) #### Write Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written by bringing $\overline{WE}$ to $V_{IL}$ , while $\overline{CE}$ is at $V_{IL}$ and $\overline{OE}$ is at $V_{IH}$ . Addresses are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens later; while data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens first. Standard microprocessor write timings are used. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. #### Sector Group Protection The MBM29DL32XTE/BE feature hardware sector group protection. This feature will disable both program and erase operations in any combination of twenty five sector groups of memory. (See Tables 11.1 and 11.2). The sector group protection feature is enabled using programming equipment at the user's site. The device is shipped with all sector groups unprotected. To activate this mode, the programming equipment must force $V_{ID}$ on address pin $A_9$ and control pin $\overline{OE}$ , (suggest $V_{ID} = 11.5 \text{ V}$ ), $\overline{CE} = V_{IL}$ and $A_0 = A_6 = V_{IL}$ , $A_1 = V_{IH}$ . The sector group addresses ( $A_{20}$ , $A_{19}$ , $A_{18}$ , $A_{17}$ , $A_{16}$ , $A_{15}$ , $A_{14}$ , $A_{13}$ , and $A_{12}$ ) should be set to the sector to be protected. Tables 7.1 to 10.2 define the sector address for each of the seventy one (71) individual sectors, and tables 11.1 and 11.2 define the sector group address for each of the twenty five (25) individual group sectors. Programming of the protection circuitry begins on the falling edge of the $\overline{WE}$ pulse and is terminated with the rising edge of the same. Sector group addresses must be held constant during the $\overline{WE}$ pulse. See Figures 18 and 26 for sector group protection waveforms and algorithm. To verify programming of the protection circuitry, the programming equipment must force $V_{ID}$ on address pin $A_9$ with $\overline{CE}$ and $\overline{OE}$ at $V_{IL}$ and $\overline{WE}$ at $V_{IH}$ . Scanning the sector group addresses ( $A_{20}$ , $A_{19}$ , $A_{18}$ , $A_{17}$ , $A_{16}$ , $A_{15}$ , $A_{14}$ , $A_{13}$ , and $A_{12}$ ) while ( $A_6$ , $A_1$ , $A_0$ ) = (0, 1, 0) will produce a logical "1" code at device output DQ<sub>0</sub> for a protected sector. Otherwise the device will produce "0" for unprotected sector. In this mode, the lower order addresses, except for $A_0$ , $A_1$ , and $A_6$ are DON'T CARES. Address locations with $A_1 = V_{IL}$ are reserved for Autoselect manufacturer and device codes. $A_{-1}$ requires to apply to $V_{IL}$ on byte mode. It is also possible to determine if a sector group is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02h, where the higher order addresses ( $A_{20}$ , $A_{19}$ , $A_{18}$ , $A_{17}$ , $A_{16}$ , $A_{15}$ , $A_{14}$ , $A_{13}$ , and $A_{12}$ ) are the desired sector group address will produce a logical "1" at DQ<sub>0</sub> for a protected sector group. See Tables 6.1 to 6.8 for Autoselect codes. #### • Temporary Sector Group Unprotection This feature allows temporary unprotection of previously protected sector groups of the MBM29DL32XTE/BE devices in order to change data. The Sector Group Unprotection mode is activated by setting the $\overline{RESET}$ pin to high voltage ( $V_{ID}$ ). During this mode, formerly protected sector groups can be programmed or erased by selecting the sector group addresses. Once the $V_{ID}$ is taken away from the $\overline{RESET}$ pin, all the previously protected sector groups will be protected again. Refer to Figures 19 and 27. #### RESET #### **Hardware Reset** The MBM29DL32XTE/BE devices may be reset by driving the $\overline{RESET}$ pin to $V_{IL}$ . The $\overline{RESET}$ pin has a pulse requirement and has to be kept low ( $V_{IL}$ ) for at least " $t_{RP}$ " in order to properly reset the internal state machine. Any operation in the process of being executed will be terminated and the internal state machine will be reset to the read mode " $t_{READY}$ " after the $\overline{RESET}$ pin is driven low. Furthermore, once the $\overline{RESET}$ pin goes high, the devices require an additional " $t_{RH}$ " before it will allow read access. When the $\overline{RESET}$ pin is low, the devices will be in the standby mode for the duration of the pulse and all the data output pins will be tri-stated. If a hardware reset occurs during a program or erase operation, the data at that particular location will be corrupted. Please note that the RY/ $\overline{BY}$ output signal should be ignored during the $\overline{RESET}$ pulse. See Figure 14 for the timing diagram. Refer to Temporary Sector Group Unprotection for additional functionality. #### Boot Block Sector Protection The Write Protection function provides a hardware method of protecting certain boot sectors without using $V_{ID}$ . This function is one of two provided by the $\overline{WP}/ACC$ pin. If the system asserts $V_{\mathbb{L}}$ on the $\overline{WP}/ACC$ pin, the device disables program and erase functions in the two "outermost" 8K byte boot sectors independently of whether those sectors were protected or unprotected using the method described in "Sector Protection/Unprotection". The two outermost 8K byte boot sectors are the two sectors containing the lowest addresses in a bottom-boot-configured device, or the two sectors containing the highest addresses in a top-boot-configured device. (MBM29DL32XTE: SA69 and SA70, MBM29DL32XBE: SA0 and SA1) If the system asserts $V_{IH}$ on the $\overline{WP}/ACC$ pin, the device reverts to whether the two outermost 8K byte boot sectors were last set to be protected or unprotected. That is, sector protection or unprotection for these two sectors depends on whether they were last protected or unprotected using the method described in "Sector protection/unprotection". ### Accelerated Program Operation MBM29DL32XTE/BE offers accelerated program operation which enables the programming in high speed. If the system asserts $V_{ACC}$ to the $\overline{WP}/ACC$ pin, the device automatically enters the acceleration mode and the time required for program operation will reduce to about 60%. This function is primarily intended to allow high speed program, so caution is needed as the sector group will temporarily be unprotected. The system would use a fact program command sequence when programming during acceleration mode. Set command to fast mode and reset command from fast mode are not necessary. When the device enters the acceleration mode, the device automatically set to fast mode. Therefore, the present sequence could be used for programming and detection of completion during acceleration mode. Removing Vacc from the $\overline{WP}/ACC$ pin returns the device to normal operation. Do not remove Vacc from $\overline{WP}/ACC$ pin while programming. See Figure 21. #### ■ COMMAND DEFINITIONS Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the devices to the read mode. Some commands are required Bank Address (BA) input. When command sequences are inputted to bank being read, the commands have priority than reading. Table 5 defines the valid register command sequences. Note that the Erase Suspend (B0h) and Erase Resume (30h) commands are valid only while the Sector Erase operation is in progress. Also the Program Suspend (B0h) and Program Resume (30h) commands are valid only while the Program operation is in progress. Moreover both Read/Reset commands are functionally equivalent, resetting the device to the read mode. Please note that commands are always written at DQ $_0$ to DQ $_1$ and DQ $_2$ to DQ $_3$ bits are ignored. #### Read/Reset Command In order to return from Autoselect mode or Exceeded Timing Limits ( $DQ_5 = 1$ ) to Read/Reset mode, the Read/Reset operation is initiated by writing the Read/Reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The devices remain enabled for reads until the command register contents are altered. The devices will automatically power-up in the Read/Reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. ### Autoselect Command Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacture and device codes must be accessible while the devices reside in the target system. PROM programmers typically access the signature codes by raising $A_{\theta}$ to a high voltage. However, multiplexing high voltage onto the address lines is not generally desired system design practice. The device contains an Autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the Autoselect command sequence into the command register. The Autoselect command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle that contains the bank address (BA) and the Autoselect command. Then the manufacture and device codes can be read from the bank, and an actual data of memory cell can be read from the another bank. Following the command write, a read cycle from address (BA)00h retrieves the manufacture code of 04h. A read cycle from address (BA)01h for $\times$ 16((BA)02h for $\times$ 8) returns the device code (MBM29DL321TE = 59h and MBM29DL321BE = 5Ah for $\times$ 8 mode; MBM29DL321TE = 2259h and MBM29DL321BE = 225Ah for $\times$ 16 mode). (MBM29DL322TE = 55h and MBM29DL322BE = 56h for $\times$ 8 mode; MBM29DL322TE = 2255h and MBM29DL322BE = 2256h for $\times$ 16 mode). (MBM29DL323TE = 50h and MBM29DL323BE = 53h for $\times$ 8 mode; MBM29DL323TE = 2250h and MBM29DL323BE = 2253h for $\times$ 16 mode). (MBM29DL324TE = 5Ch and MBM29DL324BE = 5Fh for $\times$ 8 mode; MBM29DL324TE = 225Ch and MBM29DL324BE = 225Fh for $\times$ 16 mode). (See Tables 6.1 to 6.8.) All manufacturer and device codes will exhibit odd parity with DQ $_7$ defined as the parity bit. Sector state (protection or unprotection) will be informed by address (BA)02h for ×16 ((BA)04h for ×8). Scanning the sector group addresses (A $_{20}$ , A $_{19}$ , A $_{18}$ , A $_{17}$ , A $_{16}$ , A $_{15}$ , A $_{14}$ , A $_{13}$ , and A $_{12}$ ) while (A $_{6}$ , A $_{1}$ , A $_{0}$ ) = (0, 1, 0) will produce a logical "1" at device output DQ $_{0}$ for a protected sector group. The programming verification should be performed by verify sector group protection on the protected sector. (See Tables 10 and 11.) The manufacture and device codes can be allowed reading from selected bank. To read the manufacture and device codes and sector protection status from non-selected bank, it is necessary to write Read/Reset command sequence into the register and then Autoselect command should be written into the bank to be read. If the software (program code) for Autoselect command is stored into the Flash memory, the device and manufacture codes should be read from the other bank where is not contain the software. To terminate the operation, it is necessary to write the Read/Reset command sequence into the register, and also to write the Autoselect command during the operation, execute it after writing Read/Reset command sequence. ### Byte/Word Programming The devices are programmed on a byte-by-byte (or word-by-word) basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens first. The rising edge of $\overline{CE}$ or $\overline{WE}$ (whichever happens first) begins programming. Upon executing the Embedded Program Algorithm command sequence, the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The system can determine the status of the program operation by using DQ<sub>7</sub> (Data Polling), DQ<sub>6</sub> (Toggle Bit), or RY/BY. The Data Polling and Toggle Bit must be performed at the memory location which is being programmed. The automatic programming operation is completed when the data on $DQ_7$ is equivalent to data written to this bit at which time the devices return to the read mode and addresses are no longer latched. (See Table 14, Hardware Sequence Flags.) Therefore, the devices require that a valid address to the devices be supplied by the system at this particular instance of time. Hence, $\overline{D}$ ata Polling must be performed at the memory location which is being programmed. Any commands written to the chip during this period will be ignored. If hardware reset occurs during the programming operation, it is impossible to guarantee the data are being written. Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so may either hang up the device or result in an apparent success according to the data polling algorithm but a read from Read/Reset mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s. Figure 22 illustrates the Embedded Program<sup>™</sup> Algorithm using typical command strings and bus operations. ### Chip Erase Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase does not require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm command sequence the devices will automatically program and verify the entire memory for an all zero data pattern prior to electrical erase (Preprogram function). The system is not required to provide any controls or timings during these operations. The system can determine the status of the erase operation by using DQ $_7$ (Data Polling), DQ $_6$ (Toggle Bit), or RY/BY. The chip erase begins on the rising edge of the last $\overline{CE}$ or $\overline{WE}$ , whichever happens first in the command sequence and terminates when the data on DQ $_7$ is "1" (See Write Operation Status section.) at which time the device returns to read the mode. Chip Erase Time; Sector Erase Time × All sectors + Chip Program Time (Preprogramming) Figure 23 illustrates the Embedded Erase™ Algorithm using typical command strings and bus operations. #### Sector Erase Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the Sector Erase command. The sector address (any address location within the desired sector) is latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ whichever happens later, while the command (Data = 30h) is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ which happens first. After time-out of "trow" from the rising edge of the last sector erase command, the sector erase operation will begin. Multiple sectors may be erased concurrently by writing the six bus cycle operations on Table 5. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be concurrently erased. The time between writes must be less than " $t_{TOW}$ " otherwise that command will not be accepted and erasure will start. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of " $t_{TOW}$ " from the rising edge of last $\overline{CE}$ or $\overline{WE}$ whichever happens first will initiate the execution of the Sector Erase command(s). If another falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens first occurs within the " $t_{TOW}$ " time-out window the timer is reset. (Monitor DQ3 to determine if the sector erase timer window is still open, see section DQ3, Sector Erase Timer.) Any command other than Sector Erase or Erase Suspend during this time-out period will reset the devices to the read mode, ignoring the previous command string. Resetting the devices once execution has begun will corrupt the data in the sector. In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for Sector Erase Timer operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 38). Sector erase does not require the user to program the devices prior to erase. The devices automatically program all memory locations in the sector(s) to be erased prior to electrical erase (Preprogram function). When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations. The system can determine the status of the erase operation by using DQ7 (Data Polling), DQ6 (Toggle Bit), or RY/BY. The sector erase begins after the " $t_{TOW}$ " time out from the rising edge of $\overline{CE}$ or $\overline{WE}$ whichever happens first for the last sector erase command pulse and terminates when the data on $DQ_7$ is "1" (See Write Operation Status section.) at which time the devices return to the read mode. Data polling and Toggle Bit must be performed at an address within any of the sectors being erased. Multiple Sector Erase Time; [Sector Erase Time + Sector Program Time (Preprogramming)] × Number of Sector Erase In case of multiple sector erase across bank boundaries, a read from bank (read-while-erase) can not perform. Figure 23 illustrates the Embedded Erase™ Algorithm using typical command strings and bus operations. ### • Erase Suspend/Resume The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads from or programs to a sector not being erased. This command is applicable ONLY during the Sector Erase operation which includes the time-out period for sector erase. The Erase Suspend command will be ignored if written during the Chip Erase operation or Embedded Program Algorithm. Writing the Erase Suspend command (B0h) during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the erase operation. Writing the Erase Resume command (30h) resumes the erase operation. The bank addresses of sector being erasing or suspending should be set when writing the Erase Suspend or Erase Resume command. When the Erase Suspend command is written during the Sector Erase operation, the device will take a maximum of " $t_{SPD}$ " to suspend the erase operation. When the devices have entered the erase-suspended mode, the $RY/\overline{BY}$ output pin will be at Hi-Z and the $DQ_7$ bit will be at logic "1", and $DQ_6$ will stop toggling. The user must use the address of the erasing sector for reading $DQ_6$ and $DQ_7$ to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored. When the erase operation has been suspended, the devices default to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode except that the data must be read from sectors that have not been erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-read mode will cause DQ<sub>2</sub> to toggle. (See the section on DQ<sub>2</sub>.) After entering the erase-suspend-read mode, the user can program the device by writing the appropriate command sequence for Program. This program mode is known as the erase-suspend-program mode. Again, programming in this mode is the same as programming in the regular Program mode except that the data must be programmed to sectors that are not erase-suspended. Successively reading from the erase-suspended sector while the devices are in the erase-suspend-program mode will cause $\overline{DQ_2}$ to toggle. The end of the erase-suspended Program operation is detected by the $\overline{RY/BY}$ output pin, $\overline{Data}$ polling of $\overline{DQ_7}$ or by the Toggle Bit I ( $\overline{DQ_6}$ ) which is the same as the regular Program operation. Note that $\overline{DQ_7}$ must be read from the Program address while $\overline{DQ_6}$ can be read from any address within bank being erase-suspended. To resume the operation of Sector Erase, the Resume command (30h) should be written to the bank being erase suspended. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed erasing. ### Extended Command #### (1) Fast Mode MBM29DL32XTE/BE has Fast Mode function. This mode dispenses with the initial two unclock cycles required in the standard program command sequence by writing Fast Mode command into the command register. In this mode, the required bus cycle for programming is two cycles instead of four bus cycles in standard program command. (Do not write erase command in this mode.) The read operation is also executed after exiting this mode. To exit this mode, it is necessary to write Fast Mode Reset command into the command register. The first cycle must contain the bank address. (Refer to the Figure 28.) The $V_{CC}$ active current is required even $\overline{CE} = V_{H}$ during Fast Mode. ### (2) Fast Programming During Fast Mode, the programming can be executed with two bus cycles operation. The Embedded Program Algorithm is executed by writing program set-up command (A0h) and data write cycles (PA/PD). (Refer to the Figure 28.) ### (3) Extended Sector Group Protection In addition to normal sector group protection, the MBM29DL32XTE/BE has Extended Sector Group Protection as extended function. This function enable to protect sector group by forcing $V_{ID}$ on $\overline{RESET}$ pin and write a command sequence. Unlike conventional procedure, it is not necessary to force $V_{ID}$ and control timing for control pins. The only $\overline{RESET}$ pin requires $V_{ID}$ for sector group protection in this mode. The extended sector group protection requires $V_{ID}$ on $\overline{RESET}$ pin. With this condition, the operation is initiated by writing the setup command (60h) into the command register. Then, the sector group addresses pins (A20, A19, A18, A17, A16, A15, A14, A13 and A12) and (A6, A1, A0) = (0, 1, 0) should be set to the sector group to be protected (recommend to set $V_{IL}$ for the other addresses pins), and write extended sector group protection command (60h). A sector group is typically protected in 250 $\mu$ s. To verify programming of the protection circuitry, the sector group addresses pins (A20, A19, A18, A17, A16, A15, A14, A13 and A12) and (A6, A1, A0) = (0, 1, 0) should be set and write a command (40h). Following the command write, a logical "1" at device output DQ0 will produce for protected sector in the read operation. If the output data is logical "0", please repeat to write extended sector group protection command (60h) again. To terminate the operation, it is necessary to set $\overline{RESET}$ pin to $V_{IH}$ . (Refer to the Figures 20 and 29.) ### (4) CFI (Common Flash Memory Interface) The CFI (Common Flash Memory Interface) specification outlines device and host system software interrogation handshake which allows specific vendor-specified software algorithms to be used for entire families of devices. This allows device-independent, JEDEC ID-independent, and forward-and backward-compatible software support for the specified flash device families. Refer to CFI specification in detail. The operation is initiated by writing the query command (98h) into the command register. The bank address should be set when writing this command. Then the device information can be read from the bank, and an actual data of memory cell be read from the another bank. Following the command write, a read cycle from specific address retrieves device information. Please note that output data of upper byte (DQ<sub>8</sub> to DQ<sub>15</sub>) is "0" in word mode (16 bit) read. Refer to the CFI code table. To terminate operation, it is necessary to write the read/reset command sequence into the register. (See Table 12.) ### • Hidden ROM (Hi-ROM) Region The Hi-ROM feature provides a Flash memory region that the system may access through a new command sequence. This is primarily intended for customers who wish to use an Electronic Serial Number (ESN) in the device with the ESN protected against modification. Once the Hi-ROM region is protected, any further modification of that region is impossible. This ensures the security of the ESN once the product is shipped to the field. The Hi-ROM region is 64K bytes in length and is stored at the same address of the 8KB ×8 sectors. The MBM29DL32XTE occupies the address of the byte mode 3F0000h to 3FFFFFh (word mode 1F8000h to 1FFFFFh) and the MBM29DL32XBE type occupies the address of the byte mode 000000h to 007FFFh (word mode 000000h to 007FFFh). After the system has written the Enter Hi-ROM command sequence, the system may read the Hi-ROM region by using the addresses normally occupied by the boot sectors. That is, the device sends all commands that would normally be sent to the boot sectors to the Hi-ROM region. This mode of operation continues until the system issues the Exit Hi-ROM command sequence, or until power is removed from the device. On power-up, or following a hardware reset, the device reverts to sending commands to the boot sectors. ### Hidden ROM (Hi-ROM) Entry Command MBM29DL32XTE/BE has a Hidden ROM area with One Time Protect function. This area is to enter the security code and to unable the change of the code once set. Program/erase is possible in this area until it is protected. However, once it is protected, it is impossible to unprotect, so please use this with caution. Hidden ROM area is 64K Byte and in the same address area of 8KB sector. The address of top boot is 3F0000h to 3FFFFFh at byte mode (1F8000h to 1FFFFFh at word mode) and the bottom boot is 000000h to 00FFFFh at byte mode (000000h to 007FFFh at word mode). These areas are normally the boot block area (8KB $\times$ 8 sector). Therefore, write the Hidden ROM entry command sequence to enter the Hidden ROM area. It is called as Hidden ROM mode when the Hidden ROM area appears. Sector other than the boot block area could be read during Hidden ROM mode. Read/program/erase of the Hidden ROM area is possible during Hidden ROM mode. Write the Hidden ROM reset command sequence to exit the Hidden ROM mode. The bank address of the Hidden ROM should be set on the third cycle of this reset command sequence. In case of MBM29DL321TE/BE, whose Bank 1 size is 0.5 Mbit, the simultaneous operation cannot execute multi-function mode between the Hidden ROM area and Bank 2 Region. ### Hidden ROM (Hi-ROM) Program Command To program the data to the Hidden ROM area, write the Hidden ROM program command sequence during Hidden ROM mode. This command is same as the program command in the past except to write the command during Hidden ROM mode. Therefore the detection of completion method is the same as in the past, using the DQ<sub>7</sub> data poling, DQ<sub>6</sub> toggle bit and RY/BY pin. Need to pay attention to the address to be programmed. If the address other than the Hidden ROM area is selected to program, the data of the address will be changed. #### Hidden ROM (Hi-ROM) Erase Command To erase the Hidden ROM area, write the Hidden ROM erase command sequence during Hidden ROM mode. This command is same as the sector erase command in the past except to write the command during Hidden ROM mode. Therefore the detection of completion method is the same as in the past, using the $DQ_7$ data poling, $DQ_6$ toggle bit and $RY/\overline{BY}$ pin. Need to pay attention to the sector address to be erased. If the sector address other than the Hidden ROM area is selected, the data of the sector will be changed. ### • Hidden ROM (Hi-ROM) Protect Command There are two methods to protect the Hidden ROM area. One is to write the sector group protect setup command(60h), set the sector address in the Hidden ROM area and $(A_6, A_1, A_0) = (0,1,0)$ , and write the sector group protect command(60h) during the Hidden ROM mode. The same command sequence could be used because except that it is in the Hidden ROM mode and that it does not apply high voltage to $\overline{RESET}$ pin, it is the same as the extension sector group protect in the past. Please refer to "Function Explanation **Extended Command** (3) Extended Sector Group Protection" for details of extension sector group protect setting. The other is to apply high voltage ( $V_{ID}$ ) to $A_{9}$ and $\overline{OE}$ , set the sector address in the Hidden ROM area and ( $A_{6}$ , $A_{1}$ , $A_{0}$ ) = (0,1,0), and apply the write pulse during the Hidden ROM mode. To verify the protect circuit, apply high voltage ( $V_{ID}$ ) to $A_{9}$ , specify ( $A_{6}$ , $A_{1}$ , $A_{0}$ ) = (0,1,0) and the sector address in the Hidden ROM area, and read. When "1" appears to $DQ_{0}$ , the protect setting is completed. "0" will appear to $DQ_{0}$ if it is not protected. Please apply write pulse again. The same command sequence could be used for the above method because other than the Hidden ROM mode, it is the same as the sector group protect in the past. Please refer to "Function Explanation **Sector Group Protection**" for details of sector group protect setting Other sector group will be effected if the address other than the Hidden ROM area is selected for the sector group address, so please be careful. Once it is protected, protection can not be cancelled, so please pay closest attention. ### Write Operation Status Detailed in Table 14 are all the status flags that can determine the status of the bank for the current mode operation. The read operation from the bank where is not operate Embedded Algorithm returns a data of memory cell. These bits offer a method for determining whether a Embedded Algorithm is completed properly. The information on DQ2 is address sensitive. This means that if an address from an erasing sector is consecutively read, then the DQ2 bit will toggle. However, DQ2 will not toggle if an address from a non-erasing sector is consecutively read. This allows the user to determine which sectors are erasing and which are not. The status flag is not output from bank (non-busy bank) not executing Embedded Algorithm. For example, there is bank (busy bank) which is now executing Embedded Algorithm. When the read sequence is [1] <busy bank>, [2] <non-busy bank>, [3] <busy bank>, the DQ6 is toggling in the case of [1] and [3]. In case of [2], the data of memory cell is outputted. In the erase-suspend read mode with the same read sequence, DQ6 will not be toggled in the [1] and [3]. In the erase suspend read mode, DQ<sub>2</sub> is toggled in the [1] and [3]. In case of [2], the data of memory cell is outputted. | Table 14 Hardware Sequence Flags | s | |----------------------------------|---| | atus | | | | | Status | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ₃ | DQ <sub>2</sub> | | | |-------------------------|----------------------------|-------------------------------------------------------|-------------------|----------------------------------------------------|-----------------|------|-----------------|------|------| | | Embedded F | Program Algorithm | DQ <sub>7</sub> | Toggle | 0 | 0 | 1 | | | | | Embedded E | rase Algorithm | 0 | Toggle | 0 | 1 | Toggle* | | | | In Progress | | Erase Suspend Read<br>(Erase Suspended Sector) | 1 | 1 | 0 | 0 | Toggle | | | | g. | Erase<br>Suspended<br>Mode | Suspended | Suspended | Erase Suspend Read<br>(Non-Erase Suspended Sector) | Data | Data | Data | Data | Data | | | | Erase Suspend Program<br>(Non-Erase Suspended Sector) | DQ <sub>7</sub> | Toggle | 0 | 0 | 1* | | | | | Embedded F | Program Algorithm | $\overline{DQ}_7$ | Toggle | 1 | 0 | 1 | | | | Exceeded<br>Time Limits | Embedded Erase Algorithm | | 0 | Toggle | 1 | 1 | N/A | | | | | Erase<br>Suspended<br>Mode | Erase Suspend Program<br>(Non-Erase Suspended Sector) | <del>DQ</del> 7 | Toggle | 1 | 0 | N/A | | | <sup>\*:</sup> Successive reads from the erasing or erase-suspend sector will cause DQ<sub>2</sub> to toggle. Reading from non-erase suspend sector address will indicate logic "1" at the DQ<sub>2</sub> bit. Notes: 1.DQo and DQ1 are reserve pins for future use. 2.DQ4 is Fujitsu internal use only. #### • DQ7 ### Data Polling The MBM29DL32XTE/BE devices feature Data Polling as a method to indicate to the host that the Embedded Algorithms are in progress or completed. During the Embedded Program Algorithm an attempt to read the devices will produce the complement of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a "1" at the DQ7 output. The flowchart for Data Polling (DQ7) is shown in Figure 24. For programming, the Data Polling is valid after the rising edge of fourth write pulse in the four write pulse sequence. For chip erase and sector erase, the Data Polling is valid after the rising edge of the sixth write pulse in the six write pulse sequence. Data Polling must be performed at sector address within any of the sectors being erased and not a protected sector. Otherwise, the status may not be valid. If a program address falls within a protected sector, $\overline{\text{Data}}$ Polling on DQ<sub>7</sub> is active for approximately 1 µs, then that bank returns to the read mode. After an erase command sequence is written, if all sectors selected for erasing are protected, $\overline{\text{Data}}$ Polling on DQ<sub>7</sub> is active for approximately 400 µs, then the bank returns to read mode. Once the Embedded Algorithm operation is close to being completed, the MBM29DL32XTE/BE data pins (DQ $_7$ ) may change asynchronously while the output enable ( $\overline{OE}$ ) is asserted low. This means that the devices are driving status information on DQ $_7$ at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the DQ $_7$ output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and DQ $_7$ has a valid data, the data outputs on DQ $_0$ to DQ $_6$ may be still invalid. The valid data on DQ $_0$ to DQ $_7$ will be read on the successive read attempts. The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm or sector erase time-out. (See Table 14.) See Figure 9 for the Data Polling timing specifications and diagrams. #### • DQ6 ### Toggle Bit I The MBM29DL32XTE/BE also feature the "Toggle Bit I" as a method to indicate to the host system that the Embedded Algorithms are in progress or completed. During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{OE}$ toggling) data from the devices will result in DQ<sub>6</sub> toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ<sub>6</sub> will stop toggling and valid data will be read on the next successive attempts. During programming, the Toggle Bit I is valid after the rising edge of the fourth write pulse in the four write pulse sequence. For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth write pulse in the six write pulse sequence. The Toggle Bit I is active during the sector time out. In programming, if the sector being written to is protected, the toggle bit will toggle for about 1 $\mu$ s and then stop toggling without the data having changed. In erase, the devices will erase all the selected sectors except for the ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about 400 $\mu$ s and then drop back into read mode, having changed none of the data. Either $\overline{\text{CE}}$ or $\overline{\text{OE}}$ toggling will cause the DQ6 to toggle. In addition, an Erase Suspend/Resume command will cause the DQ6 to toggle. The system can use $DQ_6$ to determine whether a sector is actively erasing or is erase-suspended. When a bank is actively erasing (that is, the Embedded Erase Algorithm is in progress), $DQ_6$ toggles. When a bank enters the Erase Suspend mode, $DQ_6$ stops toggling. Successive read cycles during the erase-suspend-program cause $DQ_6$ to toggle. To operate toggle bit function properly, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ must be high when bank address is changed. See Figure 10 for the Toggle Bit I timing specifications and diagrams. ### • DQ5 ### **Exceeded Timing Limits** $DQ_5$ will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions $DQ_5$ will produce a "1". This is a failure condition which indicates that the program or erase cycle was not successfully completed. $\overline{D}$ ata Polling is the only operating function of the devices under this condition. The $\overline{CE}$ circuit will partially power down the device under these conditions (to approximately 2 mA). The $\overline{OE}$ and $\overline{WE}$ pins will control the output disable functions as described in Tables 3 and 4. The $DQ_5$ failure condition may also appear if a user tries to program a non blank location without erasing. In this case the devices lock out and never complete the Embedded Algorithm operation. Hence, the system never reads a valid data on $DQ_7$ bit and $DQ_6$ never stops toggling. Once the devices have exceeded timing limits, the $DQ_5$ bit will indicate a "1." Please note that this is not a device failure condition since the devices were incorrectly used. If this occurs, reset the device with command sequence. #### • DQ3 #### **Sector Erase Timer** After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ3 will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence. If Data Polling or the Toggle Bit I indicates the device has been written with a valid erase command, DQ<sub>3</sub> may be used to determine if the sector erase timer window is still open. If DQ<sub>3</sub> is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by $\overline{Data}$ Polling or Toggle Bit I. If $DQ_3$ is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of $DQ_3$ prior to and following each subsequent Sector Erase command. If $DQ_3$ were high on the second status check, the command may not have been accepted. See Table 14: Hardware Sequence Flags. #### • DQ<sub>2</sub> ### Toggle Bit II This toggle bit II, along with DQ<sub>6</sub>, can be used to determine whether the devices are in the Embedded Erase Algorithm or in Erase Suspend. Successive reads from the erasing sector will cause $DQ_2$ to toggle during the Embedded Erase Algorithm. If the devices are in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause $DQ_2$ to toggle. When the devices are in the erase-suspended-program mode, successive reads from the byte address of the non-erase suspended sector will indicate a logic "1" at the $DQ_2$ bit. $DQ_6$ is different from $DQ_2$ in that $DQ_6$ toggles only when the standard program or Erase, or Erase Suspend Program operation is in progress. The behavior of these two status bits, along with that of $DQ_7$ , is summarized as follows: For example, DQ<sub>2</sub> and DQ<sub>6</sub> can be used together to determine if the erase-suspend-read mode is in progress. (DQ<sub>2</sub> toggles while DQ<sub>6</sub> does not.) See also Table 15 and Figure 12. Furthermore, DQ<sub>2</sub> can also be used to determine which sector is being erased. When the device is in the erase mode, DQ<sub>2</sub> toggles if this bit is read from an erasing sector. To operate toggle bit function properly, $\overline{CE}$ or $\overline{OE}$ must be high when bank address is changed. | Mode | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>2</sub> | |---------------------------------------------|-----------------|-----------------|-----------------| | Program | ŪQ <sub>7</sub> | Toggle | 1 | | Erase | 0 | Toggle | Toggle (Note) | | Erase-Suspend Read (Erase-Suspended Sector) | 1 | 1 | Toggle | | Erase-Suspend Program | <del>DQ</del> 7 | Toggle | 1 (Note) | **Table 15 Toggle Bit Status** Note: Successive reads from the erasing or erase-suspend sector will cause DQ2 to toggle. Reading from non-erase suspend sector address will indicate logic "1" at the DQ2 bit. #### RY/BY ### Ready/Busy The MBM29DL32XTE/BE provide a RY/BY open-drain output pin as a way to indicate to the host system that the Embedded Algorithms are either in progress or has been completed. If the output is low, the devices are busy with either a program or erase operation. If the output is high, the devices are ready to accept any read/write or erase operation. When the RY/BY pin is low, the devices will not accept any additional program or erase commands. If the MBM29DL32XTE/BE are placed in an Erase Suspend mode, the RY/BY output will be high. During programming, the RY/BY pin is driven low after the rising edge of the fourth write pulse. During an erase operation, the RY/BY pin is driven low after the rising edge of the sixth write pulse. The RY/BY pin will indicate a busy condition during the RESET pulse. Refer to Figures 13 and 14 for a detailed timing diagram. The RY/BY pin is pulled high in standby mode. Since this is an open-drain output, RY/BY pins can be tied together in parallel with a pull-up resistor to Vcc. ### Byte/Word Configuration The BYTE pin selects the byte (8-bit) mode or word (16-bit) mode for the MBM29DL32XTE/BE devices. When this pin is driven high, the devices operate in the word (16-bit) mode. The data is read and programmed at DQ0 to DQ15. When this pin is driven low, the devices operate in byte (8-bit) mode. Under this mode, the DQ15/A-1 pin becomes the lowest address bit and DQ8 to DQ14 bits are tri-stated. However, the command bus cycle is always an 8-bit operation and hence commands are written at DQ0 to DQ7 and the DQ8 to DQ15 bits are ignored. Refer to Figures 15, 16 and 17 for the timing diagram. ### Data Protection The MBM29DL32XTE/BE are designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the devices automatically reset the internal state machine in the Read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The devices also incorporate several features to prevent inadvertent write cycles resulting form Vcc power-up and power-down transitions or system noise. #### Low Vcc Write Inhibit To avoid initiation of a write cycle during $V_{CC}$ power-up and power-down, a write cycle is locked out for $V_{CC}$ less than $V_{LKO}$ (Min.). If $V_{CC} < V_{LKO}$ , the command register is disabled and all internal program/erase circuits are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until the $V_{CC}$ level is greater than $V_{LKO}$ . It is the users responsibility to ensure that the control pins are logically correct to prevent unintentional writes when $V_{CC}$ is above $V_{LKO}$ (Min.). If Embedded Erase Algorithm is interrupted, there is possibility that the erasing sector(s) cannot be used. #### • Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on $\overline{OE}$ , $\overline{CE}$ , or $\overline{WE}$ will not initiate a write cycle. ### Logical Inhibit Writing is inhibited by holding any one of $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IH}$ , or $\overline{WE} = V_{IH}$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be a logical zero while $\overline{OE}$ is a logical one. ### • Power-Up Write Inhibit Power-up of the devices with $\overline{WE} = \overline{CE} = V_{\parallel}$ and $\overline{OE} = V_{\parallel}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. ### ■ ABSOLUTE MAXIMUM RATINGS (See WARNING) | Parameter | Symbol | Conditions | Rat | ting | Unit | |------------------------------------------------------------------------------------|-----------|------------|-------------|---------|------| | Parameter | Symbol | Conditions | Min. | Max. | Onit | | Storage Temperature | Tstg | _ | <b>–</b> 55 | +125 | °C | | Ambient Temperature with Power Applied | TA | _ | -40 | +85 | °C | | Voltage with Respect to Ground All pins except A <sub>9</sub> , OE, RESET (Note 1) | VIN, VOUT | _ | -0.5 | Vcc+0.5 | V | | Power Supply Voltage (Note 1) | Vcc | _ | -0.5 | +4.0 | V | | A <sub>9</sub> , $\overline{\text{OE}}$ , and $\overline{\text{RESET}}$ (Note 2) | Vin | _ | -0.5 | +13.0 | V | | WP/ACC (Note 3) | VIN | _ | -0.5 | +10.5 | V | - Notes: 1. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may undershoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input or I/O pins is Vcc+0.5 V. During voltage transitions, input or I/O pins may overshoot to Vcc+2.0 V for periods of up to 20 ns. - 2. Minimum DC input voltage on A<sub>9</sub>, $\overline{OE}$ and $\overline{RESET}$ pins is -0.5 V. During voltage transitions, A<sub>9</sub>, $\overline{OE}$ and $\overline{RESET}$ pins may undershoot Vss to -2.0 V for periods of up to 20 ns. Voltage difference between input and supply voltage (V<sub>IN</sub> V<sub>CC</sub>) does not exceed +9.0 V. Maximum DC input voltage on A<sub>9</sub>, $\overline{OE}$ and $\overline{RESET}$ pins is +13.0 V which may overshoot to +14.0 V for periods of up to 20 ns. - 3. Minimum DC input voltage on WP/ACC pin is -0.5 V. During voltage transitions, WP/ACC pin may undershoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on WP/ACC pin is +10.5 V which may overshoot to +12.0 V for periods of up to 20 ns when Vcc is applied. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ### ■ RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Conditions | Va | lue | Unit | |-----------------------|--------|-----------------------|------|------|------| | Parameter | Symbol | Symbol Conditions | Min. | Max. | Onit | | Ambient Temperature | т. | MBM29DL32XTE/BE-80 | -20 | +70 | °C | | Ambient Temperature | TA | MBM29DL32XTE/BE-90/12 | -40 | +85 | °C | | Power Supply Voltage | Vcc | MBM29DL32XTE/BE-80 | +3.0 | +3.6 | V | | Trower Supply Vollage | V CC | MBM29DL32XTE/BE-90/12 | +2.7 | +3.6 | V | Operating ranges define those limits between which the functionality of the devices are guaranteed. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. ### ■ MAXIMUM OVERSHOOT / UNDERSHOOT ### **■ ELECTRICAL CHARACTERISTICS** ### 1. DC Characteristics | Parameter | Councile of | O a malistica ma | | Va | lue | 11!4 | |------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|---------|----------| | Parameter | Symbol | Conditions | | Min. | Max. | Unit | | Input Leakage Current | <b>I</b> LI | VIN = Vss to Vcc, Vcc = Vcc | -1.0 | +1.0 | μΑ | | | Output Leakage Current | Ісо | Vout = Vss to Vcc, Vcc = Vc | cc Max. | -1.0 | +1.0 | μΑ | | A <sub>9</sub> , <del>OE</del> , <del>RESET</del> Inputs Leakage Current | Ішт | Vcc = Vcc Max.<br>A <sub>9</sub> , OE, RESET = 12.5 V | | | 35 | μΑ | | | | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH},$ | Byte | | 16 | mA | | Vcc Active Current (Note 1) | Icc1 | f = 5 MHz | Word | | 18 | ША | | Voc Active Current (Note 1) | ICC1 | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH},$ | Byte | _ | 7 | mA | | | | f = 1 MHz | Word | | 7 | ША | | Vcc Active Current (Note 2) | Icc2 | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$ | | | 35 | mΑ | | Vcc Current (Standby) | Іссз | $V_{CC} = V_{CC} \text{ Max., } \overline{CE} = V_{CC}$<br>$\overline{RESET} = V_{CC} \pm 0.3 \text{ V}$ | ± 0.3 V, | 1 | 5 | μΑ | | Vcc Current (Standby, Reset) | Icc4 | | $Vcc = Vcc Max., \overline{WE}/ACC = Vcc \pm 0.3 V, \overline{RESET} = Vss \pm 0.3 V$ | | 5 | μΑ | | Vcc Current<br>(Automatic Sleep Mode) (Note 3) | Icc5 | | | _ | 5 | μΑ | | Vcc Active Current (Note 5) | Icc6 | CE = VIL, OE = VIH | Byte | | 51 | mA | | (Read-While-Program) | 1000 | OL = VIL, OL = VIH | Word | _ | 53 | III/A | | Vcc Active Current (Note 5) | Icc7 | Icc7 $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$ | Byte | | 51 | mA | | (Read-While-Erase) | 1007 | 02 - VII., 02 - VIII | Word | | 53 | 1117 | | Vcc Active Current (Erase-Suspend-Program) | Icc8 | $\overline{CE} = V_{IL}, \overline{OE} = V_{IH}$ | | 1 | 35 | mA | | ACC Accelerated Program Current | IACC | Vcc = Vcc Max.<br>WP/ACC = Vacc Max. | | _ | 20 | mA | | Input Low Level | VIL | _ | | -0.5 | 0.6 | V | | Input High Level | VIH | _ | | 2.0 | Vcc+0.3 | ٧ | | Voltage for WP/ACC Sector Protection/<br>Unprotection and Program Acceleration | Vacc | _ | | 8.5 | 9.5 | <b>V</b> | | Voltage for Autoselect and Sector Protection (A <sub>9</sub> , OE, RESET) (Note 4) | VID | _ | | 11.5 | 12.5 | V | | Output Low Voltage Level | Vol | IoL = 4.0 mA, Vcc = Vcc Mi | n. | _ | 0.45 | V | | Output High Voltage Level | V <sub>OH1</sub> | lон = −2.0 mA, Vcc = Vcc Min. | | 2.4 | _ | V | | Output i ligit voltage Level | V <sub>OH2</sub> | Іон = -100 μА | Vcc-0.4 | _ | V | | | Low Vcc Lock-Out Voltage | VLKO | _ | | 2.3 | 2.5 | V | Notes: 1. The lcc current listed includes both the DC operating current and the frequency dependent component. 2. lcc active while Embedded Algorithm (program or erase) is in progress. 3. Automatic sleep mode enables the low power mode when address remain stable for 150 ns. 4. Applicable for only Vcc applying. - 5. Embedded Algorithm (program or erase) is in progress. (@5 MHz) ### 2. AC Characteristics ### • Read Only Operations Characteristics | Parameter symbols | | Description | Test se | Test setup | | 90<br>(Note) | 12<br>(Note) | Unit | |-------------------|----------------|-------------------------------------------------------------------|----------------------|------------|--------|--------------|--------------|------| | JEDEC | Standard | • | | • | (Note) | (Note) | (NOLE) | | | <b>t</b> avav | <b>t</b> RC | Read Cycle Time | _ | Min. | 80 | 90 | 120 | ns | | <b>t</b> avqv | tacc | Address to Output Delay | CE = VIL<br>OE = VIL | Max. | 80 | 90 | 120 | ns | | <b>t</b> ELQV | <b>t</b> ce | Chip Enable to Output Delay | OE = VIL | Max. | 80 | 90 | 120 | ns | | <b>t</b> GLQV | toe | Output Enable to Output Delay | _ | Max. | 30 | 35 | 50 | ns | | <b>t</b> ehqz | <b>t</b> DF | Chip Enable to Output High-Z | _ | Max. | 25 | 30 | 30 | ns | | <b>t</b> GHQZ | <b>t</b> DF | Output Enable to Output High-Z | _ | Max. | 25 | 30 | 30 | ns | | taxqx | tон | Output Hold Time from Addresses, CE or OE, Whichever Occurs First | _ | Min. | 0 | 0 | 0 | ns | | _ | <b>t</b> READY | RESET Pin Low to Read Mode | _ | Max. | 20 | 20 | 20 | μs | | _ | telfl<br>telfh | CE or BYTE Switching Low or High | _ | Max. | 5 | 5 | 5 | ns | Note: Test Conditions: Output Load: 1 TTL gate and 30 pF (MBM29DL32XTE/BE-80) 1 TTL gate and 100 pF (MBM29DL32XTE/BE-90/12) Input rise and fall times: 5 ns Input pulse levels: 0.0 V to 3.0 V Timing measurement reference level Input: 1.5 V Output:1.5 V ### • Write/Erase/Program Operations | Paramete | er symbols | | | | | | | | |---------------|----------------|---------------------------------------|---------------------------------------|------|-----|-----|-----|------| | JEDEC | Standard | Description | | | 80 | 90 | 12 | Unit | | tavav | twc | Write Cycle Tim | ie | Min. | 80 | 90 | 120 | ns | | tavwl | tas | Address Setup | Time | Min. | 0 | 0 | 0 | ns | | | taso | Address Setup<br>Toggle Bit Pollin | Time to OE Low During | Min. | 12 | 15 | 15 | ns | | twlax | <b>t</b> AH | Address Hold T | ime | Min. | 45 | 45 | 50 | ns | | _ | <b>t</b> aht | Address Hold T<br>During Toggle E | ime from CE or OE High<br>Bit Polling | Min. | 0 | 0 | 0 | ns | | <b>t</b> dvwh | tos | Data Setup Tim | е | Min. | 30 | 35 | 50 | ns | | twhox | tон | Data Hold Time | | Min. | 0 | 0 | 0 | ns | | | 4 | Output Enable | Read | Min. | 0 | 0 | 0 | ns | | _ | <b>t</b> oeh | Hold Time | Toggle and Data Polling | Min. | 10 | 10 | 10 | ns | | _ | <b>t</b> CEPH | CE High During | Toggle Bit Polling | Min. | 20 | 20 | 20 | ns | | _ | tоерн | OE High During | Toggle Bit Polling | Min. | 20 | 20 | 20 | ns | | <b>t</b> GHWL | <b>t</b> GHWL | Read Recover | Γime Before Write | Min. | 0 | 0 | 0 | ns | | <b>t</b> GHEL | <b>t</b> GHEL | Read Recover | Γime Before Write | Min. | 0 | 0 | 0 | ns | | <b>t</b> ELWL | tcs | CE Setup Time | CE Setup Time | | 0 | 0 | 0 | ns | | <b>t</b> WLEL | tws | WE Setup Time | , | Min. | 0 | 0 | 0 | ns | | twheh | tсн | CE Hold Time | | Min. | 0 | 0 | 0 | ns | | <b>t</b> EHWH | twн | WE Hold Time | | Min. | 0 | 0 | 0 | ns | | twlwh | twp | Write Pulse Wid | łth | Min. | 35 | 35 | 50 | ns | | <b>t</b> ELEH | <b>t</b> CP | CE Pulse Width | | Min. | 35 | 35 | 50 | ns | | twhwl | <b>t</b> wph | Write Pulse Wid | th High | Min. | 25 | 30 | 30 | ns | | <b>t</b> ehel | tсрн | CE Pulse Width | High | Min. | 25 | 30 | 30 | ns | | twnwh1 | twhwh1 | Byte Programm | ing Operation | Тур. | 8 | 8 | 8 | μs | | twhwh2 | <b>t</b> whwh2 | Sector Erase Operation (Note 1) | | Тур. | 1 | 1 | 1 | s | | _ | tvcs | Vcc Setup Time | | Min. | 50 | 50 | 50 | μs | | _ | tvidr | Rise Time to V <sub>ID</sub> (Note 2) | | Min. | 500 | 500 | 500 | ns | | _ | tvaccr | Rise Time to V <sub>ID</sub> (Note 2) | | Min. | 500 | 500 | 500 | ns | | _ | <b>t</b> vlht | Voltage Transition | on Time (Note 2) | Min. | 4 | 4 | 4 | μs | | _ | twpp | Write Pulse Wid | Ith (Note 2) | Min. | 100 | 100 | 100 | μs | | _ | toesp | OE Setup Time | to WE Active (Note 2) | Min. | 4 | 4 | 4 | μs | (Continued) ### (Continued) | Paramete | Parameter symbols | | | 80 | 90 | 12 | Unit | |----------|-------------------|----------------------------------------|------|-----|-----|-----|------| | JEDEC | Standard | Description | | 00 | 90 | 12 | Onit | | _ | tcsp | CE Setup Time to WE Active (Note 2) | Min. | 4 | 4 | 4 | μs | | _ | <b>t</b> RB | Recover Time from RY/BY | Min. | 0 | 0 | 0 | ns | | _ | <b>t</b> RP | RESET Pulse Width | Min. | 500 | 500 | 500 | ns | | _ | <b>t</b> RH | RESET High Level Period before Read | Min. | 200 | 200 | 200 | ns | | _ | <b>t</b> FLQZ | BYTE Switching Low to Output High-Z | Max. | 30 | 30 | 40 | ns | | _ | <b>t</b> FHQV | BYTE Switching High to Output Active | Max. | 80 | 90 | 120 | ns | | _ | <b>t</b> BUSY | Program/Erase Valid to RY/BY Delay | Max. | 90 | 90 | 90 | ns | | _ | <b>t</b> EOE | Delay Time from Embedded Output Enable | Max. | 80 | 90 | 120 | ns | | _ | <b>t</b> TOW | Erase Time-Out Time | Min. | 50 | 50 | 50 | μs | | _ | <b>t</b> spd | Erase Suspend Transition Time | Max. | 20 | 20 | 20 | μs | Notes: 1. This does not include the preprogramming time. 2. This timing is for Sector Group Protection operation. ### **■ ERASE AND PROGRAMMING PERFORMANCE** | Parameter | Limits | | | Unit | Comments | |-----------------------|----------------|----|----------|-------|--------------------------------------------| | raiametei | Min. Typ. Max. | | Comments | | | | Sector Erase Time | _ | 1 | 10 | S | Excludes programming time prior to erasure | | Word Programming Time | _ | 16 | 360 | μs | Excludes system-level | | Byte Programming Time | _ | 8 | 300 | μs | overhead | | Chip Programming Time | _ | _ | 100 | S | Excludes system-level overhead | | Program/Erase Cycle | 100,000 | _ | _ | cycle | _ | ### **■ PIN CAPACITANCE** | Parameter symbol | Parameter description | Test setup | Тур. | Max. | Unit | |------------------|-------------------------|---------------------|------|------|------| | Cin | Input Capacitance | V <sub>IN</sub> = 0 | 6 | 7.5 | pF | | Соит | Output Capacitance | Vоит = 0 | 8.5 | 12 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 8 | 11 | pF | | Сімз | WP/ACC Pin Capacitance | V <sub>IN</sub> = 0 | 21.5 | 22.5 | pF | Note: Test conditions $T_A = 25$ °C, f = 1.0 MHz ### **■ TIMING DIAGRAM** • Key to Switching Waveforms Notes: 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ}_7$ is the output of the complement of the data written to the device. - 4. Dout is the output of the data written to the device. - 5. Figure indicates last two bus cycles out of four bus cycle sequence. - 6. These waveforms are for the ×16 mode. (The addresses differ from ×8 mode.) Figure 6 AC Waveforms for Alternate WE Controlled Program Operations Notes: 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ}_7$ is the output of the complement of the data written to the device. - 4. Dout is the output of the data written to the device. - 5. Figure indicates last two bus cycles out of four bus cycle sequence. - 6. These waveforms are for the ×16 mode. (The addresses differ from ×8 mode.) Figure 7 AC Waveforms for Alternate CE Controlled Program Operations Note: These waveforms are for the ×16 mode. (The addresses differ from ×8 mode.) Figure 8 AC Waveforms for Chip/Sector Erase Operations ### **■ FLOW CHART** # **EMBEDDED ALGORITHMS** Start Write Program Command Sequence (See below) Data Polling Device No Last Address Increment Address Yes **Programming Completed** Program Command Sequence\* (Address/Command): 555h/AAh 2AAh/55h 555h/A0h Program Address/Program Data $^{\star}$ : The sequence is applied for $\times$ 16 mode. The addresses differ from $\times$ 8 mode. Figure 22 Embedded Program™ Algorithm Note: $DQ_7$ is rechecked even if $DQ_5$ = "1" because $DQ_7$ may change simultaneously with $DQ_5$ . Figure 24 Data Polling Algorithm ### **■** ORDERING INFORMATION ### **Standard Products** Fujitsu standard products are available in several packages. The order number is formed by a combination of: | Valid Combinations | | | | | | | | |--------------------|----------|----------|--|--|--|--|--| | MBM29DL321TE/BE | | | | | | | | | MBM29DL322TE/BE | 80<br>90 | TN<br>TR | | | | | | | MBM29DL323TE/BE | 12 | PBT | | | | | | | MBM29DL324TE/BE | | | | | | | | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local Fujitsu sales office to confirm availability of specific valid combinations and to check on newly released combinations. ### ■ PACKAGE DIMENSIONS ## **FUJITSU LIMITED** For further information please contact: ### **Japan** FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku, Tokyo 163-0721, Japan Tel: +81-3-5322-3347 Fax: +81-3-5322-3386 http://edevice.fujitsu.com/ #### North and South America FUJITSU MICROELECTRONICS, INC. 3545 North First Street, San Jose, CA 95134-1804, U.S.A. Tel: +1-408-922-9000 Fax: +1-408-922-9179 Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST) Tel: +1-800-866-8608 Fax: +1-408-922-9179 http://www.fujitsumicro.com/ ### **Europe** FUJITSU MICROELECTRONICS EUROPE GmbH Am Siebenstein 6-10, D-63303 Dreieich-Buchschlag, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://www.fujitsu-fme.com/ #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LTD. #05-08, 151 Lorong Chuan, New Tech Park, Singapore 556741 Tel: +65-281-0770 Fax: +65-281-0220 http://www.fmap.com.sg/ #### Korea FUJITSU MICROELECTRONICS KOREA LTD. 1702 KOSMO TOWER, 1002 Daechi-Dong, Kangnam-Gu, Seoul 135-280 Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 F0101 © FUJITSU LIMITED Printed in Japan All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. The contents of this document may not be reproduced or copied without the permission of FUJITSU LIMITED. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipments, industrial, communications, and measurement equipments, personal or household devices, etc.). #### CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.