## 捷多邦,专业PCB打样工厂,2**SN5495A以SN54LS95B** SN7495A, SN74LS95B

### 4-BIT PARALLEL-ACCESS SHIFT REGISTERS

SDLS128 - MARCH 1974 - REVISED MARCH 1988

| TYPE   | TYPICAL MAXIMUM | TYPICAL           |
|--------|-----------------|-------------------|
| 1/2    | CLOCK FREQUENCY | POWER DISSIPATION |
| ′95A   | 36 MHz          | 195 mW            |
| 'LS95B | 36 MHz          | 65 mW             |

### description

These 4-bit registers feature parallel and serial inputs, parallel outputs, mode control, and two clock inputs. The registers have three modes of operation:

Parallel (broadside) load Shift right (the direction QA toward QD) Shift left (the direction QD toward QA)

Parallel loading is accomplished by applying the four bits of data and taking the mode control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock-2 input. During loading, the entry of serial data is inhibited.

Shift right is accomplished on the high-to-low transition of clock 1 when the mode control is low; shift left is accomplished on the high-to-low transition of clock 2 when the mode control is high by connecting the output of each flip-flop to the parallel input of the previous flip-flop (QD to input C, etc.) and serial data is entered at input D. The clock input may be applied commonly to clock 1 and clock 2 if both modes can be clocked from the same source. Changes at the mode control input should normally be made while both clock inputs are low; however, conditions described in the last three lines of the function table will also ensure that register contents are protected.

SN5495A, SN54LS95B . . . J OR W PACKAGE SN7495A . . . N PACKAGE SN74LS95B . . . D OR N PACKAGE (TOP VIEW)



SN54LS95B . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### **FUNCTION TABLE**

|         | INPUTS |       |        |     |                  |       |   |                 |                 | PUTS            |                 |
|---------|--------|-------|--------|-----|------------------|-------|---|-----------------|-----------------|-----------------|-----------------|
| MODE    | CLO    | CKS   | CERIAL |     | PAR              | ALLEL |   | T 0.            | 0-              | 00              | $\alpha_{D}$    |
| CONTROL | 2 (L)  | 1 (R) | SERIAL | Α   | В                | С     | D | QA              | σB              | αc              | <b>α</b> υ      |
| н       | н      | Х     | Х      | Х   | Х                | Х     | × | QAO             | QBO             | QC0             | α <sub>DO</sub> |
| н       | +      | X     | X      | a   | b                | С     | d | а               | b               | С               | d               |
| H       | 1      | X     | ×      | QBt | Q <sub>C</sub> † | QDt   | d | Q <sub>Bn</sub> | acn             | Q <sub>Dn</sub> | d               |
| L       | L      | н     | ×      | x   | X                | X     | X | QAO             | Q <sub>BO</sub> | QC0             | $\sigma_{DO}$   |
| L       | X      | 4     | н      | X   | X                | X     | X | H               | QAn             | QBn             | $a_{Cn}$        |
| L       | х      | 1     | L      | Х   | X                | X     | X | L               | $Q_{An}$        | $Q_{Bn}$        | $\alpha_{Cn}$   |
| †       | L      | L     | ×      | X   | X                | X     | X | QAO             | $Q_{BO}$        | $a_{CO}$        | $\sigma_{DO}$   |
| 4       | L      | L     | ×      | X   | X                | X     | х | QAO             | Q <sub>BO</sub> | QC0             | $\sigma_{DO}$   |
| 4       | L      | н     | X      | X   | х                | ×     | X | QAO             | Q <sub>BO</sub> | $a_{C0}$        | $\sigma_{DO}$   |
| 1       | н      | L     | ×      | ×   | X                | X     | × | QAO             | $Q_{BO}$        | $\sigma_{CO}$   | $\sigma_{DO}$   |
| 1       | н      | н     | ×      | ×   | X                | X     | X | QAO             | QBO             | $a_{CO}$        | $a_{DO}$        |

 $^{\dagger}$ Shifting left requires external connection of  $\Omega_B$  to A,  $\Omega_C$  to B, and  $\Omega_D$  to C. Serial data is entered at input D.

H = high level (steady state), L = low level (steady state),  $\vec{X}$  = irrelevant (any input, including transitions)

1 = transition from high to low level, 1 = transition from low to high level

a, b, c, d = the level of steady-state input at inputs A, B, C, or D, respectively.

QAO, QBO, QCO, QDO = the level of QA, QB, QC, or QD, respectively, before the indicated steady-state input conditions were established.

QAn, QBn, QCn, QDn = the level of QA, QB, QC, or QD, respectively, before the most-recent 1 transition of the clock.



SDLS128 - MARCH 1974 - REVISED MARCH 1988

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages.

### logic diagram (positive logic)



SDLS128 - MARCH 1974 - REVISED MARCH 1988

## schematics of inputs and outputs





CO TO THE PROPERTY OF CLOCK AND MODE CONTROL INPUTS

VCC TO TO THE PROPERTY OF THE PROPERTY O





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

|                                              | SN54' | SN54LS'     | SN74' | SN74LS' | UNIT |
|----------------------------------------------|-------|-------------|-------|---------|------|
| Supply voltage, V <sub>CC</sub> (see Note 1) | 7     | 7           | 7     | 7       | V    |
| Input voltage                                | 5.5   | 7           | 5.5   | 7       | V    |
| Interemitter voltage (see Note 2)            | 5.5   |             | 5.5   |         | V    |
| Operating free-air temperature range         | - 55  | - 55 to 125 |       | to 70   | °C   |
| Storge temperature range                     | - 65  | - 65 to 150 |       |         | °C   |

NOTES: 1. Voltage values, except interemitter voltage, are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple-emitter input transistor. This rating applies between the clock-2 input and the mode control input of the '95A.



## SN5495A, SN54LS95B SN7495A, SN74LS95B 4-BIT PARALLEL-ACCESS SHIFT REGISTERS

SDLS128 - MARCH 1974 - REVISED MARCH 1988

### recommended operating conditions

|                                                                          |     | SN5495A |      |      |     | SN7495A |      |  |  |
|--------------------------------------------------------------------------|-----|---------|------|------|-----|---------|------|--|--|
|                                                                          | MIN | NOM     | MAX  | MIN  | NOM | MAX     | UNIT |  |  |
| Supply voltage, VCC                                                      | 4.5 | 5       | 5.5  | 4.75 | 5   | 5.25    | ٧    |  |  |
| High-level output current, IOH                                           |     |         | -800 |      |     | -800    | μΑ   |  |  |
| Low-level output current, IOL                                            |     |         | 16   |      |     | 16      | mA   |  |  |
| Clock frequency, f <sub>clock</sub>                                      | 0   |         | 25   | 0    |     | 25      | MHz  |  |  |
| Width of clock pulse, tw(clock) (See Figure 1)                           | 20  |         |      | 20   |     |         | กร   |  |  |
| Setup time, high-level or low-level data, t <sub>SU</sub> (See Figure 1) | 15  |         |      | 15   |     |         | ns   |  |  |
| Hold time, high-level or low-level data, th (See Figure 1)               | 0   |         |      | 0    |     |         | ns   |  |  |
| Time to enable clock 1, tenable 1 (See Figure 2)                         | 15  |         |      | 15   |     |         | ns   |  |  |
| Time to enable clock 2 (See Figure 2)                                    | 15  |         |      | 15   |     |         | กร   |  |  |
| Time to inhibit clock 1, tinhibit 1 (See Figure 2)                       | 5   |         |      | 5    |     |         | ns   |  |  |
| Time to inhibit clock 2, tinhibit 2 (See Figure 2)                       | 5   |         |      | 5    |     |         | ns   |  |  |
| Operating free-air temperature, TA                                       | 55  |         | 125  | 0    |     | 70      | °C   |  |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|           |                           |                              |                                                      |      | N5495 | A    |      | Α   | UNIT |     |
|-----------|---------------------------|------------------------------|------------------------------------------------------|------|-------|------|------|-----|------|-----|
| PARAMETER |                           | TEST CONDITIONS <sup>†</sup> | MIN                                                  | TYP‡ | MAX   | MIN  | TYP‡ | MAX | UNIT |     |
| VIH       | High-level input volta    | ge                           |                                                      | 2    |       |      | 2    |     |      | V   |
| VIL       | Low-level input voltage   | ge                           |                                                      |      |       | 0.8  |      |     | 0.8  | ٧   |
| VIK       | Input clamp voltage       |                              | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12 mA       |      |       | -1.5 |      |     | -1.5 | V   |
| 1/-       | High land and and         |                              | VCC = MIN, VIH = 2 V,                                | 2.4  | 3.4   |      | 2.4  | 3.4 |      | V   |
| VOH       | High-level output voltage |                              | $V_{1L} = 0.8 \text{ V},  I_{OH} = -800 \mu\text{A}$ | 2.4  | 5.4   |      | 2.4  | 0.1 |      |     |
| VOL       | Low-level output voltage  |                              | V <sub>CC</sub> = MIN, V <sub>1H</sub> = 2 V,        |      |       | 0.4  |      | 0.2 | 0.4  | V   |
|           |                           |                              | V <sub>1L</sub> = 0.8 V, I <sub>OL</sub> = 16 mA     |      | 0.2   | 0.4  |      | 0.2 | 0.4  | \ \ |
| 4         | Input current at          |                              | Vcc = MAX, V <sub>1</sub> = 5.5 V                    |      |       | 1    |      |     | 1    | mA  |
| **        | maximum input volta       | ge                           |                                                      |      |       |      |      |     |      | ļ   |
|           | High-level Serial, A,     | Serial, A, B, C, D,          |                                                      |      |       | 40   | ļ    |     | 40   |     |
| ЧH        | input current             | Clock 1 or 2                 | $V_{CC} = MAX, V_1 = 2.4 V$                          |      |       |      |      |     |      | μΑ  |
|           | input current             | Mode control                 |                                                      | ļ    |       | 80   |      |     | 80   |     |
|           | Low-level                 | Serial, A, B, C, D,          |                                                      |      |       | -1.6 |      |     | 1.6  |     |
| hL.       |                           | Clock 1 or 2                 | $V_{CC} = MAX, V_1 = 0.4 V$                          |      |       | -1.0 |      |     |      | mA  |
|           | input current             | Mode control                 | 1                                                    |      |       | -3.2 |      |     | -3.2 | 1   |
| los       | Short-circuit output of   | current§                     | V <sub>CC</sub> = MAX                                | -18  |       | -57  | -18  |     | -57  | mA  |
| Icc       | Supply current            |                              | V <sub>CC</sub> = MAX, See Note 3                    |      | 39    | 63   |      | 39  | 63   | mA  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 3: I<sub>CC</sub> is measured with all outputs and serial input open; A, B, C, and D inputs grounded; mode control at 4.5 V; and a momentary 3 V, then ground, applied to both clock inputs.

## switching characteristics, VCC = 5 V, TA = 25°C

|                  | PARAMETER                                                   |                         | TEST CONDITIONS |    |    | MAX | UNIT |
|------------------|-------------------------------------------------------------|-------------------------|-----------------|----|----|-----|------|
| f <sub>max</sub> | Maximum clock frequency                                     | C <sub>1</sub> = 15 pF, | B. ~ 400.0      | 25 | 36 |     | MHz  |
| tPLH             | Propagation delay time, low-to-high-level output from clock | See Figure 1            | NL = 400 32,    |    | 18 | 27  | ns   |
| tPHL.            | Propagation delay time, high-to-low-level output from clock | See Figure 1            |                 |    | 21 | 32  | ns   |



 $<sup>^{\</sup>ddagger}$  All typical values are at VCC = 5 V, TA = 25 °C.

<sup>§</sup> Not more than one output should be shorted at a time.

## recommended operating conditions

|                                                                          | SI  | SN54LS95B |      |      | SN74LS95B |      |      |  |
|--------------------------------------------------------------------------|-----|-----------|------|------|-----------|------|------|--|
|                                                                          | MIN | NOM       | MAX  | MIN  | NOM       | MAX  | UNIT |  |
| Supply voltage, VCC                                                      | 4.5 | 5         | 5.5  | 4.75 | 5         | 5.25 | V    |  |
| High-level output current, IOH                                           |     |           | -400 |      |           | -400 | μΑ   |  |
| Low-level output current, IOL                                            |     |           | 4    |      |           | 8    | mA   |  |
| Clock frequency, fclock                                                  | 0   |           | 25   | 0    |           | 25   | MHz  |  |
| Width of clock pulse, tw(clock) (see Figure 1)                           | 20  |           |      | 20   |           |      | ns   |  |
| Setup time, high-level or low-level data, t <sub>su</sub> (see Figure 1) | 20  |           |      | 20   |           |      | ns   |  |
| Hold time, high-level or low-level data, th (see Figure 1)               | 20  |           |      | 10   |           |      | ns   |  |
| Time to enable clock 1, tenable 1 (see Figure 2)                         | 20  |           |      | 20   |           |      | ns   |  |
| Time to enable clock 2, tenable 2 (see Figure 2)                         | 20  |           |      | 20   |           |      | ns   |  |
| Time to inhibit clock 1, tinhibit 1 (see Figure 2)                       | 20  |           |      | 20   |           |      | ns   |  |
| Time to inhibit clock 2, tinhibit 2 (see Figure 2)                       | 20  |           |      | 20   |           |      | ns   |  |
| Operating free-air temperature, TA                                       | -55 |           | 125  | 0    |           | 70   | °c   |  |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      |                                        |                                                                  | TEST CONDITIONS†                                    |     | V54LS9           | 58   | SI      | 5B               | UNIT |             |
|----------------|----------------------------------------|------------------------------------------------------------------|-----------------------------------------------------|-----|------------------|------|---------|------------------|------|-------------|
|                |                                        | TEST CO                                                          |                                                     |     | TYP <sup>‡</sup> | MAX  | MIN     | TYP <sup>‡</sup> | MAX  | UNIT        |
| ViH            | High-level input voltage               |                                                                  |                                                     | 2   |                  |      | 2       |                  |      | ٧           |
| VIL            | Low-level input voltage                |                                                                  |                                                     |     |                  | 0.7  |         |                  | 8.0  | ٧           |
| VIK            | Input clamp voltage                    | V <sub>CC</sub> = MIN,                                           | 1 <sub>1</sub> = -18 mA                             |     |                  | -1.5 |         |                  | -1.5 | V           |
|                | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.5 | 3.4              |      | 2.7     | 3.4              |      | V           |
|                |                                        | V <sub>CC</sub> = MIN,                                           | IOL = 4 mA                                          |     | 0.25             | 0.4  |         | 0.25             | 0.4  |             |
| VOL            | Low-level output voltage               | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max  | 1 <sub>OL</sub> = 8 mA                              |     |                  |      |         | 0.35             | 0.5  | Ľ           |
| l <sub>l</sub> | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 7 V                                |     |                  | 0.1  |         |                  | 0.1  | mA          |
| ЧН             | High-level input current               | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 2.7 V                              |     |                  | 20   |         |                  | 20   | μА          |
| IIL            | Low-level input current                | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 0.4 V                              |     |                  | -0.4 |         |                  | -0.4 | <del></del> |
| los            | Short-circuit output current \$        | V <sub>CC</sub> = MAX                                            | ·                                                   | -20 |                  | -100 | 20      |                  | -100 | mA          |
| Icc            | Supply current                         | V <sub>CC</sub> = MAX,                                           | See Note 3                                          |     | 13               | 21   | <u></u> | 13               | 21   | mA          |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER                                                         | TEST CONDITIONS                                                  | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> Maximum clock frequency                          | $C_1 = 15 \text{ pF}$ , $R_1 = 2 \text{ k}\Omega$ ,              | 25  | 36  |     | MHz  |
| tpl H Propagation delay time, low-to-high-level output from clock | $C_L = 15  \text{pF},  R_L = 2  \text{k}\Omega,$<br>See Figure 1 |     | 18  | 27  | ns   |
| tpht Propagation delay time, high-to-low-level output from clock  | See rigure r                                                     |     | 21  | 32  | ns   |



<sup>&</sup>lt;sup>‡</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25 °C.

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 3: ICC is measured with all outputs and serial input open; A, B, C, and D inputs grounded; mode control at 4.5 V; and a momentary 3 V, then ground, applied to both clock inputs.

### SDLS128 - MARCH 1974 - REVISED MARCH 1988

### PARAMETER MEASUREMENT INFORMATION



#### LOAD CIRCUIT



- NOTES: A. Input pulses are supplied by a generator having the following characteristics:  $t_f \le 10$  ns,  $t_f \le 10$  ns, and  $Z_{out} \approx 50 \Omega$ . For the data pulse generator, PRR = 500 kHz; for the clock pulse generator, PRR = 1 MHz. When testing  $f_{max}$ , vary PRR. For '95A,  $t_{w(data)} \ge 20$ ns,  $t_{w(clock)} \ge 15$  ns. For 'LS95B,  $t_{w(data)} \ge 20$  ns,  $t_{w(clock)} \ge 15$  ns.
  - B. C<sub>L</sub> includes probe and jig capacitance.
  - C. All diodes are 1N3064 equivalent.
  - D. For '95A,  $V_{ref} = 1.5 \text{ V}$ ; for 'LS95B,  $V_{ref} = 1.3 \text{ V}$ .

VOLTAGE WAVEFORMS
FIGURE 1-SWITCHING TIMES



## PARAMETER MEASUREMENT INFORMATION



NOTES: A. Input is at a low level.

B. For '95A,  $V_{ref} = 1.5 \text{ V}$ ; for 'LS958,  $V_{ref} = 1.3 \text{ V}$ .

VOLTAGE WAVEFORMS
FIGURE 2-CLOCK ENABLE/INHIBIT TIMES



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated