# Very Low Power/Voltage CMOS SRAM 2M X 8 bit # BS62LV1603 #### **■ FEATURES** - Vcc operation voltage: 2.7V ~ 3.6V - Very low power consumption : Vcc = 3.0V C-grade: 45mA (@55ns) operating current I -grade: 46mA (@55ns) operating current C-grade: 36mA (@70ns) operating current I -grade: 37mA (@70ns) operating current 3.0uA (Typ.) CMOS standby current · High speed access time : -55 55ns -70 70ns - · Automatic power down when chip is deselected - Three state outputs and TTL compatible - Fully static operation - Data retention supply voltage as low as 1.5V - Easy expansion with CE1, CE2 and OE options ### **■ GENERAL DESCRIPTION** The BS62LV1603 is a high performance, very low power CMOS Static Random Access Memory organized as 2048K words by 8 bits and operates from a range of 2.7V to 3.6V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed and low power features with a typical CMOS standby current of 3.0uA at 3.0V/25°C and maximum access time of 55ns at 3.0V/85°C. Easy memory expansion is provided by an active LOW chip enable (CE1) , an active HIGH chip enable (CE2) and active LOW output enable (OE) and three-state output drivers. The BS62LV1603 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The BS62LV1603 is available in 48B BGA and 44L TSOP2 packages. ### **■ PRODUCT FAMILY** | | | | | POWER DI | POWER DISSIPATION | | | | |--------------|--------------------------|---------------|------------------------------------|--------------------------|-------------------------|----------------|-------------|--| | PRODUCT | OPERATING<br>TEMPERATURE | Vcc<br>RANGE | SPEED (ns) | STANDBY<br>(ICCSB1, Max) | Operating<br>(Icc, Max) | | PKG TYPE | | | FAMILY | TEMPERATURE | | 55ns : 3.0~3.6V<br>70ns : 2.7~3.6V | Vcc=3V | Vcc=3V<br>55ns | Vcc=3V<br>70ns | | | | BS62LV1603EC | +0°C to +70°C | 271/ 261/ | 55 / 70 | 404 | 45mA | 36mA | TSOP2-44 | | | BS62LV1603FC | +0 - C 10 +70 - C | 2.7 V ~ 3.0 V | 55770 | 10uA | 43IIIA | SomA | BGA-48-0912 | | | BS62LV1603EI | 400C to 1950C | 2.7V ~ 3.6V | 55 / 70 | 204 | 101 | 07 4 | TSOP2-44 | | | BS62LV1603FI | -40°C to +85°C | | 55 / /0 | 20uA | 46mA | 37mA | BGA-48-0912 | | ### **■ PIN CONFIGURATIONS** ### **■ FUNCTIONAL BLOCK DIAGRAM** Brilliance Semiconductor, Inc. reserves the right to modify document contents without notice. ### **■ PIN DESCRIPTIONS** | Name | Function | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A20 Address Input | These 21 address inputs select one of the 2048K x 8-bit words in the RAM | | CE1 Chip Enable 1 Input<br>CE2 Chip Enable 2 Input | CE1 is active LOW and CE2 is active HIGH. Both chip enables must be active when data read from or write to the device. If either chip enable is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high impedance state when the device is deselected. | | WE Write Enable Input | The write enable input is active LOW and controls read and write operations. With the chip selected, when $\overline{WE}$ is HIGH and $\overline{OE}$ is LOW, output data will be present on the DQ pins; when $\overline{WE}$ is LOW, the data present on the DQ pins will be written into the selected memory location. | | OE Output Enable Input | The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when $\overline{\text{OE}}$ is inactive. | | DQ0-DQ7 Data Input/Output<br>Ports | These 8 bi-directional ports are used to read data from or write data into the RAM. | | Vcc | Power Supply | | Gnd | Ground | # **■ TRUTH TABLE** | MODE | WE | CE1 | CE2 | ŌĒ | I/O OPERATION | Vcc CURRENT | |-----------------|----|-----|-----|----|---------------|-----------------| | Not selected | Χ | Н | Χ | Χ | High 7 | 1 1 | | (Power Down) | Χ | Х | L | Х | High Z | ICCSB, ICCSB1 | | Output Disabled | Н | L | Н | Н | High Z | Icc | | Read | Н | L | Н | L | Dout | Icc | | Write | L | L | Н | Х | DIN | I <sub>cc</sub> | ### ■ ABSOLUTE MAXIMUM RATINGS(1) | SYMBOL | PARAMETER | RATING | UNITS | |--------|-----------------------------------------|--------------------|-------| | V TERM | Terminal Voltage with<br>Respect to GND | -0.5 to<br>Vcc+0.5 | V | | T BIAS | Temperature Under Bias | -40 to +85 | °C | | T stg | Storage Temperature | -60 to +150 | °C | | Рт | Power Dissipation | 1.0 | W | | I OUT | DC Output Current | 20 | mA | <sup>1.</sup> Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **■ OPERATING RANGE** | RANGE | AMBIENT<br>TEMPERATURE | Vcc | |------------|------------------------|-------------| | Commercial | 0 ° C to +70 ° C | 2.7V ~ 3.6V | | Industrial | -40 ° C to +85 ° C | 2.7V ~ 3.6V | # ■ CAPACITANCE (1) (TA = 25°C, f = 1.0 MHz) | SYMBOL | PARAMETER | CONDITIONS | MAX. | UNIT | |--------|-----------------------------|------------|------|------| | CIN | Input<br>Capacitance | VIN=0V | 10 | pF | | CDQ | Input/Output<br>Capacitance | VI/O=0V | 12 | pF | <sup>1.</sup> This parameter is guaranteed and not 100% tested. # **BS62LV1603** # ■ DC ELECTRICAL CHARACTERISTICS (TA = -40°C to + 85°C) | PARAMETER<br>NAME | PARAMETER | TEST CONDITIONS | | | <b>TYP.</b> (1) | MAX. | UNITS | |-----------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-----------------|----------|-------| | VIL | Guaranteed Input Low Voltage <sup>(3)</sup> | | Vcc=3V | -0.5 | | 0.8 | V | | ViH | Guaranteed Input High Voltage <sup>(3)</sup> | Vcc=3V | | | | Vcc+0.3 | ٧ | | liL | Input Leakage Current | Vcc = Max, V <sub>IN</sub> = 0V to Vcc | | | | 1 | uA | | llo | Output Leakage Current | Vcc = Max, $\overline{CE1}$ = V <sub>IH</sub> or CE2 = \ $\overline{OE}$ = V <sub>IH</sub> , V <sub>IO</sub> = 0V to Vcc | | | 1 | uA | | | Vol | Output Low Voltage | Vcc = Max, IoL = 2mA | Vcc = Max, IoL = 2mA | | | 0.4 | V | | Vон | Output High Voltage | Vcc = Min, IoH = -1mA | Vcc=3V | 2.4 | | | V | | Icc <sup>(4)</sup> | Operating Power Supply Current | $\overline{\text{CE1}} = V_{\text{IL}}, \text{ CE2} = V_{\text{IH}}$ 55ns $I_{\text{DQ}} = 0\text{mA}, \text{ F} = \text{Fmax}^{(2)}$ 70ns | Vcc=3V | | | 46<br>37 | mA | | ICCSB | Standby Current-TTL | $\overline{CE1} = V_{H} \text{ or } \overline{CE2} = V_{IL} I_{DQ} = 0 \text{mA}$ | Vcc=3V | | | 1.3 | mA | | ICCSB1 <sup>(5)</sup> | Standby Current-CMOS | $\label{eq:central_control_control} \begin{array}{c} \overline{\text{CE1}} \! \ge \! \text{Vcc-0.2V} \text{ or } \text{CE2} \! \le \! 0.2\text{V} \\ V_{\text{IN}} \! \ge \! \text{ Vcc - 0.2V} \text{ or } V_{\text{IN}} \! \le \! 0.2\text{V} \end{array}$ | Vcc=3V | | 3 | 20 | uA | - Typical characteristics are at TA = 25°C. Fmax = 1/t<sub>RC</sub>. These are absolute values with respect to device ground and all overshoots due to system or tester notice are included. - 4. Icc\_Max. is 45mA(@55ns)/36mA(@70ns) during 0~70°C operation. - 5. lccsB1 is 10uA at Vcc=3.0V and Ta=70°C. # ■ DATA RETENTION CHARACTERISTICS (TA = -40 to + 85°C) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | <b>TYP.</b> (1) | MAX. | UNITS | |----------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|-------| | $V_{DR}$ | Vcc for Data Retention | $\begin{array}{ccc} \overline{CE}1 \! \geq & Vcc \text{ - } 0.2V \text{ or } CE2 \ \leq \ 0.2V, \\ V_{\text{IN}} \ \geq & Vcc \text{ - } 0.2V \text{ or } V_{\text{IN}} \ \leq \ 0.2V \end{array}$ | 1.5 | | ı | V | | I <sub>CCDR</sub> <sup>(3)</sup> | Data Retention Current | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | | 1.5 | 5 | uA | | t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | See Petention Waveform | 0 | | | ns | | t <sub>R</sub> | Operation Recovery Time | See Retention Waveform | | | | ns | - 2. $t_{RC}$ = Read Cycle Time - 1. Vcc = 1.5V, T<sub>A</sub> = + 25°C 2. 3. lccDR(Max.) is 2.5uA at T<sub>A</sub>=70°C. # ■ LOW V<sub>CC</sub> DATA RETENTION WAVEFORM (1) ( CE1 Controlled ) # ■ LOW V<sub>CC</sub> DATA RETENTION WAVEFORM (2) ( CE2 Controlled ) # **BS62LV1603** ### ■AC TEST CONDITIONS ### (Test Load and Input/Output Reference) | Input Pulse Levels | Vcc / 0V | |--------------------------------------------|-----------------------------------------| | Input Rise and Fall Times | 1V/ns | | Input and Output<br>Timing Reference Level | 0.5Vcc | | Output Load | $C_L = 30pF+1TTL$<br>$C_L = 100pF+1TTL$ | # **■ KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | |-------------------|----------------------------------------|----------------------------------------------------| | | MUST BE<br>STEADY | MUST BE<br>STEADY | | | MAY CHANGE<br>FROM H TO L | WILL BE<br>CHANGE<br>FROM H TO L | | | MAY CHANGE<br>FROM L TO H | WILL BE<br>CHANGE<br>FROM L TO H | | | DON'T CARE:<br>ANY CHANGE<br>PERMITTED | CHANGE :<br>STATE<br>UNKNOWN | | $\longrightarrow$ | DOES NOT<br>APPLY | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF "STATE | # ■ AC ELECTRICAL CHARACTERISTICS (TA = -40°C to + 85°C) READ CYCLE | JEDEC<br>PARAMETER<br>NAME | PARAMETER<br>NAME | DESCRIPTION | | LE TIME :<br>Vcc=2.7~3.6V<br>TYP. | | Vo | E TIME<br>c=3.0~3.0<br>TYP. | - | UNIT | |----------------------------|------------------------|------------------------------------|----|-----------------------------------|----|----|-----------------------------|----|------| | t | t <sub>rc</sub> | Read Cycle Time | 70 | 1 | | 55 | 1 | | ns | | t | t <sub>AA</sub> | Address Access Time | | 1 | 70 | - | 1 | 55 | ns | | t <sub>E1LQV</sub> | t <sub>ACS1</sub> | Chip Select Access Time (CE1) | | 1 | 70 | | ı | 55 | ns | | t <sub>E2LQV</sub> | t <sub>ACS2</sub> | Chip Select Access Time (CE2) | | 1 | 70 | - | ı | 55 | ns | | t <sub>GLQV</sub> | t <sub>oe</sub> | Output Enable to Output Valid | | 1 | 35 | - | ı | 30 | ns | | t <sub>elqx</sub> | t <sub>cLZ</sub> | Chip Select to Output Low Z | 10 | 1 | | 10 | - | - | ns | | <b>t</b> <sub>GLQX</sub> | t <sub>oLZ</sub> | Output Enable to Output in Low Z | 10 | 1 | | 10 | 1 | | ns | | <b>t</b> <sub>ehQZ</sub> | t <sub>cHZ</sub> | Chip Deselect to Output in High Z | | 1 | 35 | - | 1 | 30 | ns | | <b>t</b> <sub>GHQZ</sub> | t <sub>onz</sub> | Output Disable to Output in High Z | | 1 | 30 | | - | 25 | ns | | t <sub>axox</sub> | <b>t</b> <sub>он</sub> | Data Hold from Address Change | 10 | | | 10 | | | ns | # ■ SWITCHING WAVEFORMS (READ CYCLE) - 1. WE is high in read Cycle. - 2. Device is continuously selected when $\overline{CE1}$ = $V_{IL}$ and CE2 = $V_{IH}$ . 3. Address valid prior to or coincident with $\overline{CE1}$ transition low and CE2 transition high. - 5. The parameter is guaranteed but not 100% tested. # ■ AC ELECTRICAL CHARACTERISTICS (TA = -40°C to + 85°C) WRITE CYCLE | JEDEC<br>PARAMETER<br>NAME | PARAMETER<br>NAME | DESCRIPTION | V | E TIME :<br>cc=2.7~3.0<br>TYP. | 6V | Vo | E TIME :<br>c=3.0~3.6<br>TYP. | SV | UNIT | |----------------------------|-------------------|------------------------------------|----|--------------------------------|----|----|-------------------------------|----|------| | t <sub>avax</sub> | t <sub>wc</sub> | Write Cycle Time | 70 | | | 55 | | | ns | | t <sub>e1LWH</sub> | t <sub>cw</sub> | Chip Select to End of Write | 70 | | | 55 | | | ns | | t <sub>avw</sub> | t <sub>as</sub> | Address Set up Time | 0 | | | 0 | | | ns | | t <sub>avwh</sub> | t <sub>aw</sub> | Address Valid to End of Write | 70 | | | 55 | | | ns | | t <sub>wLwH</sub> | t <sub>wP</sub> | Write Pulse Width | 35 | | | 30 | | | ns | | t <sub>whax</sub> | t <sub>wR</sub> | Write Recovery Time (CE2, CE1, WE) | 0 | | | 0 | | | ns | | t <sub>wLoz</sub> | t <sub>whz</sub> | Write to Output in High Z | | | 30 | | | 25 | ns | | t <sub>DVWH</sub> | t <sub>DW</sub> | Data to Write Time Overlap | 30 | | | 25 | | | ns | | t <sub>whox</sub> | t <sub>DH</sub> | Data Hold from Write Time | 0 | | | 0 | | | ns | | t <sub>GHOZ</sub> | t <sub>oHZ</sub> | Output Disable to Output in High Z | 1 | | 30 | - | | 25 | ns | | t <sub>whqx</sub> | t <sub>ow</sub> | End of Write to Output Active | 5 | | | 5 | | | ns | # ■ SWITCHING WAVEFORMS (WRITE CYCLE) # WRITE CYCLE2 (1,6) #### NOTES: - 1. WE must be high during address transitions. - 2. The internal write time of the memory is defined by the overlap of CE2, CE1 and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. - 3. Two is measured from the earlier of CE2 going low, or $\overline{\text{CE1}}$ or $\overline{\text{WE}}$ going high at the end of write cycle. - 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 5. If the CE2 high transition or CE1 low transition occurs simultaneously with the WE low transitions or after the WE transition, output remain in a high impedance state. - 6. $\overline{OE}$ is continuously low ( $\overline{OE}$ = $V_{IL}$ ). - 7. $\ensuremath{\mathsf{Dout}}$ is the same phase of write data of this write cycle. - 8. Dout is the read data of next address. - 9. If CE2 is high or $\overline{\text{CE1}}$ is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 10. The parameter is guaranteed but not 100% tested. - 11. Tcw is measured from the later of CE2 going high or CE1 going low to the end of write. ### **■ ORDERING INFORMATION** Note BSI (Brilliance Semiconductor Inc.) assumes no responsibility for the application or use of any product or circuit described herein. BSI does not authorize its products for use as critical components in any application in which the failure of the BSI product may be expected to result in significant injury or death, including life-support systems and critical medical instruments. # ■ PACKAGE DIMENSIONS | UNIT | INCH | MM | |------|---------------|-------------| | Α | 0.0433± 0.004 | 1.10± 0.10 | | A1 | 0.004± 0.002 | 0.10± 0.05 | | A2 | 0.039± 0.002 | 1.00± 0.05 | | ь | 0.012 ~ 0.018 | 0.30 ~ 0.45 | | bl | 0.012 ~ 0.016 | 0.30 ~ 0.40 | | С | 0.005 ~ 0.008 | 0.12 ~ 0.21 | | c1 | 0.005 ~ 0.006 | 0.12 ~ 0,16 | | D | 0.725± 0.004 | 18.41± 0.10 | | E | 0.400± 0.004 | 10.16± 0.10 | | E1 | 0.463± 0.008 | 11.76± 0.20 | | e | 0.0315± 0.004 | 0.80± 0.10 | | L | 0.0197± 0.004 | 0.50± 0.10 | | Ll | 0.0315± 0.004 | 0.80± 0.10 | | y | 0.004 Max. | 0.1 Max. | | θ | 0, ~ 8. | 0. ~ 8. | | | | | # ■ PACKAGE DIMENSIONS (continued) 48 mini-BGA (9mm x 12mm) - NOTES: 1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS. - 2: PIN#1 DOT MARKING BY LASER OR PAD PRINT. 3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS. | N | D | Е | D1 | E1 | е | |----|------|-----|------|------|------| | 48 | 12.0 | 9.0 | 5.25 | 3.75 | 0.75 |