**Preliminary Specifications** #### **FEATURES:** - MPF + SRAM ComboMemory - SST32HF201: 128K x16 Flash + 64K x16 SRAM - SST32HF202: 128K x16 Flash + 128K x16 SRAM - SST32HF401: 256K x16 Flash + 64K x16 SRAM - SST32HF402: 256K x16 Flash + 128K x16 SRAM - Single 2.7-3.3V Read and Write Operations - **Concurrent Operation** - Read from or write to SRAM while Erase/Program Flash - Superior Reliability - Endurance: 100,000 Cycles (typical) - Greater than 100 years Data Retention - **Low Power Consumption:** - Active Current: 15 mA (typical) for Flash or SRAM Read - Standby Current: 20 µA (typical) - Flexible Erase Capability - Uniform 2 KWord sectors - Uniform 32 KWord size blocks - Fast Read Access Times: - Flash: 70 and 90 ns - SRAM: 70 and 90 ns - Latched Address and Data for Flash - Flash Fast Erase and Word-Program: - Sector-Erase Time: 18 ms (typical) - Block-Erase Time: 18 ms (typical) - Chip-Erase Time: 70 ms (typical) - Word-Program Time: 14 µs (typical) - Chip Rewrite Time: - SST32HF201/202: 2 seconds (typical) SST32HF401/402: 4 seconds (typical) - Flash Automatic Erase and Program Timing - Internal V<sub>PP</sub> Generation - WWW.DZSC.COM Flash End-of-Write Detection - Toggle Bit - Data# Polling - **CMOS I/O Compatibility** - **JEDEC Standard Command Set** - Conforms to Flash pinout - Package Available - 48-ball LFBGA (6mm x 8mm) ### PRODUCT DESCRIPTION The SST32HF20x/40x ComboMemory devices integrate a 128K x16 or 256K x16 CMOS flash memory bank with a 64K x16 or 128K x16 CMOS SRAM memory bank in a Multi-Chip Package (MCP), manufactured with SST's proprietary, high performance SuperFlash technology. Featuring high performance Word-Program, the flash memory bank provides a maximum Word-Program time of 14 µsec. The entire flash memory bank can be erased and programmed word-by-word in typically 2 seconds for the SST32HF201/202 and 4 seconds for the SST32HF401/ 402, when using interface features such as Toggle Bit or Data# Polling to indicate the completion of Program operation. To protect against inadvertent flash write, the SST32HF20x/40x devices contain on-chip hardware and software data protection schemes. The SST32HF20x/40x devices offer a guaranteed endurance of 10,000 cycles. Data retention is rated at greater than 100 years. The SST32HF20x/40x devices consist of two independent memory banks with respective bank enable signals. The Flash and SRAM memory banks are superimposed in the same memory address space. Both memory banks share common address lines, data lines, WE# and OE#. The memory bank selection is done by memory bank enable signals. The SRAM bank enable signal, BES# selects the SRAM bank. The flash memory bank enable signal, BEF# selects the flash memory bank. The WE# signal has to be used with Software Data Protection (SDP) command sequence when controlling the Erase and Program operations in the flash memory bank. The SDP command sequence protects the data stored in the flash memory bank from accidental alteration. The SST32HF20x/40x provide the added functionality of being able to simultaneously read from or write to the SRAM bank while erasing or programming in the flash memory bank. The SRAM memory bank can be read or written while the flash memory bank performs Sector-Erase, Bank-Erase, or Word-Program concurrently. All flash memory Erase and Program operations will automatically latch the input address and data signals and complete the operation in background without further input stimulus requirement. Once the internally controlled Erase or Program cycle in the flash bank has commenced, the SRAM bank can be accessed for Read or Write. The SST32HF20x/40x devices are suited for applications that use both flash memory and SRAM memory to store code or data. For systems requiring low power and small form factor, the SST32HF20x/40x devices significantly improve performance and reliability, while lowering power **Preliminary Specifications** consumption, when compared with multiple chip solutions. The SST32HF20x/40x inherently use less energy during erase and program than alternative flash technologies. The total energy consumed is a function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. The SuperFlash technology provides fixed Erase and Program times, independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles. ### **Device Operation** The ComboMemory uses BES# and BEF# to control operation of either the SRAM or the flash memory bank. When BES# is low, the SRAM Bank is activated for Read and Write operation. When BEF# is low the flash bank is activated for Read, Program or Erase operation. BES# and BEF# cannot be at low level at the same time. If BES# and BEF# are both asserted to low level bus contention will result and the device may suffer permanent damage. All address, data, and control lines are shared by SRAM Bank and flash bank which minimizes power consumption and loading. The device goes into standby when both bank enables are high. ### **SRAM Operation** With BES# low and BEF# high, the SST32HF201/401 operate as 64K x16 CMOS SRAM, and the SST32HF202/402 operates as 128K x16 CMOS SRAM, with fully static operation requiring no external clocks or timing strobes. The SST32HF201/401 SRAM is mapped into the first 64 KWord address space of the device, and the SST32HF202/402 SRAM is mapped into the first 128 KWord address space. When BES# and BEF# are high, both memory banks are deselected and the device enters standby mode. Read and Write cycle times are equal. The control signals UBS# and LBS# provide access to the upper data byte and lower data byte. See Table 3 for SRAM read and write data byte control modes of operation. #### **SRAM Read** The SRAM Read operation of the SST32HF20x/40x is controlled by OE# and BES#, both have to be low with WE# high for the system to obtain data from the outputs. BES# is used for SRAM bank selection. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. See Figure 2 for the Read cycle timing diagram. #### SRAM Write The SRAM Write operation of the SST32HF20x/40x is controlled by WE# and BES#, both have to be low for the system to write to the SRAM. During the Word-Write operation, the addresses and data are referenced to the rising edge of either BES# or WE#, whichever occurs first. The write time is measured from the last falling edge to the first rising edge of BES# or WE#. See Figures 3 and 4 for the Write cycle timing diagrams. ### **Flash Operation** With BEF# active, the SST32HF201/202 operate as 128K x16 flash memory and the SST32HF401/402 operates as 256K x16 flash memory. The flash memory bank is read using the common address lines, data lines, WE# and OE#. Erase and Program operations are initiated with the JEDEC standard SDP command sequences. Address and data are latched during the SDP commands and during the internally timed Erase and Program operations. #### Flash Read The Read operation of the SST32HF20x/40x devices is controlled by BEF# and OE#. Both have to be low, with WE# high, for the system to obtain data from the outputs. BEF# is used for flash memory bank selection. When BEF# and BES# are high, both banks are deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. Refer to Figure 5 for further details. ### Flash Erase/Program Operation SDP commands are used to initiate the flash memory bank Program and Erase operations of the SST32HF20x/40x. SDP commands are loaded to the flash memory bank using standard microprocessor write sequences. A command is loaded by asserting WE# low while keeping BEF# low and OE# high. The address is latched on the falling edge of WE# or BEF#, whichever occurs last. The data is latched on the rising edge of WE# or BEF#, whichever occurs first. ## Flash Word-Program Operation The flash memory bank of the SST32HF20x/40x devices is programmed on a word-by-word basis. Before Program operations, the memory must be erased first. The Program **Preliminary Specifications** operation consists of three steps. The first step is the threebyte load sequence for Software Data Protection. The second step is to load word address and word data. During the Word-Program operation, the addresses are latched on the falling edge of either BEF# or WE#, whichever occurs last. The data is latched on the rising edge of either BEF# or WE#, whichever occurs first. The third step is the internal Program operation which is initiated after the rising edge of the fourth WE# or BEF#, whichever occurs first. The Program operation, once initiated, will be completed, within 20 us. See Figures 6 and 7 for WE# and BEF# controlled Program operation timing diagrams and Figure 17 for flowcharts. During the Program operation, the only valid flash Read operations are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any SDP commands loaded during the internal Program operation will be ignored. ### Flash Sector/Block-Erase Operation The Flash Sector/Block-Erase operation allows the system to erase the device on a sector-by-sector (or block-byblock) basis. The SST32HF20x/40x offer both Sector-Erase and Block-Erase mode. The sector architecture is based on uniform sector size of 2 KWord. The Block-Erase mode is based on uniform block size of 32 KWord. The Sector-Erase operation is initiated by executing a six-byte command sequence with Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The address lines $A_{16}$ - $A_{11}$ , for SST32HF201/202, and $A_{17}$ - $A_{11}$ , for SST32HF401/402, are used to determine the sector address. The Block-Erase operation is initiated by executing a six-byte command sequence with Block-Erase command (50H) and block address (BA) in the last bus cycle. The address lines A<sub>16</sub>-A<sub>15</sub>, for SST32HF201/202, and A<sub>17</sub>-A<sub>15</sub>, for SST32HF401/402, are used to determine the block address. The sector or block address is latched on the falling edge of the sixth WE# pulse, while the command (30H or 50H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse. The End-of-Erase operation can be determined using either Data# Polling or Toggle Bit methods. See Figures 11 and 12 for timing waveforms. Any commands issued during the Sector- or Block-Erase operation are ignored. ### Flash Chip-Erase Operation The SST32HF20x/40x provide a Chip-Erase operation, which allows the user to erase the entire memory array to the "1" state. This is useful when the entire device must be quickly erased. The Chip-Erase operation is initiated by executing a sixbyte command sequence with Chip-Erase command (10H) at address 5555H in the last byte sequence. The Erase operation begins with the rising edge of the sixth WE# or CE#, whichever occurs first. During the Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 4 for the command sequence, Figure 9 for timing diagram, and Figure 20 for the flowchart. Any commands issued during the Chip-Erase operation are ignored. ### **Write Operation Status Detection** The SST32HF20x/40x provide two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling (DQ7) and Toggle Bit (DQ6). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the internal Program or Erase operation. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either $DQ_7$ or $DQ_6$ . In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ### Flash Data# Polling (DQ<sub>7</sub>) When the SST32HF20x/40x flash memory banks are in the internal Program operation, any attempt to read DQ<sub>7</sub> will produce the complement of the true data. Once the Program operation is completed, DQ7 will produce true data. Note that even though DQ7 may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles, after an interval of 1 µs. During internal Erase operation, any attempt to read DQ7 will produce a '0'. Once the internal Erase operation is completed, DQ7 will produce a '1'. The Data# Polling is valid after the rising edge of the fourth WE# (or BEF#) pulse for Program operation. For Sector- or Block-Erase, the Data# Polling is valid after the rising edge of the sixth WE# (or BEF#) pulse. See Figure 8 for Data# Polling timing diagram and Figure 18 for a flowchart. **Preliminary Specifications** ### Flash Toggle Bit (DQ<sub>6</sub>) During the internal Program or Erase operation, any consecutive attempts to read $DQ_6$ will produce alternating '1's and '0's, i.e., toggling between 1 and 0. When the internal Program or Erase operation is completed, the toggling will stop. The flash memory bank is then ready for the next operation. The Toggle Bit is valid after the rising edge of the fourth WE# (or BEF#) pulse for Program operation. For Sector- or Bank-Erase, the Toggle Bit is valid after the rising edge of the sixth WE# (or BEF#) pulse. See Figure 9 for Toggle Bit timing diagram and Figure 18 for a flowchart. ### **Flash Memory Data Protection** The SST32HF20x/40x flash memory bank provides both hardware and software features to protect nonvolatile data from inadvertent writes. #### Flash Hardware Data Protection Noise/Glitch Protection: A WE# or BEF# pulse of less than 5 ns will not initiate a Write cycle. $V_{DD}$ Power Up/Down Detection: The Write operation is inhibited when $V_{DD}$ is less than 1.5V. <u>Write Inhibit Mode:</u> Forcing OE# low, BEF# high, or WE# high will inhibit the Flash Write operation. This prevents inadvertent writes during power-up or power-down. ### Flash Software Data Protection (SDP) The SST32HF20x/40x provide the JEDEC approved software data protection scheme for all flash memory bank data alteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of a series of three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six-byte load sequence. The SST32HF20x/40x devices are shipped with the software data protection permanently enabled. See Table 4 for the specific software command codes. During SDP command sequence, invalid SDP commands will abort the device to the read mode, within Read Cycle Time (T<sub>RC</sub>). #### **Concurrent Read and Write Operations** The SST32HF20x/40x provide the unique benefit of being able to read from or write to SRAM, while simultaneously erasing or programming the Flash. This allows data alteration code to be executed from SRAM, while altering the data in Flash. The following table lists all valid states. #### **CONCURRENT READ/WRITE STATE TABLE** | Flash | SRAM | |---------------|-------| | Program/Erase | Read | | Program/Erase | Write | The device will ignore all SDP commands when an Erase or Program operation is in progress. Note that Product Identification commands use SDP; therefore, these commands will also be ignored while an Erase or Program operation is in progress. #### **Product Identification** The Product Identification mode identifies the devices as the SST32HF20x/40x and manufacturer as SST. This mode may be accessed by software operations only. The hardware device ID Read operation, which is typically used by programmers, cannot be used on this device because of the shared lines between flash and SRAM in the multi-chip package. Therefore, application of high voltage to pin A<sub>9</sub> may damage this device. Users may use the software Product Identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see Tables 3 and 4 for software operation, Figure 13 for the software ID entry and Read timing diagram, and Figure 19 for the ID entry command sequence flowchart. **TABLE 1: PRODUCT IDENTIFICATION** | | Address | Data | |-------------------|---------|-------| | Manufacturer's ID | 0000H | 00BFH | | Device ID | | | | SST32HF201/202 | 0001H | 2789H | | SST32HF401/402 | 0001H | 2780H | T1.0 557 #### **Product Identification Mode Exit/Reset** In order to return to the standard read mode, the Software Product Identification mode must be exited. Exiting is accomplished by issuing the Exit ID command sequence, which returns the device to the Read operation. Please note that the software-reset command is ignored during an internal Program or Erase operation. See Table 4 for software command codes, Figure 14 for timing waveform and Figure 19 for a flowchart. ### **Design Considerations** SST recommends a high frequency 0.1 $\mu$ F ceramic capacitor to be placed as close as possible between V<sub>DD</sub> and V<sub>SS</sub>, e.g., less than 1 cm away from the V<sub>DD</sub> pin of the **Preliminary Specifications** device. Additionally, a low frequency 4.7 µF electrolytic capacitor from V<sub>DD</sub> to V<sub>SS</sub> should be placed within 1 cm of the V<sub>DD</sub> pin. FIGURE 1: PIN ASSIGNMENTS FOR 48-BALL LFBGA **Preliminary Specifications** **TABLE 2: PIN DESCRIPTION** | Symbol | Pin Name | Functions | | | | |----------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A <sub>MS</sub> <sup>1</sup> -A <sub>0</sub> | Address Inputs | To provide flash addresses, $A_{16}$ - $A_0$ for 2M and $A_{17}$ - $A_0$ for 4M. To provide SRAM addresses, $A_{15}$ - $A_0$ for 1M and $A_{16}$ - $A_0$ for 2M. | | | | | DQ <sub>15</sub> -DQ <sub>0</sub> | Data Input/output | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a flash Erase/Program cycle. The outputs are in tri-state when OE# or BES# and BEF# are high. | | | | | BES# | SRAM Memory Bank Enable | To activate the SRAM memory bank when BES# is low. | | | | | BEF# | Flash Memory Bank Enable | To activate the Flash memory bank when BEF# is low. | | | | | OE# | Output Enable | To gate the data output buffers. | | | | | WE# | Write Enable | To control the Write operations. | | | | | $V_{DD}$ | Power Supply | 2.7-3.3V power supply | | | | | Vss | Ground | | | | | | UBS# | Upper Byte Control (SRAM) | To enable DQ <sub>15</sub> -DQ <sub>8</sub> | | | | | LBS# | Lower Byte Control (SRAM) | To enable DQ <sub>7</sub> -DQ <sub>0</sub> | | | | | NC | No Connection | Unconnected Pins | | | | <sup>1.</sup> A<sub>MS</sub> = Most significant address T2.0 557 ### TABLE 3: OPERATION MODES SELECTION | Mode | BES#1 | BEF# <sup>1</sup> | OE# | WE# | UBS# | LBS# | DQ <sub>15</sub> to DQ <sub>8</sub> | DQ <sub>7</sub> to DQ <sub>0</sub> | Address | |-----------------------------------------|-----------------|-------------------|-----------------|-----------------|-----------------|----------|-------------------------------------|-------------------------------------|-----------------------------------------------------------------| | Not Allowed | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>2</sup> | Х | Х | Χ | Х | Х | Х | | Flash | | | | | | | | | | | Read | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | Х | Χ | D <sub>OUT</sub> | D <sub>OUT</sub> | A <sub>IN</sub> | | Program | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | X | Χ | D <sub>IN</sub> | D <sub>IN</sub> | A <sub>IN</sub> | | Erase | Х | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | X | Х | Sector or Block address,<br>XXH for Chip-Erase | | SRAM | | | | | | | | | | | Read | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | D <sub>OUT</sub> | $D_OUT$ | A <sub>IN</sub> | | | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | VIL | $V_{IH}$ | D <sub>OUT</sub> | High Z | A <sub>IN</sub> | | | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | High Z | D <sub>OUT</sub> | A <sub>IN</sub> | | Write | $V_{IL}$ | $V_{IH}$ | Х | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | D <sub>IN</sub> | $D_IN$ | A <sub>IN</sub> | | | $V_{IL}$ | $V_{IH}$ | Х | $V_{IL}$ | VIL | $V_{IH}$ | D <sub>IN</sub> | High Z | A <sub>IN</sub> | | | $V_{IL}$ | $V_{IH}$ | Χ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | High Z | D <sub>IN</sub> | A <sub>IN</sub> | | Standby | $V_{IHC}$ | $V_{IHC}$ | Χ | Χ | Х | Χ | High Z | High Z | X | | Flash Write Inhibit | X | X | $V_{IL}$ | Χ | X | Χ | High Z / D <sub>OUT</sub> | High Z / D <sub>OUT</sub> | X | | | X | X | Х | $V_{IH}$ | X | Χ | High Z / D <sub>OUT</sub> | High Z / D <sub>OUT</sub> | X | | | Χ | $V_{IH}$ | Χ | Χ | X | Χ | High Z / D <sub>OUT</sub> | $High\ Z\ /\ D_{OUT}$ | X | | Output Disable | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | Х | Χ | High Z | High Z | X | | | $V_{IL}$ | $V_{IH}$ | Х | Χ | V <sub>IH</sub> | $V_{IH}$ | High Z | High Z | X | | | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | X | Χ | High Z | High Z | X | | Product Identification<br>Software Mode | V <sub>IH</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | | 's ID (00BFH)<br>ee ID <sup>3</sup> | $A_{MSF}^4$ - $A_1$ = $V_{IL}$ , $A_0$ = $V_{IH}$ (See Table 4) | 1. Do not apply BES#= $V_{IL}$ and BEF#= $V_{IL}$ at the same time - 2. X can be $V_{IL}$ or $V_{IH}$ , but no other value. - 3. Device ID for: SST32HF201/202 = 2789H and SST32HF401/402 = 2780H - 4. A<sub>MS</sub> = Most significant flash address T3.2 557 **Preliminary Specifications** TABLE 4: SOFTWARE COMMAND SEQUENCE | Command<br>Sequence | 1st Bus<br>Write Cycle | | 2nd Bus<br>Write Cycle | | 3rd Bus<br>Write Cycle | | 4th Bus<br>Write Cycle | | 5th Bus<br>Write Cycle | | 6th Bus<br>Write Cycle | | |----------------------------------|------------------------|------|------------------------|------|------------------------|------|------------------------|------|------------------------|------|------------------------------|------| | | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | | Word-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | WA <sup>2</sup> | Data | | | | | | Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sub>X</sub> <sup>3</sup> | 30H | | Block-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | BA <sub>X</sub> <sup>3</sup> | 50H | | Chip-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Software ID Entry <sup>4,5</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | | | | | Software ID Exit | XXH | F0H | | | | | | | | | | | | Software ID Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | | | | | | | T4.1 557 - 1. Address format A<sub>14</sub>-A<sub>0</sub> (Hex),Address A<sub>15</sub> can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value, for the Command sequence. - 2. WA = Program Word address - 3. SA<sub>X</sub> for Sector-Erase; uses A<sub>MS</sub>-A<sub>11</sub> address lines BA<sub>X</sub> for Block-Erase; uses A<sub>MS</sub>-A<sub>15</sub> address lines A<sub>MS</sub> = Most significant address $A_{MS} = A_{16}$ for SST32HF201/202 and $A_{17}$ for SST32HF401/402 - 4. The device does not remain in Software Product ID mode if powered down. - 5. With $A_{MS}$ - $A_1 = 0$ ; SST Manufacturer's ID = 00BFH, is read with $A_0 = 0$ , SST32HF201/202 Device ID = 2789H, is read with $A_0 = 1$ , SST32HF401/402 Device ID = 2780H, is read with $A_0 = 1$ . **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | 20°C to +85°C | |-------------------------------| | 65°C to +125°C | | 0.5V to V <sub>DD</sub> +0.3V | | 2.0V to V <sub>DD</sub> +2.0V | | 1.0W | | 240°C | | 50 mA | | | 1. Outputs shorted for no more than one second. No more than one output shorted at a time. ### **OPERATING RANGE** | Range | Ambient Temp | V <sub>DD</sub> | |------------|----------------|-----------------| | Commercial | 0°C to +70°C | 2.7-3.3V | | Extended | -20°C to +85°C | 2.7-3.3V | ### **AC CONDITIONS OF TEST** | Input Rise/Fall Time 5 ns | |-----------------------------------| | Output Load $C_L = 30 \text{ pF}$ | | See Figures 15 and 16 | **Preliminary Specifications** TABLE 5: DC OPERATING CHARACTERISTICS ( $V_{DD} = V_{DDF}$ and $V_{DDS} = 2.7-3.3V$ ) | | | L | imits | | | |------------------|---------------------------------|----------------------|-------|-------|---------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> | Power Supply Current | | | | Address input=V <sub>IL</sub> /V <sub>IH</sub> , at f=1/T <sub>RC</sub> Min, | | | | | | | V <sub>DD</sub> =V <sub>DD</sub> Max, all DQs open | | | Read | | | | OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> | | | Flash | | 20 | mA | BEF#=V <sub>IL</sub> , BES#=V <sub>IH</sub> | | | SRAM | | 20 | mA | BEF#=V <sub>IH</sub> , BES#=V <sub>IL</sub> | | | Concurrent Operation | | 45 | mA | BEF#=V <sub>IH</sub> , BES#=V <sub>IL</sub> | | | Write | | | | WE#=V <sub>IL</sub> | | | Flash | | 25 | mA | BEF#=V <sub>IL</sub> , BES#=V <sub>IH</sub> , OE#=V <sub>IH</sub> | | | SRAM | | 20 | mA | BEF#=V <sub>IH</sub> , BES#=V <sub>IL</sub> | | I <sub>SB</sub> | Standby V <sub>DD</sub> Current | | 30 | μA | V <sub>DD</sub> =V <sub>DD</sub> Max, BEF#=BES#=V <sub>IHC</sub> | | ILI | Input Leakage Current | | 1 | μA | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | $I_{LO}$ | Output Leakage Current | | 1 | μΑ | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IL}$ | Input Low Voltage | | 0.8 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{IH}$ | Input High Voltage | 0.7 V <sub>DD</sub> | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IHC}$ | Input High Voltage (CMOS) | V <sub>DD</sub> -0.3 | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>OLF</sub> | Flash Output Low Voltage | | 0.2 | V | I <sub>OL</sub> =100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{OHF}$ | Flash Output High Voltage | V <sub>DD</sub> -0.2 | | V | I <sub>OH</sub> =-100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{OLS}$ | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> =1 mA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OHS</sub> | Output High Voltage | 2.2 | | V | I <sub>OH</sub> =-500 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | T5.1 557 #### TABLE 6: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |------------------------------------|-------------------------------------|---------|-------| | T <sub>PU-READ</sub> <sup>1</sup> | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | Power-up to Program/Erase Operation | 100 | μs | 1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. T6.0 557 #### TABLE 7: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|---------------------|----------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 24 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V$ | 12 pF | T7.0 557 #### TABLE 8: FLASH RELIABILITY CHARACTERISTICS | Symbol | Parameter | Minimum Specification | Units | Test Method | |-------------------------------|----------------|-----------------------|--------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | T8.0 557 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **Preliminary Specifications** ### **AC CHARACTERISTICS** TABLE 9: SRAM READ CYCLE TIMING PARAMETERS | | | SST32HF201/202/401/402-70 | | SST32HF201/202/401/402-90 | | | |---------------------------------|---------------------------------|---------------------------|-----|---------------------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | T <sub>RCS</sub> | Read Cycle Time | 70 | | 90 | | ns | | T <sub>AAS</sub> | Address Access Time | | 70 | | 90 | ns | | T <sub>BES</sub> | Bank Enable Access Time | | 70 | | 90 | ns | | T <sub>OES</sub> | Output Enable Access Time | | 35 | | 45 | ns | | T <sub>BYES</sub> | UBS#, LBS# Access Time | | 70 | | 90 | ns | | T <sub>BLZS</sub> 1 | BES# to Active Output | 0 | | 0 | | ns | | T <sub>OLZS</sub> <sup>1</sup> | Output Enable to Active Output | 0 | | 0 | | ns | | T <sub>BYLZS</sub> 1 | UBS#, LBS# to Active Output | 0 | | 0 | | ns | | T <sub>BHZS</sub> <sup>1</sup> | BES# to High-Z Output | | 25 | | 35 | ns | | T <sub>OHZS</sub> <sup>1</sup> | Output Disable to High-Z Output | 0 | 25 | 0 | 35 | ns | | T <sub>BYHZS</sub> <sup>1</sup> | UBS#, LBS# to High-Z Output | | 35 | | 45 | ns | | T <sub>OHS</sub> | Output Hold from Address Change | 10 | | 10 | | ns | T9.0 557 TABLE 10: SRAM WRITE CYCLE TIMING PARAMETERS | | | SST32HF201/202/401/402-70 | | SST32HF201/202/401/402-90 | | | |-------------------|-------------------------------|---------------------------|-----|---------------------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | T <sub>WCS</sub> | Write Cycle Time | 70 | | 90 | | ns | | T <sub>BWS</sub> | Bank Enable to End-of-Write | 60 | | 80 | | ns | | T <sub>AWS</sub> | Address Valid to End-of-Write | 60 | | 80 | | ns | | T <sub>ASTS</sub> | Address Set-up Time | 0 | | 0 | | ns | | T <sub>WPS</sub> | Write Pulse Width | 60 | | 80 | | ns | | T <sub>WRS</sub> | Write Recovery Time | 0 | | 0 | | ns | | T <sub>BYWS</sub> | UBS#, LBS# to End-of-Write | 60 | | 80 | | ns | | T <sub>ODWS</sub> | Output Disable from WE# Low | | 30 | | 40 | ns | | T <sub>OEWS</sub> | Output Enable from WE# High | 0 | | 0 | | ns | | T <sub>DSS</sub> | Data Set-up Time | 30 | | 40 | | ns | | T <sub>DHS</sub> | Data Hold from Write Time | 0 | | 0 | | ns | T10.0 557 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **Preliminary Specifications** **TABLE 11: FLASH READ CYCLE TIMING PARAMETERS** | | | SST32HF201/202/401/402-70 | | SST32HF201/202/401/402-90 | | | |-------------------------------|---------------------------------|---------------------------|-----|---------------------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | T <sub>RC</sub> | Read Cycle Time | 70 | | 90 | | ns | | T <sub>BE</sub> | Bank Enable Access Time | | 70 | | 90 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | | 90 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 35 | | 45 | ns | | T <sub>BLZ</sub> <sup>1</sup> | BEF# Low to Active Output | 0 | | 0 | | ns | | T <sub>OLZ</sub> <sup>1</sup> | OE# Low to Active Output | 0 | | 0 | | ns | | T <sub>BHZ</sub> <sup>1</sup> | BEF# High to High-Z Output | | 20 | | 30 | ns | | T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output | | 20 | | 30 | ns | | T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0 | | 0 | | ns | T11.0 557 TABLE 12: FLASH PROGRAM/ERASE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |------------------|----------------------------------|-----|-----|-------| | T <sub>BP</sub> | Word-Program Time | | 20 | μs | | T <sub>AS</sub> | Address Setup Time | 0 | | ns | | T <sub>AH</sub> | Address Hold Time | 30 | | ns | | T <sub>BS</sub> | WE# and BEF# Setup Time | 0 | | ns | | T <sub>BH</sub> | WE# and BEF# Hold Time | 0 | | ns | | T <sub>OES</sub> | OE# High Setup Time | 0 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 10 | | ns | | T <sub>BPW</sub> | BEF# Pulse Width | 40 | | ns | | T <sub>WP</sub> | WE# Pulse Width | 40 | | ns | | $T_{WPH}$ | WE# Pulse Width High | 30 | | ns | | $T_{BPH}$ | BEF# Pulse Width High | 30 | | ns | | $T_{DS}$ | Data Setup Time | 30 | | ns | | $T_DH$ | Data Hold Time | 0 | | ns | | $T_IDA$ | Software ID Access and Exit Time | | 150 | ns | | T <sub>SE</sub> | Sector-Erase | | 25 | ms | | T <sub>BE</sub> | Block-Erase | | 25 | ms | | T <sub>SCE</sub> | Chip-Erase | | 100 | ms | T12.0 557 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **Preliminary Specifications** Note: WE# remains High ( $V_{IH}$ ) for the Read cycle A<sub>MSS</sub> = Most Significant SRAM Address FIGURE 2: SRAM READ CYCLE TIMING DIAGRAM Notes: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance. 2. If BES# goes Low coincident with or after WE# goes Low, the output will remain at high impedance. If BES# goes High coincident with or before WE# goes High, the output will remain at high impedance. Because DIN signals may be in the output state at this time, input signals of reverse polarity must not be applied. FIGURE 3: SRAM WRITE CYCLE TIMING DIAGRAM (WE# CONTROLLED)1 **Preliminary Specifications** Notes: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance. 2. Because D<sub>IN</sub> signals may be in the output state at this time, input signals of reverse polarity must not be applied. FIGURE 4: SRAM WRITE CYCLE TIMING DIAGRAM (UBS#, LBS# CONTROLLED)1 FIGURE 6: FLASH WE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM FIGURE 7: BEF# CONTROLLED FLASH PROGRAM CYCLE TIMING DIAGRAM FIGURE 8: FLASH DATA# POLLING TIMING DIAGRAM FIGURE 9: FLASH TOGGLE BIT TIMING DIAGRAM **Preliminary Specifications** Note: This device also supports CE# controlled Chip-Erase operation. The WE# and CE# signals are interchageable as long as minimum timings are met. (See Table 12) X can be $V_{IL}$ or $V_{IH}$ , but no other value $A_{MSF}$ = Most Significant Flash Address FIGURE 10: WE# CONTROLLED FLASH CHIP-ERASE TIMING DIAGRAM te: The device also supports BEF# controlled Sector-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are met. (See Table 12) X can be $V_{IL}$ or $V_{IH}$ , but no other value SA<sub>X</sub> = Sector Address A<sub>MSF</sub> = Most Significant Flash Address FIGURE 11: WE# Controlled Flash Sector-Erase Timing Diagram **Preliminary Specifications** Note: The device also supports BEF# controlled Block-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are met. (See Table 12) X can be $V_{IL}$ or $V_{IH}$ , but no other value $BA_X = Block Address$ A<sub>MSF</sub> = Most Significant Flash Address FIGURE 12: WE# CONTROLLED FLASH BLOCK-ERASE TIMING DIAGRAM Note: X can be $V_{IL}$ or $V_{IH}$ , but no other value Device ID = 2789H for SST32VF201/202 and 2780H for SST32VF401/402 557 ILL F13.0 **Preliminary Specifications** Note: X can be $V_{IL}$ or $V_{IH}$ , but no other value FIGURE 14: SOFTWARE ID EXIT AND RESET FIGURE 15: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 16: A TEST LOAD EXAMPLE FIGURE 17: WORD-PROGRAM ALGORITHM FIGURE 18: WAIT OPTIONS FIGURE 19: SOFTWARE PRODUCT COMMAND FLOWCHARTS FIGURE 20: ERASE COMMAND SEQUENCE FIGURE 21: CONCURRENT OPERATION FLOWCHART **Preliminary Specifications** #### PRODUCT ORDERING INFORMATION **Preliminary Specifications** #### Valid combinations for SST32HF201 SST32HF201-70-4C-L3K SST32HF201-70-4E-L3K SST32HF201-90-4C-L3K SST32HF201-90-4E-L3K #### Valid combinations for SST32HF202 SST32HF202-70-4C-L3K SST32HF202-70-4E-L3K SST32HF202-90-4C-L3K SST32HF202-90-4E-L3K #### Valid combinations for SST32HF401 SST32HF401-70-4C-L3K SST32HF401-70-4E-L3K SST32HF401-90-4C-L3K SST32HF401-90-4E-L3K #### Valid combinations for SST32HF402 SST32HF402-70-4C-L3K SST32HF402-70-4E-L3K SST32HF402-90-4C-L3K SST32HF402-90-4E-L3K **Note:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. **Preliminary Specifications** #### **PACKAGING DIAGRAMS** 48-BALL LOW-PROFILE, FINE-PITCH BALL GRID ARRAY (LFBGA) 6MM X 8MM SST PACKAGE CODE: L3K