查询KM4212IC8TR3供应商

## 捷多邦,专业PCB打样工厂,24小时加急出货

SEMICONDUCTOR

FAIRCHI

www.fairchildsemi.com

# **KM4212** Dual, 70μA, Low Cost, +2.7V & +5V, 7.3MHz Rail-to-Rail Amp

### Features

- 70µA supply current
- 7.3MHz bandwidth
- Fully specified at +2.7V and +5V supplies
- Output voltage range: 0.04V to 4.96V; V<sub>s</sub> = +5
- Input voltage range: -0.3V to +3.8V; V<sub>s</sub> = +5
- 9V/μs slew rate
- ±4mA linear output current
- ±9mA short circuit output current
- 29nV/√Hz input voltage noise
- Competes with low power CMOS amps
- Small package options (SOIC-8 and MSOP-8)

## **Applications**

- Portable/battery-powered applications
- A/D buffer
- Active filters
- Signal conditioning
- Portable test instruments

### KM4212 Packages



5

+In2

## **General Description**

The KM4212 is an ultra-low power, low cost, voltage feedback amplifier. The KM4212 uses only  $70\mu$ A of supply current and is designed to operate on +2.7V, +5V, or ±2.5V supplies. The input voltage range extends 300mV below the negative rail and 1.2V below the positive rail.

The KM4212 offers high bipolar performance at a low CMOS price. The KM4212 offers superior dynamic performance with a 7.3MHz small signal bandwidth and 9V/µs slew rate. The combination of low power, high bandwidth, and rail-to-rail performance make the KM4212 well suited for battery-powered communication/computing systems.

The KM4112 single amplifier is also available.





-Vs 4

## KM4212 Electrical Characteristics ( $V_s = +2.7V$ , G = 2, $R_L = 10k\Omega$ to $V_s/2$ , $R_f = 10k\Omega$ ; unless noted)

| PARAMETERS                                                                                                                                                                                    | CONDITIONS                                                                                               | ТҮР                                              | MIN & MAX                          | UNITS                                              | NOTES                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------|----------------------------------------------------|--------------------------------------|
| Case Temperature                                                                                                                                                                              |                                                                                                          | +25°C                                            | +25°C                              |                                                    |                                      |
| Frequency Domain Response<br>-3dB bandwidth<br>full power bandwidth<br>gain bandwidth product                                                                                                 |                                                                                                          | 6.5<br>3<br>2<br>3.5                             |                                    | MHz<br>MHz<br>MHz<br>MHz                           | 1                                    |
| Time Domain Response<br>rise and fall time<br>settling time to 0.1%<br>overshoot<br>slew rate                                                                                                 | 0.2V step<br>1V step<br>1V step,<br>2V step, G = -1                                                      | 55<br>700<br>7<br>7<br>7                         |                                    | ns<br>ns<br>%<br>V/µs                              |                                      |
| Distortion and Noise Response<br>2nd harmonic distortion<br>3rd harmonic distortion<br>THD<br>input voltage noise<br>crosstalk                                                                | 1V <sub>pp</sub> , 100kHz<br>1V <sub>pp</sub> , 100kHz<br>1V <sub>pp</sub> , 100kHz<br>>10kHz<br>0.01MHz | 68<br>65<br>63<br>30<br>89                       |                                    | dBc<br>dBc<br>dB<br>nV/√Hz<br>dB                   |                                      |
| DC Performance<br>input offset voltage<br>average drift<br>input bias current<br>average drift<br>input offset current<br>power supply rejection ratio<br>open loop gain<br>quiescent current | DC                                                                                                       | 1<br>3<br>90<br>100<br>2.1<br>63<br>82<br>62     | ±5<br>250<br>100<br>58<br>65<br>95 | mV<br>μV/°C<br>nA<br>pA/°C<br>nA<br>dB<br>dB<br>μA | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 |
| Input Characteristics<br>input resistance<br>input capacitance<br>input common mode voltage range<br>common mode rejection ratio                                                              | DC, $V_{cm} = 0V$ to $V_s - 1.5$                                                                         | >10<br>1.4<br>-0.3 to 1.5<br>95                  | 68                                 | MΩ<br>pF<br>V<br>dB                                | 2                                    |
| Output Characteristics<br>output voltage swing<br>linear output current<br>short circuit output current<br>power supply operating range                                                       | $\begin{array}{l} R_L = 10 k\Omega \text{ to } V_s/2 \\ R_L = 2 k\Omega \text{ to } V_s/2 \end{array}$   | 0.035 to 2.665<br>0.07 to 2.6<br>±4<br>±9<br>2.7 | 0.15 to 2.55<br>2.5 to 5.5         | V<br>V<br>mA<br>MA<br>V                            | 2                                    |

Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

#### NOTES:

1) For G = +1,  $R_f = 0$ . 2) 100% tested at +25°C.

## **Absolute Maximum Ratings**

## Package Thermal Resistance

| supply voltage                  | 0 to +6V                                     | Package     | $\theta_{A}$ |  |
|---------------------------------|----------------------------------------------|-------------|--------------|--|
| maximum junction temperatur     | e +175°C                                     | 8 lead SOIC | 152°C/W      |  |
| storage temperature range       | -65°C to +150°C                              | 8 lead MSOP | 206°C/W      |  |
| lead temperature (10 sec)       | +260°C                                       |             |              |  |
| operating temperature range (re | ecommended) -40°C to +85°C                   |             |              |  |
| input voltage range             | +V <sub>s</sub> +0.5V; -V <sub>s</sub> -0.5V |             |              |  |
| internal power dissipation      | see power derating curves                    |             |              |  |

## KM4212 Electrical Characteristics ( $V_s = +5V$ , G = 2, $R_L = 10k\Omega$ to $V_s/2$ , $R_f = 10k\Omega$ ; unless noted)

| PARAMETERS                                                                                                                                                                                    | CONDITIONS                                                                                               | ТҮР                                          | MIN & MAX  | UNITS                                              | NOTES |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|----------------------------------------------------|-------|
| Case Temperature                                                                                                                                                                              |                                                                                                          | +25°C                                        | +25°C      |                                                    |       |
| Frequency Domain Response<br>-3dB bandwidth<br>full power bandwidth<br>gain bandwidth product                                                                                                 |                                                                                                          | 7.3<br>3.4<br>2.5<br>4                       |            | MHz<br>MHz<br>MHz<br>MHz                           | 1     |
| Time Domain Response<br>rise and fall time<br>settling time to 0.1%<br>overshoot<br>slew rate                                                                                                 | 0.2V step<br>2V step<br>2V step,<br>2V step, G = -1                                                      | 50<br>600<br>4<br>9                          |            | ns<br>ns<br>%<br>V/µs                              |       |
| Distortion and Noise Response<br>2nd harmonic distortion<br>3rd harmonic distortion<br>THD<br>input voltage noise<br>crosstalk                                                                | 2V <sub>pp</sub> , 100kHz<br>2V <sub>pp</sub> , 100kHz<br>2V <sub>pp</sub> , 100kHz<br>>10kHz<br>0.01MHz | 67<br>60<br>59<br>29<br>89                   |            | dBc<br>dBc<br>dB<br>nV/√Hz<br>dB                   |       |
| DC Performance<br>input offset voltage<br>average drift<br>input bias current<br>average drift<br>input offset current<br>power supply rejection ratio<br>open loop gain<br>quiescent current | DC                                                                                                       | 1<br>8<br>90<br>100<br>1.3<br>63<br>76<br>70 |            | mV<br>μV/°C<br>nA<br>pA/°C<br>nA<br>dB<br>dB<br>μA |       |
| Input Characteristics<br>input resistance<br>input capacitance<br>input common mode voltage range<br>common mode rejection ratio                                                              | DC, $V_{cm}$ = 0V to V <sub>s</sub> - 1.5                                                                | >10<br>1.25<br>-0.3 to 3.8<br>97             |            | MΩ<br>pF<br>V<br>dB                                |       |
| Output Characteristics<br>output voltage swing<br>linear output current<br>short circuit output current<br>power supply operating range                                                       | $R_L = 10k\Omega$ to $V_s/2$<br>$R_L = 2k\Omega$ to $V_s/2$                                              | 0.04 to 4.96<br>0.09 to 4.9<br>±4<br>±9<br>5 | 2.5 to 5.5 | V<br>V<br>mA<br>mA<br>V                            |       |

Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

#### NOTES:

1) For G = +1,  $R_f = 0$ .

## KM4212 Performance Characteristics (V<sub>s</sub> = +5V, G = 2, R<sub>L</sub> = 10k $\Omega$ to V<sub>s</sub>/2, R<sub>f</sub> = 10k $\Omega$ ; unless noted)





## KM4212 Performance Characteristics ( $V_s = +5V$ , G = 2, $R_L = 10k\Omega$ to $V_s/2$ , $R_f = 10k\Omega$ ; unless noted)





#### **General Description**

The KM4212 is a single supply, general purpose, voltage-feedback amplifier fabricated on a complementary bipolar process. The KM4212 offers 7.3MHz unity gain bandwidth, 9V/ $\mu$ s slew rate, and only 70 $\mu$ A supply current. It features a rail-to-rail output stage and is unity gain stable.

The design utilizes a patent pending topology that provides increased slew rate performance. The common mode input range extends to 300mV below ground and to 1.2V below  $V_s$ . Exceeding these values will not cause phase reversal. However, if the input voltage exceeds the rails by more than 0.5V, the input ESD devices will begin to conduct. The output will stay at the rail during this overdrive condition.

The design uses a Darlington output stage. The output stage is short circuit protected and offers "soft" saturation protection that improves recovery time.

The typical circuit schematic is shown in Figure 1.

+Vs

+

≨R<sub>g</sub>

1/2 KM4212 6.8µF

0.01µF

Rf

Out1

Figure 1: Typical Configuration

#### **Power Dissipation**

+In1

The maximum internal power dissipation allowed is directly related to the maximum junction temperature. If the maximum junction temperature exceeds 150°C, some reliability degradation will occur. If the maximum junction temperature exceeds 175°C for an extended time, device failure may occur.

The KM4212 is short circuit protected. However, this may not guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. Follow the maximum power derating curves shown in Figure 2 to ensure proper operation.



Figure 2: Power Derating Curves

#### **Overdrive Recovery**

For an amplifier, an overdrive condition occurs when the output and/or input ranges are exceeded. The recovery time varies based on whether the input or output is overdriven and by how much the ranges are exceeded. The KM4212 will typically recover in less than 60ns from an overdrive condition. Figure 3 shows the KM4212 in an overdriven condition.



Figure 3: Overdrive Recovery

#### **Driving Capacitive Loads**

A small series resistance  $(R_s)$  at the output of the amplifier, illustrated in Figure 4, will improve stability and settling performance.



Figure 4: Typical Topology for driving a capacitive load

#### Layout Considerations

General layout and supply bypassing play major roles in high frequency performance. Fairchild has evaluation boards to use as a guide for high frequency layout and to aid in device testing and characterization. Follow the steps below as a basis for high frequency layout:

- Include 6.8µF and 0.01µF ceramic capacitors
- $\blacksquare$  Place the 6.8µF capacitor within 0.75 inches of the power pin
- $\blacksquare$  Place the 0.01µF capacitor within 0.1 inches of the power pin
- Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance
- Minimize all trace lengths to reduce series inductances

Refer to the evaluation board layouts shown in Figure 6 for more information.

When evaluating only one channel, complete the following on the unused channel

- 1. Ground the non-inverting input
- 2. Short the output to the inverting input

#### Evaluation Board Information

The following evaluation boards are available to aid in the testing and layout of this device:

| Eval Board | Description                              | Products  |
|------------|------------------------------------------|-----------|
| KEB006     | Dual Channel,<br>Dual Supply 8 lead SOIC | KM4212IC8 |
| KEB010     | Dual Channel,<br>Dual Supply 8 lead MSOP | KM4212IM8 |

Evaluation board schematics and layouts are shown in Figure 5 and Figure 6.

The KEB002 evaluation board is built for dual supply operation. Follow these steps to use the board in a single supply application:

- 1. Short -V<sub>s</sub> to ground
- 2. Use C3 and C4, if the -V<sub>s</sub> pin of the KM4212 is not directly connected to the ground plane.



Figure 5: Evaluation Board Schematic

**KOTA LAYER2** 

## **KM4212 Evaluation Board Layout**



Figure 6a: KEB006 (top side)



KOTA LAYER1 SILK





### **KM4212 Package Dimensions**

SOIC









| SOIC-8 |          |      |  |  |
|--------|----------|------|--|--|
| SYMBOL | MIN      | MAX  |  |  |
| A1     | 0.10     | 0.25 |  |  |
| В      | 0.36     | 0.46 |  |  |
| С      | 0.19     | 0.25 |  |  |
| D      | 4.80     | 4.98 |  |  |
| E      | 3.81     | 3.99 |  |  |
| е      | 1.27 BSC |      |  |  |
| Н      | 5.80     | 6.20 |  |  |
| h      | 0.25     | 0.50 |  |  |
| L      | 0.41     | 1.27 |  |  |
| A      | 1.52     | 1.72 |  |  |
|        | 0°       | 8°   |  |  |
| ZD     | 0.53 ref |      |  |  |
| A2     | 1.37     | 1.57 |  |  |

....

#### NOTE:

All dimensions are in millimeters.

2. Lead coplanarity should be 0 to 0.10mm (.004") max.

 Lead coplanarity should be 0 to 0.10mm (.004") max.
Package surface finishing: (2.1) Top: matte (charmilles #18-30).
(2.2) All sides: matte (charmilles #18-30).
(2.3) Bottom: smooth or matte (charmilles #18-30).
All dimensions excluding mold flashes and end flash from the package body shall not exceed o.152mm (.006) pace right(d). per side(d).



#### NOTE:

1 All dimensions are in millimeters (angle in degrees), unless otherwise specified.

 $\triangle$  Datums -B- and -C- to be determined at datum plane -H-.

- $\underline{\textcircled{3}}$  Dimensions "D" and "E1" are to be determined at datum  $\underline{-H-}.$
- A Dimensions "D2" and "E2" are for top package and dimensions "D" and "E1" are for bottom package.

 $\underline{\textcircled{S}}$  Cross sections A – A to be determined at 0.13 to 0.25mm from the leadtip.

- A Dimension "D" and "D2" does not include mold flash, protrusion or gate burrs.
- A Dimension "E1" and "E2" does not include interlead flash or protrusion.

| MSOP-8 |           |             |  |  |
|--------|-----------|-------------|--|--|
| SYMBOL | MIN       | MAX         |  |  |
| А      | 1.10      | -           |  |  |
| A1     | 0.10      | ±0.05       |  |  |
| A2     | 0.86      | ±0.08       |  |  |
| D      | 3.00      | ±0.10       |  |  |
| D2     | 2.95      | ±0.10       |  |  |
| E      | 4.90      | ±0.15       |  |  |
| E1     | 3.00      | ±0.10       |  |  |
| E2     | 2.95      | ±0.10       |  |  |
| E3     | 0.51      | ±0.13       |  |  |
| E4     | 0.51      | ±0.13       |  |  |
| R      | 0.15      | +0.15/-0.06 |  |  |
| R1     | 0.15      | +0.15/-0.06 |  |  |
| t1     | 0.31      | ±0.08       |  |  |
| t2     | 0.41      | ±0.08       |  |  |
| b      | 0.33      | +0.07/-0.08 |  |  |
| b1     | 0.30      | ±0.05       |  |  |
| С      | 0.18      | ±0.05       |  |  |
| c1     | 0.15      | +0.03/-0.02 |  |  |
| 01     | 3.0°      | ±3.0°       |  |  |
| 02     | 12.0°     | ±3.0°       |  |  |
| 03     | 12.0°     | ±3.0°       |  |  |
| L      | 0.55      | ±0.15       |  |  |
| L1     | 0.95 BSC  | -           |  |  |
| aaa    | 0.10      | -           |  |  |
| bbb    | 0.08      | -           |  |  |
| CCC    | 0.25      | -           |  |  |
| е      | 0.65 BSC  | -           |  |  |
| S      | 0.525 BSC | -           |  |  |

## **Ordering Information**

| Model  | Part Number  | Package | Container | Pack Qty |  |
|--------|--------------|---------|-----------|----------|--|
| KM4212 | KM4212IC8    | SOIC-8  | Rail      | 95       |  |
| KM4212 | KM4212IC8TR3 | SOIC-8  | Reel      | 2500     |  |
| KM4212 | KM4212IM8    | MSOP-8  | Rail      | 50       |  |
| KM4212 | KM4212IM8TR3 | MSOP-8  | Reel      | 4000     |  |
|        |              |         |           |          |  |

Temperature range for all parts: -40°C to +85°C

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICES TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.