# Product Preview 3.3V Differential ECL/PECL **PLL Clock Generator**

The MPC9992 is a 3.3 V compatible, PLL based PECL clock driver. Using SiGe technology and a fully differential design ensures optimum skew and PLL jitter performance. The performance of the MPC9992 makes the device ideal for workstation, mainframe computer and telecommunication applications. With output frequencies up to 400 MHz and output skews less than 150 ps1 the device meets the needs of the most demanding clock applications. The MPC9992 offers a differential PECL input and a crystal oscillator interface. All control signals are LVCMOS compatible.

#### **Features**

- · 7 differential outputs, PLL based clock generator
- SiGe technology supports minimum output skew (max. 150 ps<sup>1</sup>)
- Supports up to two generated output clock frequencies with a maximum clock frequency up to 400 MHz
- Selectable crystal oscillator interface and PECL compatible clock input
- SYNC pulse generation
- PECL compatible differential clock inputs and outputs
- Single 3.3V (PECL) supply
- Ambient temperature range 0°C to +70°C
- Standard 32 lead LQFP package
- Pin and function compatible to the MPC992

#### **Functional Description**

df.dzsc.com

The MPC9992 utilizes PLL technology to frequency lock its outputs onto an input reference clock. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9992 features frequency programmability between the three output banks outputs as well as the output to input relationships. Output frequency ratios of 2:1, 3:1, 3:2 and 5:2 can be realized. The two banks of outputs and the feedback frequency divider can be programmed by the FSEL[2:0] pins of the device. The VCO\_SEL pin provides an extended PLL input reference frequency range.

The SYNC pulse generator monitors the phase relationship between the QA[3:0] and QB[2:0] output banks. The SYNC generator output signals the coincident edges of the two output banks. This feature is useful for non binary relationships between output frequencies.

The REF\_SEL pin selects the differential PECL compatible input pair or crystal oscillator interface as the reference clock signal. The PLL EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply.

The MPC9992 requires an external reset signal for start-up and for PLL recovery in case the reference input is interrupted. Assertion of the reset signal forces all outputs to the logic low state.

The MPC9992 is fully 3.3V compatible and requires no external loop filter components. The differential clock input (PCLK) is PECL compatible and all control inputs accept LVCMOS compatible signals while the outputs provide PECL compatible levels with the capability to drive terminated 50  $\Omega$  transmission lines.

The device is pin and function compatible to the MPC992 and is packaged in a 32-lead LQFP package.

recument contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

1. Final specification of this parameter is pending characterization.

# MPC999

# 3.3V DIFFERENTIAL **ECL/PECL** PLL CLOCK GENERATOR



**FA SUFFIX** 32 LEAD LQFP PACKAGE CASE 873A





Figure 1. MPC9992 Logic Diagram



Figure 2. MPC9992 32-Lead Package Pinout (Top View)

TIME 001/TIME

Table 1: MPC9992 PLL Configurations

| VCO_SEL | FSEL_0 | FSEL_1 | f <sub>REF</sub> (MHz) | QA[3:0] (N <sub>A</sub> )          | QB[2:0] (N <sub>B</sub> )         | Frequency Ratio<br>QA to QB | Internal Feedback<br>(M · VCO_SEL) |
|---------|--------|--------|------------------------|------------------------------------|-----------------------------------|-----------------------------|------------------------------------|
| 0       | 0      | 0      | 16.6–33.3              | VCO÷8<br>(6 · f <sub>REF</sub> )   | VCO÷12<br>(4 · f <sub>REF</sub> ) | 3÷2                         | VCO÷48                             |
| 0       | 0      | 1      | 25–50                  | VCO÷4<br>(8 · f <sub>REF</sub> )   | VCO÷8<br>(4 · f <sub>REF</sub> )  | 2÷1                         | VCO÷32                             |
| 0       | 1      | 0      | 10–20                  | VCO÷8<br>(10 · f <sub>REF</sub> )  | VCO÷20<br>(4 · f <sub>REF</sub> ) | 5÷2                         | VCO÷80                             |
| 0       | 1      | 1      | 16.6–33.3              | VCO÷4<br>(12 · f <sub>REF</sub> )  | VCO÷12<br>(4 · f <sub>REF</sub> ) | 3÷1                         | VCO÷48                             |
| 1       | 0      | 0      | 8.3–16.6               | VCO÷16<br>(6 · f <sub>REF</sub> )  | VCO÷24<br>(4 · f <sub>REF</sub> ) | 3÷2                         | VCO÷96                             |
| 1       | 0      | 1      | 12.5–25                | VCO÷8<br>(8 · f <sub>REF</sub> )   | VCO÷16<br>(4 · f <sub>REF</sub> ) | 2÷1                         | VCO÷64                             |
| 1       | 1      | 0      | 5–10                   | VCO÷16<br>(10 · f <sub>REF</sub> ) | VCO÷40<br>(4 · f <sub>REF</sub> ) | 5÷2                         | VCO÷160                            |
| 1       | 1      | 1      | 8.3–16.6               | VCO÷8<br>(12 · f <sub>REF</sub> )  | VCO÷24<br>(4 · f <sub>REF</sub> ) | 3÷1                         | VCO÷96                             |

## **Table 2: FUNCTION TABLE (Configuration Controls)**

| Control | Default | 0                                                                                                                                                                                                                       | 1                                                                                                                                                                                              |
|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REF_SEL | 1       | Selects PCLK, PCLK as PLL reference signal input                                                                                                                                                                        | Selects the crystal oscillator as PLL reference signal input                                                                                                                                   |
| VCO_SEL | 1       | Selects VCO+2. The VCO frequency is scaled by a factor of 2 (high input frequency range)                                                                                                                                | Selects VCO÷4. The VCO frequency is scaled by a factor of 4 (low input frequency range).                                                                                                       |
| PLL_EN  | 1       | Test mode with the PLL bypassed. The reference clock is substituted for the internal VCO output. MPC9992 is fully static and no minimum frequency limit applies. All PLL related AC characteristics are not applicable. | Normal operation mode with PLL enabled.                                                                                                                                                        |
| MR/STOP | 0       | Normal operation                                                                                                                                                                                                        | Reset of the device and output disable (output clock stop). The outputs are stopped in logic low state: Qx=L, Qx=H. The minimum reset period should be greater than one reference clock cycle. |

VCO\_SEL and FSEL[1:0] control the operating PLL frequency range and input/output frequency ratios. See Table 1 for the device frequency configuration.

**Table 3: PIN CONFIGURATION** 

| Table 3. 1 IN CONTINUENT TO |        |        |                                                                                                                                                                                      |  |  |  |  |  |
|-----------------------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin                         | I/O    | Туре   | Function                                                                                                                                                                             |  |  |  |  |  |
| PCLK, PCLK                  | Input  | PECL   | Differential reference clock signal input                                                                                                                                            |  |  |  |  |  |
| XTAL_IN, XTAL_OUT           |        | Analog | Crystal oscillator interface                                                                                                                                                         |  |  |  |  |  |
| VCO_SEL                     | Input  | LVCMOS | VCO operating frequency select                                                                                                                                                       |  |  |  |  |  |
| PLL_EN                      | Input  | LVCMOS | PLL Enable/Bypass mode select                                                                                                                                                        |  |  |  |  |  |
| REF_SEL                     | Input  | LVCMOS | PLL reference signal input select                                                                                                                                                    |  |  |  |  |  |
| MR/STOP                     | Input  | LVCMOS | Device reset and output clock disable (stop in logic low state)                                                                                                                      |  |  |  |  |  |
| FSEL[1:0]                   | Input  | LVCMOS | Output and PLL feedback frequency divider select                                                                                                                                     |  |  |  |  |  |
| QA[0-3], QA[0-3]            | Output | PECL   | Differential clock outputs (bank A)                                                                                                                                                  |  |  |  |  |  |
| QB[0-2], QB[0-2]            | Output | PECL   | Differential clock outputs (bank B)                                                                                                                                                  |  |  |  |  |  |
| QSYNC, QSYNC                | Output | PECL   | Differential clock outputs (bank C)                                                                                                                                                  |  |  |  |  |  |
| GND                         | Supply | GND    | Negative power supply                                                                                                                                                                |  |  |  |  |  |
| VCC                         | Supply | VCC    | Positive power supply. All V <sub>CC</sub> pins must be connected to the positive power supply for correct DC and AC operation                                                       |  |  |  |  |  |
| VCC_PLL                     | Supply | VCC    | PLL positive power supply (analog power supply). It is recommended to use an external RC filter for the analog power supply pin VCC_PLL. Please see applications section for details |  |  |  |  |  |

Table 4: ABSOLUTE MAXIMUM RATINGSa

| Symbol           | Characteristics     | Min  | Max                  | Unit | Condition |
|------------------|---------------------|------|----------------------|------|-----------|
| V <sub>CC</sub>  | Supply Voltage      | -0.3 | 3.6                  | V    |           |
| $V_{IN}$         | DC Input Voltage    | -0.3 | V <sub>CC</sub> +0.3 | V    |           |
| V <sub>OUT</sub> | DC Output Voltage   | -0.3 | V <sub>CC</sub> +0.3 | V    |           |
| I <sub>IN</sub>  | DC Input Current    |      | ±20                  | mA   |           |
| I <sub>OUT</sub> | DC Output Current   |      | ±50                  | mA   |           |
| T <sub>S</sub>   | Storage Temperature | -65  | 125                  | °C   |           |

a. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.

**Table 5: GENERAL SPECIFICATIONS** 

| Symbol          | Characteristics                                                                                                  | Min  | Тур                                                                          | Max                                                                          | Unit                                    | Condition                                                                                                                      |
|-----------------|------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TT</sub> | Output termination voltage                                                                                       |      | V <sub>CC</sub> - 2                                                          |                                                                              | V                                       |                                                                                                                                |
| MM              | ESD Protection (Machine model)                                                                                   | 200  |                                                                              |                                                                              | V                                       |                                                                                                                                |
| HBM             | ESD Protection (Human body model)                                                                                | 4000 |                                                                              |                                                                              | V                                       |                                                                                                                                |
| CDM             | ESD Protection (Charged device model)                                                                            | 1500 |                                                                              |                                                                              | V                                       |                                                                                                                                |
| LU              | Latch-up immunity                                                                                                | 200  |                                                                              |                                                                              | mA                                      |                                                                                                                                |
| C <sub>IN</sub> | Input capacitance                                                                                                |      | 4.0                                                                          |                                                                              | pF                                      | Inputs                                                                                                                         |
| θЈА             | Thermal resistance junction to ambient JESD 51-3, single layer test board  JESD 51-6, 2S2P multilayer test board |      | 83.1<br>73.3<br>68.9<br>63.8<br>57.4<br>59.0<br>54.4<br>52.5<br>50.4<br>47.8 | 86.0<br>75.4<br>70.9<br>65.3<br>59.6<br>60.6<br>55.7<br>53.8<br>51.5<br>48.8 | °C/W °C/W °C/W °C/W °C/W °C/W °C/W °C/W | Natural convection 100 ft/min 200 ft/min 400 ft/min 800 ft/min  Natural convection 100 ft/min 200 ft/min 400 ft/min 800 ft/min |
| θЈС             | Thermal resistance junction to case                                                                              |      | 23.0                                                                         | 26.3                                                                         | °C/W                                    | MIL-SPEC 883E<br>Method 1012.1                                                                                                 |
| TJ              | Operating junction temperature <sup>a</sup> (continuous operation) MTBF = 9.1 years                              | 0    |                                                                              | 110                                                                          | °C                                      |                                                                                                                                |

a. Operating junction temperature impacts device life time. Maximum continuous operating junction temperature should be selected according to the application life time requirements (See application note AN1545 for more information). The device AC and DC parameters are specified up to 110°C junction temperature allowing the MPC9992 to be used in applications requiring industrial temperature range. It is recommended that users of the MPC9992 employ thermal modeling analysis to assist in applying the junction temperature specifications to their particular application.

Table 6: DC CHARACTERISTICS ( $V_{CC}$  = 3.3V  $\pm$  5%, GND = 0V,  $T_A$  = 0°C to 70°C)<sup>a</sup>

| Symbol              | Characteristics                                                       | Min             | Тур                    | Max                   | Unit | Condition                               |  |  |
|---------------------|-----------------------------------------------------------------------|-----------------|------------------------|-----------------------|------|-----------------------------------------|--|--|
| Differential        | Differential PECL clock inputs (PCLK, PCLK)b                          |                 |                        |                       |      |                                         |  |  |
| $V_{PP}$            | AC differential input voltage <sup>c</sup>                            | 0.1             |                        | 1.3                   | V    | Differential operation                  |  |  |
| $V_{CMR}$           | Differential cross point voltaged                                     | 1.0             |                        | V <sub>CC</sub> -0.3  | V    | Differential operation                  |  |  |
| I <sub>IN</sub>     | Input Current <sup>e</sup>                                            |                 |                        | ±200                  | μΑ   | V <sub>IN</sub> =V <sub>CC</sub> or GND |  |  |
| Single-end          | ed PECL clock inputs (VCO_SEL, PLL_EN                                 | N, MR/STOP, REI | F_SEL, FSEL[1:0]       | ])                    |      |                                         |  |  |
| V <sub>IH</sub>     | Input high voltage                                                    | 2.0             |                        | V <sub>CC</sub> + 0.3 | V    | LVCMOS                                  |  |  |
| V <sub>IL</sub>     | Input low voltage                                                     |                 |                        | 0.8                   | V    | LVCMOS                                  |  |  |
| I <sub>IN</sub>     | Input Current <sup>e</sup>                                            |                 |                        | ±200                  | μΑ   | V <sub>IN</sub> =V <sub>CC</sub> or GND |  |  |
| PECL cloc           | PECL clock outputs (QA[3:0], QA[3:0], QB[2:0], QB[2:0], QSYNC, QSYNC) |                 |                        |                       |      |                                         |  |  |
| V <sub>OH</sub>     | Output High Voltage                                                   | TBD             | V <sub>CC</sub> -1.005 | TBD                   | V    | Termination $50\Omega$ to $V_{TT}$      |  |  |
| $V_{OL}$            | Output Low Voltage                                                    | TBD             | V <sub>CC</sub> -1.705 | TBD                   | V    | Termination $50\Omega$ to $V_{TT}$      |  |  |
| Supply Cu           | Supply Current                                                        |                 |                        |                       |      |                                         |  |  |
| I <sub>CC_PLL</sub> | Maximum PLL Supply Current                                            |                 |                        | 20                    | mA   | V <sub>CC_PLL</sub> pin                 |  |  |
| I <sub>GND</sub> f  | Maximum Supply Current                                                |                 |                        | 150                   | mA   | V <sub>CC</sub> pins                    |  |  |

- a. AC characteristics are design targets and pending characterization.
- b. Clock inputs driven by PECL compatible signals.
- c. V<sub>PP</sub> is the minimum differential input voltage swing required to maintain AC characteristics.
- d.  $V_{CMR}$  (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the  $V_{CMR}$  (DC) range and the input swing lies within the  $V_{PP}$  (DC) specification.
- e. Inputs have pull-down resistors affecting the input current.
- f. Does not include output drive current which is dependant on output termination methods.

Table 7: AC CHARACTERISTICS ( $V_{CC} = 3.3V \pm 5\%$ , GND = 0V,  $T_A = 0$ °C to +70°C)<sup>a b</sup>

| Symbol                          | Characteristics                                              | Min     | Тур  | Max                  | Unit | Condition  |
|---------------------------------|--------------------------------------------------------------|---------|------|----------------------|------|------------|
| f <sub>ref</sub>                | Input reference frequency ÷32 feedback                       | 25.0    |      | 50.0                 | MHz  | PLL locked |
|                                 | ÷48 feedback                                                 |         |      | 33.3                 | MHz  |            |
|                                 | ÷64 feedback                                                 | _       |      | 25.0                 | MHz  |            |
|                                 | ÷80 feedback                                                 |         |      | 20.0                 | MHz  |            |
|                                 | ÷96 feedback                                                 |         |      | 16.67                | MHz  |            |
|                                 | ÷160 feedback                                                | 5.0     |      | 10.0                 | MHz  |            |
|                                 | Input reference frequency in PLL bypass mode <sup>c</sup>    |         |      | TBD                  | MHz  | PLL bypass |
| f <sub>XTAL</sub>               | Crystal interface frequency range <sup>d</sup>               | 10      |      | 20                   | MHz  |            |
| $f_{VCO}$                       | VCO frequency range <sup>e</sup>                             | 800     |      | 1600                 | MHz  |            |
| $f_{MAX}$                       | Output Frequency ÷4 output                                   | t 200.0 |      | 400.0                | MHz  | PLL locked |
|                                 | ÷8 outpu                                                     |         |      | 200.0                | MHz  |            |
|                                 | ÷12 outpu                                                    |         |      | 133.3                | MHz  |            |
|                                 | ÷16 outpu                                                    |         |      | 100.0                | MHz  |            |
|                                 | ÷20 outpu                                                    |         |      | 80.0                 | MHz  |            |
|                                 | ÷24 outpu                                                    |         |      | 66.6                 | MHz  |            |
|                                 | ÷48 outpu                                                    | t 16.6  |      | 33.3                 | MHz  |            |
| $V_{PP}$                        | Differential input voltage <sup>f</sup> (peak-to-peak)       |         | 0.3  | 1.3                  | V    |            |
| $V_{CMR}$                       | Differential input crosspoint voltage <sup>9</sup> (PCLK)    |         |      | V <sub>CC</sub> -0.3 | V    |            |
| V <sub>O(P-P)</sub>             | Differential output voltage (peak-to-peak) (PCLK             | )       | 0.8  | TBD                  | V    |            |
| f <sub>refDC</sub>              | Reference Input Duty Cycle                                   | 40      |      | 60                   | %    |            |
| $\mathfrak{t}_{(\varnothing)}$  | Propagation Delay (static phase offset) (PCLK, PCLK to FB_IN |         | ±150 |                      | ps   | PLL locked |
| t <sub>sk(O)</sub>              | Output-to-output Skew <sup>h</sup>                           |         |      | 100                  | ps   |            |
| DC                              | Output duty cycle                                            | 45      | 50   | 55                   | %    |            |
| t <sub>JIT(CC)</sub>            | Cycle-to-cycle jitter RMS (1 o                               | i       | TBD  |                      | ps   |            |
| t <sub>JIT(PER)</sub>           | Period Jitter RMS (1 or                                      |         | TBD  |                      | ps   |            |
| t <sub>JIT(∅)</sub>             | I/O Phase Jitter RMS (1 or                                   | )       | TBD  |                      | ps   |            |
| BW                              | PLL closed loop bandwidth <sup>j</sup>                       |         |      |                      | kHz  |            |
| tLOCK                           | Maximum PLL Lock Time                                        |         | 10   |                      | ms   |            |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time                                        | 0.05    |      | TBD                  | ns   | 20% to 80% |

- a. AC characteristics are design targets and pending characterization.
- b. AC characteristics apply for parallel output termination of  $50\Omega$  to  $V_{TT}$ .
- c. In bypass mode, the MPC9992 divides the input reference clock.
- d. The crystal frequency range must both meet the interface frequency range and VCO lock range divided by the feedback divider ratio: f<sub>XTAL(min, max)</sub> = f<sub>VCO(min, max)</sub> ÷ (M · VCO\_SEL) and 10 MHz ≤ f<sub>XTAL</sub> ≤ 20 MHz.
- e. The input reference frequency must match the VCO lock range divided by the total feedback divider ratio:  $f_{ref} = f_{VCO} \div (M \cdot VCO\_SEL)$
- f. V<sub>PP</sub> is the minimum differential input voltage swing required to maintain AC characteristics including tpd and device-to-device skew
- g. V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> (AC) range and the input swing lies within the V<sub>PP</sub> (AC) specification. Violation of V<sub>CMR</sub> (AC) or V<sub>PP</sub> (AC) impacts the device propagation delay, device and part-to-part skew.
- h. See application section for part-to-part skew calculation.
- i. See application section for a jitter calculation for other confidence factors than 1  $\sigma$ .
- j. -3 dB point of PLL transfer characteristics.

#### **APPLICATIONS INFORMATION**

### **SYNC Output Description**

The MPC9992 has a system synchronization pulse output QSYNC. In configurations with the output frequency relationships are not integer multiples of each other QSYNC provides a signal for system synchronization purposes. The MPC9992 monitors the relationship between the A bank and the B bank of outputs. The QSYNC output is asserted (logic

high) one QA period in duration after the coincident rising edges of the QA and QB outputs. The placement of the pulse is dependent on the QA and QB output frequencies ratio. Table 2 shows the waveforms for the QSYNC output. The QSYNC output is defined for all possible combinations of the bank A and bank B outputs.



Figure 3. QSYNC Timing Diagram

#### **Power Supply Filtering**

The MPC9992 is a mixed analog/digital product. Its analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. Random noise on the V<sub>CC PLL</sub> power supply impacts the device characteristics, for instance I/O jitter. The MPC9992 provides separate power supplies for the output buffers (V<sub>CC</sub>) and the phase-locked loop (V<sub>CC PLL</sub>) of the device. The purpose of this design technique is to isolate the high switching noise digital outputs from the relatively sensitive internal analog phase-locked loop. In a digital system environment where it is more difficult to minimize noise on the power supplies a second level of isolation may be required. The simple but effective form of isolation is a power supply filter on the V<sub>CC PLL</sub> pin for the MPC9992. Figure 4. illustrates a typical power supply filter scheme. The MPC9992 frequency and phase stability is most susceptible to noise with spectral content in the 100kHz to 20MHz range. Therefore the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop across the series filter resistor R<sub>F</sub>. From the data sheet the I<sub>CC PLL</sub> current (the current sourced through the V<sub>CC PLL</sub> pin) is typically 3 mA (5 mA maximum), assuming that a minimum of 2.325V ( $V_{CC}$ =3.3V or  $V_{CC}$ =2.5V) must be maintained on the  $V_{CC\_PLL}$  pin. The resistor  $R_F$  shown in Figure 4. "V<sub>CC\_PLL</sub> Power Supply Filter" must have a resistance of 9-10 $\Omega$  (V<sub>CC</sub>=2.5V) to meet the voltage drop criteria.



Figure 4. V<sub>CC PLL</sub> Power Supply Filter

The minimum values for  $R_F$  and the filter capacitor  $C_F$  are defined by the required filter characteristics: the RC filter should provide an attenuation greater than 40 dB for noise whose spectral content is above 100 kHz. In the example RC filter shown in Figure 4. " $V_{CC\_PLL}$  Power Supply Filter", the filter cut-off frequency is around 3-5 kHz and the noise attenuation at 100 kHz is better than 42 dB.

As the noise frequency crosses the series resonant point of an individual capacitor its overall impedance begins to look inductive and thus increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. Although the MPC9992 has several design features to minimize the susceptibility to power supply noise (isolated power and grounds and fully differential PLL) there still may be applications in which overall performance is being degraded due to system power supply noise. The power supply filter schemes discussed in this section should be adequate to eliminate power supply noise related problems in most designs.



Figure 5. MPC9992 AC test reference

#### **OUTLINE DIMENSIONS**



V1

W

4.500 BSC

0.200 REF

0.177 BSC

0.008 REF

# **NOTES**

# **NOTES**

### MPC9992

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

MOTOROLA and the Stylized M Logo are registered in the US Patent & Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2001.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852-26668334

Technical Information Center: 1-800-521-6274

HOME PAGE: http://www.motorola.com/semiconductors/

