### 查询CD74ACT297供应商

## 捷多邦,专业PCB打样工厂,24小时加急出CD74ACT297 DIGITAL PHASE-LOCKED LOOP

**M PACKAGE** 

(TOP VIEW)

В

A

ENCTR

K CLK

 $D/\overline{U}$ 

I/D CLK [

I/D OUT

GND

2

3

4

5

6

7

SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999

16 VCC

15 C

14 D

13 **0** 0A2

10 0 **b**B

9 🛛  $\phi A1$ 

12 ECPD OUT

11 XORPD OUT

- Digital Design Avoids Analog
  Compensation Errors
- Easily Cascadable for Higher Order Loops
- Useful Frequency Range
  DC to 110 MHz Typical (K CLK)
  DC to 70 MHz Typical (I/D CLK)
- Dynamically Variable Bandwidth
- Very Narrow Bandwidth Attainable
- Power-On Reset
- Output Capability
- Standand: XORPD OUT, ECPD OUT
  Bus Driver: I/D OUT
- SCR Latch-Up-Resistant CMOS Process and Circuit Design
- Speed of Bipolar FAST<sup>™</sup>/AS/S with Significantly Reduced Power Consumption
- Balanced Propagation Delays
- ESD Protection Exceeds 2000 V per MIL-STD-883, Method 3015
- Packaged in Small-Outline Integrated Circuit Package

### description

The CD74ACT297 device is designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. These devices contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked loops as described in Figure 1.

Both exclusive-OR (XORPD) and edge-controlled (ECPD) phase detectors are provided for maximum flexibility.

Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation or to cascade to higher order phase-locked loops.

The length of the up/down K counter is digitally programmable according to the K-counter function table. With A, B, C, and D all low, the K counter is disabled. With A high and B, C, and D low, the K counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C, and D are programmed high, the K counter becomes 17 stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A-through-D inputs can maximize the overall performance of the digital phase-locked loop.

This device performs the classic first-order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked loop (DPLL) is not affected by  $V_{CC}$  and temperature variations, but depends solely on accuracies of the K clock, I/D clock, and loop propagation delays. The I/D clock frequency and the divide-by-N modulos determine the center frequency of the DPLL. The center frequency is defined by the relationship  $f_c = I/D \operatorname{clock}/2N$  (Hz).

The CD74ACT297 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TI is a trademark of Texas Instruments Incorporated.



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999







SCHS297A – AUGUST 1998 – REVISED SEPTEMBER 1999

### **Function Tables**

#### K COUNTER (DIGITAL CONTROL)

| D | С | В | Α | MODULO (K)      |
|---|---|---|---|-----------------|
| L | L | L | L | Inhibited       |
| L | L | L | Н | 2 <sup>3</sup>  |
| L | L | Н | L | 24              |
| L | L | Н | Н | 25              |
| L | Н | L | L | 2 <sup>6</sup>  |
| L | Н | L | Н | 27              |
| L | Н | Н | L | 2 <sup>8</sup>  |
| L | Н | Н | Н | 2 <sup>9</sup>  |
| Н | L | L | L | 2 <sup>10</sup> |
| Н | L | L | Н | 2 <sup>11</sup> |
| Н | L | Н | L | 2 <sup>12</sup> |
| Н | L | Н | Н | 21 <sup>3</sup> |
| Н | Н | L | L | 2 <sup>14</sup> |
| Н | Н | L | Н | 215             |
| Н | Н | Н | L | 216             |
| Н | Н | Н | Н | 217             |

### **EXCLUSIVE-OR PHASE DETECTOR**

| φ <b>Α1</b> | φ <b>B</b> | XORPD OUT |
|-------------|------------|-----------|
| L           | L          | L         |
| L           | Н          | Н         |
| Н           | L          | Н         |
| Н           | Н          | L         |

#### EDGE-CONTROLLED PHASE DETECTOR

| φ <b>Α2</b>  | φ <b>B</b>   | ECPD OUT  |  |  |  |
|--------------|--------------|-----------|--|--|--|
| H or L       | $\downarrow$ | Н         |  |  |  |
| $\downarrow$ | H or L       | L         |  |  |  |
| H or L       | $\uparrow$   | No change |  |  |  |
| $\uparrow$   | H or L       | No change |  |  |  |

H = steady-state high level

L = steady-state low level

 $\downarrow$  = transition from high to low

 $\uparrow$  = transition from low to high



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999

### functional block diagram





(2)

SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999

The phase detector generates an error-signal waveform that, at zero phase error, is a 50% duty-cycle square wave. At the limits of linear operation, the phase-detector output will be either high or low all of the time, depending on the direction of the phase error ( $\phi_{in} - \phi_{out}$ ). Within these limits, the phase-detector output varies linearly with the input phase error according to the gain  $k_d$ , which is expressed in terms of phase-detector output per cycle of phase error. The phase-detector output can be varied between  $\pm 1$  according to the relation:

Phase-detector output 
$$=$$
  $\frac{\% \text{ high} - \% \text{ low}}{100}$  (1)

The output of the phase detector will be  $k_d \phi_e$ , where the phase error  $\phi_e = \phi_{in} - \phi_{out}$ .

Exclusive-OR phase detectors (XORPD) and edge-controlled phase detectors (ECPD) are commonly used digital types. The ECPD is more complex than the XORPD logic function, but can be described generally as a circuit that changes states on one of the transitions of its inputs. For an XORPD,  $k_d$  is 4 because its output remains high (PD output = 1) for a phase error of 1/4 cycle. Similarly, for the ECPD,  $k_d$  is 2 because its output remains high for a phase error of 1/2 cycle. The type of phase detector will determine the zero-phase-error point, i.e., the phase separation of the phase-detector inputs for  $\phi_e$  defined to be zero. For the basic DPLL system of Figure 2,  $\phi_e = 0$  when the phase-detector output is a square wave. The XORPD inputs are 1/4 cycle out of phase for zero phase error. For the ECPD,  $\phi_e = 0$  when the inputs are 1/2 cycle out of phase.



Figure 2. DPLL Using Exclusive-OR Phase Detection

The phase-detector output controls the up/down input to the K counter. The counter is clocked by input frequency  $Mf_c$ , which is a multiple M of the loop center frequency  $f_c$ . When the K counter recycles up, it generates a carry pulse. Recycling while counting down generates a borrow pulse. If the carry and borrow outputs are conceptually combined into one output that is positive for a carry and negative for a borrow, and if the K counter is considered as a frequency divider with the ratio  $Mf_c/K$ , the output of the K counter will equal the input frequency multiplied by the division ratio. Thus, the output from the K counter is ( $k_d \phi_e Mf_c/K$ .

The carry and borrow pulses go to the increment/decrement (I/D) circuit, which, in the absence of any carry or borrow pulse, has an output that is one half of the input clock (I/D CLK). The input clock is just a multiple, 2N, of the loop center frequency. In response to a carry or borrow pulse, the I/D circuit will either add or delete a pulse at I/D OUT. Thus, the output of the I/D circuit will be Nf<sub>c</sub> 4 ( $k_d \phi_e M f_c$ )/2K.

The output of the N counter (or the output of the phase-locked loop) is:

$$f_0 = f_c + (k_d \phi_e M f_c)/2KN$$

When this result is compared to the equation for a first-order analog phase-locked loop, the digital equivalent of the gain of the VCO is just  $Mf_c/2KN$  or  $f_c/K$  for M = 2N.

Thus, the simple first-order phase-locked loop with an adjustable K counter is the equivalent of an analog phase-locked loop with a programmable VCO gain.



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999



Figure 3. DPLL Using Both Phase Detectors in a Ripple-Cancellation Scheme

# absolute maximum ratings over recommended operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                          | 0.5 V to 6 V                       |
|----------------------------------------------------------------------------------------------------------------|------------------------------------|
| DC input diode current, $I_{IK}$ ( $V_I < -0.5$ V or $V_I > V_{CC} + 0.5$ V)                                   | ±20 mA                             |
| DC input diode current, $I_{OK}$ ( $V_O < -0.5$ V or $V_O > V_{CC} + 0.5$ V)                                   | ±50 mA                             |
| DC output source or sink current per output pin, $I_O (V_O > -0.5 \text{ V or } V_O < V_{CC} + 0.5 \text{ V})$ | ±50 mA                             |
| Continuous current through V <sub>CC</sub> or GND (Note 1)                                                     | $\ldots \ldots \pm 100 \text{ mA}$ |
| Package thermal impedance, $\theta_{JA}$ (see Note 2)                                                          | 73°C/W                             |
| Storage temperature range. T <sub>sto</sub>                                                                    | –65°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. For up to four outputs per device, add  $\pm 25$  mA for each additional output.

2. The package thermal impedance is calculated in accordance with JESD 51.

### recommended operating conditions

|       |                                      | MIN | MAX | UNIT |
|-------|--------------------------------------|-----|-----|------|
| VCC   | Supply voltage                       | 4.5 | 5.5 | V    |
| VIH   | High-level input voltage             | 2   |     | V    |
| VIL   | Low-level input voltage              |     | 0.8 | V    |
| VI    | Input voltage                        | 0   | VCC | V    |
| Vo    | Output voltage                       | 0   | VCC | V    |
| dt/dv | Input rise and fall slew rate        |     | 10  | ns   |
| ТĄ    | Operating free-air temperature range | -40 | 85  | °C   |



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED                |                                         |                                     | N              | T <sub>A</sub> = 25°C |      | MINI   |      | LINUT |
|--------------------------|-----------------------------------------|-------------------------------------|----------------|-----------------------|------|--------|------|-------|
| PARAMETER                | IES                                     | I CONDITIONS                        | VCC            | MIN                   | MAX  | IVITIN | MAA  | UNIT  |
|                          | VI = VIH or VIL                         | I <sub>O</sub> = -50 μA             | 4.5 V          | 4.4                   |      | 4.4    |      | V     |
| VOH                      |                                         | I <sub>O</sub> = -24 mA             | 4.5 V          | 3.94                  |      | 3.8    |      |       |
|                          |                                         | I <sub>O</sub> = -75 mA             | 5.5 V          |                       |      | 3.85   |      |       |
|                          | $V_I = V_{IH} \text{ or } V_{IL}$       | I <sub>O</sub> = 50 μA              | 4.5 V          |                       | 0.1  |        | 0.1  |       |
| V <sub>OL</sub>          |                                         | I <sub>O</sub> = 24 mA              | 4.5 V          |                       | 0.36 |        | 0.44 | V     |
|                          |                                         | I <sub>O</sub> = 75 mA <sup>†</sup> | 5.5 V          |                       |      |        | 1.65 |       |
| Ц                        | $V_I = V_{CC} \text{ or } GND$          |                                     | 5.5 V          |                       | ±0.1 |        | ±1   | μA    |
| I <sub>CC</sub> (MSI)    | $V_I = V_{CC} \text{ or } GND$          |                                     | 5.5 V          |                       | 8    |        | 80   | μΑ    |
| I <sub>CC</sub> (SSI/FF) | $V_I = V_{CC} \text{ or } GND$          |                                     | 5.5 V          |                       | 4    |        | 40   | μΑ    |
| ΔICC                     | V <sub>I</sub> = V <sub>CC</sub> –2.1 V |                                     | 4.5 V to 5.5 V |                       | 2.4  |        | 2.8  | mA    |

<sup>†</sup> Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C.

### ACT Input Load Table

| INPUT                  | UNIT LOAD |
|------------------------|-----------|
| ENCTR, D/U             | 0.1       |
| A, B, C, D, K CLK, φA2 | 0.2       |
| I/Ο CLK, φΑ1, φΒ       | 0.5       |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in electrical characteristics table (e.g., 2.4 mA at 25°C).



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999

timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|        | PARAMETER           |                   | T <sub>A</sub> = 1 | T <sub>A</sub> = 25°C |     |    |       |         |
|--------|---------------------|-------------------|--------------------|-----------------------|-----|----|-------|---------|
|        |                     | FARAMETER         |                    | MIN                   | MAX |    | IVIAA |         |
| 4      |                     |                   | K CLK              |                       | 55  |    | 45    | N 41 1- |
| rclock | Clock frequency     |                   | I/D CLK            |                       | 40  |    | 35    | MHZ     |
|        | Dulas duration      |                   | K CLK              | 6                     |     | 8  |       | 20      |
| ١W     | Fuise duration      |                   | I/D CLK            | 7                     |     | 9  |       | 115     |
| •      | Satur time before   |                   | D/U                | 13                    |     | 17 |       | ne      |
| ۰su    | Setup time before   |                   | ENCTR              | 12                    |     | 16 |       | 115     |
| th     | Hold time after K ( |                   | D/U                | 3                     |     | 7  |       | ns      |
| 'n     |                     |                   | ENCTR              | 2                     |     | 6  |       | 115     |
|        | Carry Pulse         |                   |                    |                       |     |    |       |         |
|        | (Internal Signal)   |                   |                    |                       |     |    |       |         |
|        |                     |                   |                    |                       |     |    |       |         |
|        | И <sup>D</sup> OUT  |                   |                    |                       |     |    |       |         |
|        |                     | Figure 4. I/D OUT | In Lock Condition  |                       |     |    |       |         |
|        |                     |                   |                    |                       |     |    |       |         |
|        | φB                  |                   |                    |                       |     |    |       |         |
|        | φ <b>A2</b>         |                   |                    |                       |     |    |       |         |
|        | ECPD OUT 92CS-40450 |                   |                    |                       |     |    |       |         |

Figure 5. Edge-Controlled Phase-Comparator Waveforms



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999







Figure 7. Waveforms Showing Clock (ID CLK) to Output (ID OUT) Propagation Delays, Clock Pulse Duration, and Maximum Clock Pulse Frequency







SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999



Figure 9. Waveforms Showing Phase Input ( $\phi$ B,  $\phi$ A2) to Output (ECPD OUT) Propagation Delays



NOTE A: Shaded areas indicate when the input is permitted to change for predictable output performance.

# Figure 10. Waveforms Showing <u>C</u>lock (K CLK) Pulse Duration and Maximum Clock Pulse Frequency, and Inputs (D/U, ENCTR) to Clock (K CLK) Setup and Hold Times.

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ , (unless otherwise noted)

| DADAMETED        | FROM            | то        | T <sub>A</sub> = 25°C |     |     | MIN | MAY |     |
|------------------|-----------------|-----------|-----------------------|-----|-----|-----|-----|-----|
| PARAMETER        | (INPUT)         | (OUTPUT)  | MIN                   | TYP | MAX |     |     |     |
| f                | K CLK           |           | 55                    |     |     | 45  |     |     |
| Imax             | I/D CLK         | 1/0 001   | 40                    |     |     | 35  |     |     |
| <sup>t</sup> PLH |                 |           |                       |     | 19  |     | 24  | 20  |
| <sup>t</sup> PHL | I/D CLK         | 1/0 001   |                       |     | 19  |     | 24  | 115 |
| <sup>t</sup> PHL | φA <sub>2</sub> | ECPD OUT  |                       |     | 24  |     | 30  | ns  |
| <sup>t</sup> PLH |                 |           |                       |     | 17  |     | 22  | 200 |
| <sup>t</sup> PHL | <sup>φΑ</sup> 1 | XORPD OUT |                       |     | 17  |     | 22  | 115 |
| <sup>t</sup> PLH | ٨B              |           |                       |     | 17  |     | 22  | ne  |
| <sup>t</sup> PHL |                 |           |                       |     | 17  |     | 22  | 115 |
| <sup>t</sup> PLH | φB              | ECPD OUT  |                       |     | 24  |     | 30  | ns  |



SCHS297A - AUGUST 1998 - REVISED SEPTEMBER 1999



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>Q</sub> = 50 Ω, t<sub>f</sub> = 3 ns, t<sub>f</sub> = 3 ns.
- C. All input pulses are supplied by generations having the following characteristics. FRK  $\ge$  1 Min2, 20 = 30 Ω, tr

D. The outputs are measured one at a time with one input transition per measurement.

Figure 11. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated