#### 查询CDC339供应商

| 多 <mark>邦,专业PCB打样工厂</mark> ,24小时加急出货 | <b>CDC339</b> |
|--------------------------------------|---------------|
| CLOCK                                | DRIVER        |
| WITH 3-STATE O                       | UTPUTS        |
| SCAS331 – DECEMBER 1992 – REVISED    | MARCH 1994    |
|                                      |               |

- Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications
- TTL-Compatible Inputs and Outputs
- Distributes One Clock Input to Eight Outputs
  - Four Same-Frequency Outputs
  - Four Half-Frequency Outputs
- Distributed V<sub>CC</sub> and Ground Pins Reduce Switching Noise
- High-Drive Outputs (-48-mA I<sub>OH</sub>, 48-mA I<sub>OL</sub>)
- State-of-the-Art E*PIC-*II*B*™ BiCMOS Design Significantly Reduces Power Dissipation
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages

| (TOP VIEW) |                                           |                                                                                                                                                                                                      |  |  |  |  |
|------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| $\Box$     |                                           | - 5                                                                                                                                                                                                  |  |  |  |  |
| 1          | 20                                        | ] Y2                                                                                                                                                                                                 |  |  |  |  |
|            |                                           | GND                                                                                                                                                                                                  |  |  |  |  |
|            |                                           | ] Y1                                                                                                                                                                                                 |  |  |  |  |
| 4          | 17                                        | ] V <sub>CC</sub>                                                                                                                                                                                    |  |  |  |  |
| 5          |                                           | ] CLK                                                                                                                                                                                                |  |  |  |  |
| 6          |                                           | ] GND                                                                                                                                                                                                |  |  |  |  |
| 7          | 14                                        | ]∨ <sub>cc</sub>                                                                                                                                                                                     |  |  |  |  |
| 8          | 13                                        | ] Q1                                                                                                                                                                                                 |  |  |  |  |
| 9          | 12                                        | ] GND                                                                                                                                                                                                |  |  |  |  |
| 10         | 11                                        | ] Q2                                                                                                                                                                                                 |  |  |  |  |
|            | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 1         20           2         19           3         18           4         17           5         16           6         15           7         14           8         13           9         12 |  |  |  |  |

# description

The CDC339 is a high-performance, low-skew clock driver. It is specifically designed for applications requiring synchronized output signals at both the primary clock frequency and one-half the primary clock frequency. The four Y outputs switch in phase and at the same frequency as the clock (CLK) input. The four Q outputs switch at one-half the frequency of CLK.

When the output-enable ( $\overline{OE}$ ) input is low and the clear ( $\overline{CLR}$ ) input is high, the Y outputs follow CLK and the Q outputs toggle on low-to-high transitions of CLK. Taking  $\overline{CLR}$  low asynchronously resets the Q outputs to the low level. When  $\overline{OE}$  is high, the outputs are in the high-impedance state.

The CDC339 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

| 1000   | FUN | CHONI      | ADLE    |                  |  |
|--------|-----|------------|---------|------------------|--|
| INPUTS |     |            | OUTPUTS |                  |  |
| OE     | CLR | CLK        | Y1-Y4   | Q1-Q4            |  |
| Н      | Х   | Х          | Z       | Z                |  |
| L      | L   | L          | L       | L                |  |
| L      | L   | Н          | н       | L                |  |
| L      | Н   | L          | L       | Q <sub>0</sub> † |  |
| L      | Н   | $\uparrow$ | н       |                  |  |

<sup>†</sup>The level of the Q outputs before the indicated steady-state input conditions were established.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CDIB is a trademark of Texas Instruments Incorporated.



# CDC339 CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS331 – DECEMBER 1992 – REVISED MARCH 1994

# logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub>                                                      |              |
|--------------------------------------------------------------------------------------------|--------------|
| Voltage range applied to any output in the disabled or power-off state, Vo                 | 5 V to 5.5 V |
| Current into any output in the low state, Io                                               | 96 mA        |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                  | –18 mA       |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                 | . –50 mA     |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2): DB package | 0.6 W        |
| DW package                                                                                 | 1.6 W        |
| Storage temperature range, T <sub>stg</sub>                                                | C to 150°C   |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B.



# recommended operating conditions (see Note 3)

|        |                                | MIN  | MAX  | UNIT |
|--------|--------------------------------|------|------|------|
| VCC    | Supply voltage                 | 4.75 | 5.25 | V    |
| VIH    | High-level input voltage       | 2    |      | V    |
| VIL    | Low-level input voltage        |      | 0.8  | V    |
| VI     | Input voltage                  | 0    | VCC  | V    |
| ЮН     | High-level output current      |      | -48  | mA   |
| IOL    | Low-level output current       |      | 48   | mA   |
| fclock | Input clock frequency          |      | 80   | MHz  |
| ТА     | Operating free-air temperature | -40  | 85   | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                                                          | TEST CONDITIONS           |                  | MIN | ΤΥΡ <sup>†</sup> ΜΑΧ | UNIT |
|-----------------|--------------------------------------------------------------------------|---------------------------|------------------|-----|----------------------|------|
| VIK             | V <sub>CC</sub> = 4.75 V,                                                | l <sub>l</sub> = -18 mA   |                  |     | -1.2                 | V    |
| VOH             | V <sub>CC</sub> = 4.75 V,                                                | I <sub>OH</sub> = - 48 mA |                  | 2   |                      | V    |
| VOL             | V <sub>CC</sub> = 4.75 V,                                                | I <sub>OL</sub> = 48 mA   |                  |     | 0.5                  | V    |
| IIН             | V <sub>CC</sub> = 5.25 V,                                                | V <sub>I</sub> = 2.7 V    |                  |     | 50                   | μΑ   |
| ١ <sub>١L</sub> | V <sub>CC</sub> = 5.25 V,                                                | V <sub>I</sub> = 0.5 V    |                  |     | -50                  | μΑ   |
| IOZ             | V <sub>CC</sub> = 5.25 V,                                                | $V_{O}$ = 2.7 V or 0.5 V  |                  |     | ±50                  | μΑ   |
| IO‡             | V <sub>CC</sub> = 5.25 V,                                                | $V_{O} = 2.5 V$           |                  | -50 | -180                 | mA   |
|                 |                                                                          |                           | Outputs high     |     | 70                   |      |
| Icc             | $V_{CC} = 5.25 \text{ V},  V_{O} = 100000000000000000000000000000000000$ | $I_{O} = 0,$              | Outputs low      |     | 85                   | mA   |
|                 |                                                                          |                           | Outputs disabled |     | 70                   |      |
| Ci              | VI = 2.5 V or 0.5 V                                                      |                           |                  |     | 3                    | pF   |
| Co              | $V_{O} = 2.5 \text{ V or } 0.5 \text{ V}$                                |                           |                  |     | 8                    | pF   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup>Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

## timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                 |                  |                          |     | MAX | UNIT |
|-----------------|------------------|--------------------------|-----|-----|------|
| fclock          | Clock frequency  | frequency                |     |     | MHz  |
|                 |                  | CLR low                  | 4   |     |      |
| tw              | Pulse duration   | CLK low                  | 4   |     | ns   |
|                 |                  | CLK high                 | 4   |     |      |
| t <sub>su</sub> | Setup time       | CLR inactive before CLK↑ | 2   |     | ns   |
|                 | Clock duty cycle |                          | 40% | 60% |      |



# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figures 1 and 2)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYPT | МАХ  | UNIT |
|--------------------|-----------------|----------------|----------|------|------|
| f <sub>max</sub>   |                 |                | 80       |      | MHz  |
| <sup>t</sup> PLH   | CLK             | Any Y or Q     | 3        | 9    | ns   |
| <sup>t</sup> PHL   |                 |                | 3        | 9    |      |
| <sup>t</sup> PHL   | CLR             | Any Q          | 4        | 9    | ns   |
| <sup>t</sup> PZH   | ŌĒ              | Any Y or Q     | 2        | 7    | ns   |
| <sup>t</sup> PZL   |                 |                | 3        | 7    |      |
| <sup>t</sup> PHZ   |                 |                | 2        | 7    |      |
| <sup>t</sup> PLZ   | ŌE              | Any Y or Q     | 2        | 7    | ns   |
|                    | CLK↑            | Υ↑             |          | 0.75 |      |
| <sup>t</sup> sk(o) |                 | Q↑             |          | 0.9  | ns   |
|                    |                 | Y↑ and Q↑      |          | 0.9  |      |
| tr                 |                 |                | 0.9      |      | ns   |
| tf                 |                 |                | 0.7      |      | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .





#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. Cl includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



# CDC339 **CLOCK DRIVER** WITH 3-STATE OUTPUTS SCAS331 - DECEMBER 1992 - REVISED MARCH 1994



PARAMETER MEASUREMENT INFORMATION

- NOTES: A. Output skew, t<sub>Sk(0)</sub>, from CLK↑ to Y↑, is calculated as the greater of the difference between the fastest and slowest of t<sub>PLHn</sub> (n = 1, 2, 3, 4) or t<sub>PLHn</sub> (n = 9, 10, 11, 12).
  B. Output skew, t<sub>Sk(0)</sub>, from CLK↑ to Q↑, is calculated as the greater of the difference between the fastest and slowest of t<sub>PLHn</sub> (n = 5, 6, 7, 8).
  C. Output skew t t<sub>ob</sub> form CLK↑ to Y↑ and O↑ is calculated as the greater of the difference between the fastest and slowest of t<sub>PLHn</sub> (n = 5, 6, 7, 8).
  - C. Output skew,  $t_{sk(0)}$ , from CLK<sup>1</sup> to Y<sup>1</sup> and Q<sup>1</sup>, is calculated as the greater of the difference between the fastest and slowest of  $t_{PLHn}$  (n = 1, 2, ..., 8).

# Figure 2. Skew Waveforms and Calculations



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated