### 查询CDCV304供应商

## 捷多邦,专业PCB打样工厂,24小时加急出货 CDCV304 140-MHz PCI-X CLOCK BUFFER

TSSOP

**PW PACKAGE** 

(TOP VIEW)

10

2

3

4

CLKIN

OE 🗖

1Y0 🗖

GND 🗖

SCAS643B - SEPTEMBER 2000 REVISED JULY 2002

8

7

6

5

1Y3

🗖 1Y1

□ 1Y2

₩ V<sub>DD</sub>3.3V

- General-Purpose and PCI-X 1:4 Clock
  Buffer
- Operating Frequency: 0 MHz to 140 MHz
- Low Output Skew: <100 ps
- Distributes One Clock Input to One Bank of Four Outputs
- Output Enable Control That Drives Outputs
  Low When OE Is Low
- Operates From Single 3.3-V Supply
- 8-Pin TSSOP Package

### description

The CDCV304 is a high-performance, low-skew, general-purpose and PCI-X clock buffer. It distributes one input clock signal (CLKIN) to the output clocks (1Y[0:3]). It is specifically designed for use with PCI-X applications. The CDCV304 operates at 3.3 V.

The CDCV304 is characterized for operation from -40°C to 85°C for automotive and industrial applications.

| FUNCTION TABLE |    |          |  |  |
|----------------|----|----------|--|--|
| INPUTS         |    | OUTPUT   |  |  |
| CLKIN          | OE | 1Y (0:3) |  |  |
| L              | L  | L        |  |  |
| Н              | L  | L        |  |  |
| L              | Н  | L        |  |  |
| н              | Н  | н        |  |  |

### functional block diagram



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCAS643B - SEPTEMBER 2000 REVISED JULY 2002

### **Terminal Functions**

| TERM                 | INAL       | 1/0   | DESCRIPTION               |
|----------------------|------------|-------|---------------------------|
| NAME                 | NO.        | 1/0   | DESCRIPTION               |
| 1Y[0–3]              | 3, 5, 7, 8 | 0     | Buffered output clocks    |
| CLKIN                | 1          | I     | Input reference frequency |
| GND                  | 4          | Power | Ground                    |
| OE                   | 2          | I     | Outputs enable control    |
| V <sub>DD</sub> 3.3V | 6          | Power | 3.3-V supply              |

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>DD</sub>                                                          | –0.5 V to 4.3 V                   |
|------------------------------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Notes 1 and 2)                                        | –0.5 V to V <sub>DD</sub> + 0.5 V |
| Output voltage range, V <sub>O</sub> (see Notes 1 and 2)                                       | –0.5 V to V <sub>DD</sub> + 0.5 V |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) | ±50 mA                            |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> )       | ±50 mA                            |
| Continuous total output current, $I_O (V_O = 0 \text{ to } V_{DD})$                            |                                   |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): PW package                              | 230.5°C/W                         |
| Storage temperature range, T <sub>stg</sub>                                                    | −65°C to 150°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. This value is limited to 4.6 V maximum.

3. The package thermal impedance is calculated in accordance with JESD 51.

### recommended operating conditions

|                                                | MIN                 | NOM | MAX                 | UNIT |
|------------------------------------------------|---------------------|-----|---------------------|------|
| Supply voltage, V <sub>DD</sub>                | 3                   | 3.3 | 3.6                 | V    |
| High-level input voltage, VIH                  | 0.7×V <sub>DD</sub> |     |                     | V    |
| Low-level input voltage, VIL                   |                     |     | 0.3×V <sub>DD</sub> | V    |
| Input voltage, VI                              | 0                   |     | V <sub>DD</sub>     | V    |
| High-level output current, I <sub>OH</sub>     |                     |     | -24                 | mA   |
| Low-level output current, IOL                  |                     |     | 24                  | mA   |
| Operating free-air temperature, T <sub>A</sub> | -40                 |     | 85                  | °C   |

## timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                    |                 | MIN | NOM | MAX | UNIT |
|--------------------|-----------------|-----|-----|-----|------|
| f <sub>clk</sub> C | Clock frequency | 0   |     | 140 | MHz  |



SCAS643B - SEPTEMBER 2000 REVISED JULY 2002

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                               | TEST CONDITIONS                |                                  | MIN                  | TYP <sup>†</sup> | MAX  | UNIT |
|-----------------|-------------------------------|--------------------------------|----------------------------------|----------------------|------------------|------|------|
| VIK             | Input voltage                 | V <sub>DD</sub> = 3 V,         | l <sub>l</sub> = -18 mA          |                      |                  | -1.2 | V    |
|                 |                               | $V_{DD}$ = min to max,         | I <sub>OH</sub> = -1 mA          | V <sub>DD</sub> -0.2 |                  |      |      |
| ∨он             | High-level output voltage     | V <sub>DD</sub> = 3 V,         | I <sub>OH</sub> = -24 mA         | 2                    |                  |      | V    |
|                 |                               | V <sub>DD</sub> = 3 V,         | I <sub>OH</sub> = -12 mA         | 2.4                  |                  |      |      |
|                 | Low-level output voltage      | $V_{DD}$ = min to max,         | I <sub>OL</sub> = 1 mA           |                      |                  | 0.2  |      |
| VOL             |                               | V <sub>DD</sub> = 3 V,         | I <sub>OL</sub> = 24 mA          |                      |                  | 0.8  | V    |
|                 |                               | V <sub>DD</sub> = 3 V,         | I <sub>OL</sub> = 12 mA          |                      |                  | 0.55 |      |
| lau             | High-level output current     | V <sub>DD</sub> = 3 V,         | $V_{O} = 1 V$                    | -50                  |                  |      | mA   |
| ЮН              |                               | V <sub>DD</sub> = 3.3 V,       | V <sub>O</sub> = 1.65 V          |                      | -55              |      |      |
|                 |                               | V <sub>DD</sub> = 3 V,         | V <sub>O</sub> = 2 V             | 60                   |                  |      | mA   |
| IOL             | Low-level output current      | V <sub>DD</sub> = 3.3 V,       | V <sub>O</sub> = 1.65 V          |                      | 70               |      |      |
| Ц               | Input current                 | $V_I = V_O \text{ or } V_{DD}$ |                                  |                      |                  | ±5   | μA   |
| I <sub>DD</sub> | Dynamic current, See Figure 5 | f = 67 MHz                     |                                  |                      |                  | 37   | mA   |
| Ci              | Input capacitance             | V <sub>DD</sub> = 3.3 V,       | $V_{I} = 0 V \text{ or } V_{DD}$ |                      | 3                |      | pF   |
| Co              | Output capacitance            | V <sub>DD</sub> = 3.3 V,       | $V_I = 0 V \text{ or } V_{DD}$   |                      | 3.2              |      | pF   |

<sup>†</sup> All typical values are at respective nominal  $V_{DD}$  and 25°C.

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, C<sub>L</sub> = 10 pF, V<sub>DD</sub> = 3.3 V $\pm$ 0.3 V (see Note 6 and Figures 1 and 2)

|                     | PARAMETER                          | TEST CONDITIONS                          | MIN | TYP† | MAX | UNIT |
|---------------------|------------------------------------|------------------------------------------|-----|------|-----|------|
| <sup>t</sup> PLH    | High-to-low propagation delay      | See Figures 1 and 2                      | 1.8 | 2.5  | 3   | ns   |
| <sup>t</sup> PHL    | Low-to-high propagation delay      | See Figures 1 and 2                      | 1.8 | 2.4  | 3   | ns   |
| <sup>t</sup> sk(o)  | Output skew (see Note 4)           |                                          |     | 50   | 100 | ps   |
| <sup>t</sup> sk(p)  | Pulse skew                         | $V_{IH} = V_{DD}, V_{IL} = 0 V$          |     |      | 150 | ps   |
| <sup>t</sup> sk(pr) | Process skew                       |                                          |     | 0.2  | 0.3 | ns   |
| <sup>t</sup> sk(pp) | Part-to-part skew                  |                                          |     | 0.25 | 0.4 | ns   |
| т                   | CLK high time, See Figure 4        | 66 MHz                                   | 6   |      |     | 20   |
| Thigh               |                                    | 140 MHz                                  | 3   |      |     | ns   |
| т.                  | CLK low time, See Figure 4         | 66 MHz                                   | 6   |      |     | ns   |
| Tlow                |                                    | 140 MHz                                  | 3   |      |     |      |
| t <sub>r</sub>      | Output rise slew rate <sup>‡</sup> | 0.2V <sub>DD</sub> to 0.6V <sub>DD</sub> | 1.5 | 2.7  | 4   | V/ns |
| t <sub>f</sub>      | Output fall slew rate <sup>‡</sup> | 0.6V <sub>DD</sub> to 0.2V <sub>DD</sub> | 1.5 | 2.7  | 4   | V/ns |

<sup>†</sup> All typical values are at respective nominal  $V_{DD}$ .

<sup>‡</sup> This symbol is according to PCI-X terminology.

NOTE 4: The t<sub>sk(0)</sub> specification is only valid for equal loading of all outputs.



SCAS643B - SEPTEMBER 2000 REVISED JULY 2002



Figure 4. Clock Waveform



SCAS643B - SEPTEMBER 2000 REVISED JULY 2002



#### PARAMETER MEASUREMENT INFORMATION





-50

-40

-30

-10

-20

0

-100

-90

-80

-70

-60



SCAS643B - SEPTEMBER 2000 REVISED JULY 2002



### PARAMETER MEASUREMENT INFORMATION



SCAS643B - SEPTEMBER 2000 REVISED JULY 2002

#### **MECHANICAL DATA**

### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated