October 2000 Revision 2.1 **Geode™**

 **CS9211 Graphics** 

**Companion**

 **Flat Panel Display** 

**Controller**



National Semiconductor®

# **Geode™ CS9211 Graphics Companion Flat Panel Display Controller**

# **General Description**

The National Semiconductor® Geode™ CS9211 graphics companion is suitable for systems that use any GX-series processor (e.g., GX1, GXLV, GXm) along with the CS5530A I/O companion, also members of the Geode family of products.

The CS9211 converts the digital pixel stream output of the CS5530A to the digital RGB inputs used by standard single and dual-scan STN LCD display panels. Support is provided for both color and monochrome dual-scan STN (DSTN) flat panels up to 1024x768 resolution, and for color single-scan panels up to 640x480 resolution.

The typical system connection shows how to connect the CS9211 with other system components. Note that the external frame buffer is only required for DSTN panels.

# **Features**

- Supports most SVGA DSTN panels and the VESA FPDI (Flat Panel Display Interface) Revision 1.0 Specification.
- Directly interfaces to panels; no external drivers needed (excluding backlight inverter).
- Supports 18-bit color pixel input data stream in 6:6:6 format, for a maximum display of 262,144 colors.
- Supports up to 65 MHz pixel clock (DOTCLK).
- Supports resolutions up to 1024x768 pixels.
- Fast display refresh rate, up to 120 Hz for DSTN panels, achieved by writing both panel halves simultaneously.
- 16- or 24-bit dual-scan color STN (DSTN) support.
- 8- or 16-bit dual-scan monochrome STN (DSTN) support.
- 8-bit single-scan color STN (SSTN) panel support.
- TFT panel support provided via pass-through mode.
- 9-, 12- or 18-bit TFT support.
- 9+9 or 12+12-bit, 2 pixels per clock TFT panel support.
- Frame rate modulation (FRM) allows up to 32 shades of gray (intensities) for each primary color (R,G,B) with no loss of spatial resolution.
- Proprietary dithering algorithm allows display of additional colors for a maximum of 262,144 colors.
- Programmable control of input and output sync pulse widths, delays, and polarities allows interfaces to many panel types.
- Programmable panel power sequence controls.
- Built-in memory controller supports either SDRAM or EDO memory for the DSTN frame buffer.
- Configuration via a serial programming interface.
- Low-power, 3.3V operation.
- 144-pin LQFP (Low-profile Quad Flat Pack).



Geode is a trademark of National Semiconductor Corporation.

For a complete listing of National Semiconductor trademarks, please visit www.national.com/trademarks.

Geode<sup>TM</sup> CS9211 **Geode™ CS9211**

# **Table of Contents**



**Table of Contents (Continued) 5.0 Electrical Specifications. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48** 5.1 TEST MODES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 5.1.1 NAND Tree Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 5.2 ABSOLUTE MAXIMUM RATINGS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 5.3 OPERATING CONDITIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 5.4 DC CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 5.5 AC CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 5.5.1 Pixel Port Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 5.5.2 Serial Interface Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 5.5.3 Flat Panel Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 5.5.4 Memory Interface Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 5.5.5 Panel Timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 **6.0 Mechanical Package Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 Appendix A Support Documentation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61** A.1 REVISION HISTORY . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61

**Geode™**

 **CS9211**

# **1.0 Architecture Overview**

The major functional blocks, as shown in Figure 1-1, of the CS9211 graphics companion flat panel display controller:

- **•** Serial Interface
- **•** Dither Engine
- **•** Frame Rate Modulator (FRM)
- **•** Control Registers
- **•** DSTN Timing Generator
- **•** Panel Interface
- **•** Frame Accelerator
- **•** CRC (Cyclical Redundancy Check) Engine
- **•** SDRAM/DRAM Interface Controller



**Figure 1-1. Internal Block Diagram**

# **2.0 Signal Definitions**

This section defines the signals and external interface of the CS9211. Figure 2-1 shows the pins organized by their functional groupings (internal test and electrical pins are not shown).

#### **2.1 PIN ASSIGNMENTS**

The tables in this section use several common abbreviations. Table 2-1 lists the mnemonics and their meanings.

Figure 2-2 shows the pin assignment for the CS9211 with Tables 2-2 and 2-3 listing the pin assignments sorted by pin number and alphabetically by signal name, respectively.

In Section 2.2 "Signal Descriptions" on page 9 a description of each signal within its associated functional group is provided.





**Figure 2-1. Signal Groups**

#### **Table 2-1. Pin Type Definitions**





**Figure 2-2. 144-Pin LQFP Pin Assignment Diagram Order Number: CS9211-VNG**

**Geode™ CS9211**

# **Signal Definitions (Continued)**





#### **Table 2-3. Pin Assignments - Sorted Alphabetically by Signal Name**



#### **2.2 SIGNAL DESCRIPTIONS**

# **2.2.1 Pixel Port Interface Signals**



## **2.2.2 Serial Interface Signals**



## **2.2.3 Flat Panel Interface Signals**





# **2.2.3 Flat Panel Interface Signals (Continued)**

# **2.2.4 Memory Interface Signals**





# **2.2.4 Memory Interface Signals (Continued)**

# **2.2.5 Reset, Crystal, and GPIO Pins**



#### **2.2.6 National Semiconductor Internal Test Pins**



## **2.2.7 Power and Ground Pins**



# **3.0 Functional Description**

This chapter discusses the detailed operations of the CS9211 in two categories: system-level and the operations/programming of the major functional blocks.

#### **3.1 SYSTEM INTERCONNECTIONS**

The system-level discussion topics revolve around events that affect the device as a whole unit and how the CS9211 connects/interfaces with other system devices (i.e., CS5530A, panel, memory, and crystal oscillator).

#### **3.1.1 CS550A Connections**

The CS9211 graphics companion connects to the TFT graphics data port of the CS550A I/O companion chip, as shown in Figure 3-1. In order for this interface to function, the CS550A must be in the "Limited ISA Mode", not the "ISA Master Mode", as discussed in the CS550A data book.

Register programming and internal memory loading commands are delivered to the CS9211 by means of a GPIO interface. The GPIOs can come from any device capable of controlling those signals, as described in Section 3.2.1 "Serial Interface" on page 17. For example, National's SuperI/O (PC97317) also produces compatible GPIO signals.

The CS9211 reformats the incoming pixel data stream and produces an output data stream that is directly compatible with the attached LCD panel.

Timing and power sequence control signals are delivered to the CS9211 from the CS550A. Various "pass-through" or "internal/external" selection modes of the CS9211 allow those external signals to be used or modified internally, before being passed on to the panel, or ignored completely, in which case they would be generated internally.

The CS9211 receives a pixel data stream from the CS550A. The chief function of the CS9211 is to reformat this received input stream into an output stream suitable for display on the LCD panels it supports.



**Figure 3-1. CS550A and CS9211 Signal Connections**

#### **3.1.2 Panel Connections**

As illustrated in Figure 3-3, the connections between the CS9211 and the LCD panel being driven are simple. There are three groups of interconnect: Power Control, Timing, and Data. Because of the wide variety of LCD panels currently used in the industry, this interface is discussed briefly and generically.

Power control signals enable the panel's backlight, main power, and contrast voltage. In some cases, these signals may be directly connected to the panel being used; in other cases, external circuitry such as a power FET, may be required. Consult the data sheet of the panel being used in the design for details.

Timing signals are connected directly to the panel. Different panel manufacturers use various nomenclatures to identify the timing signals, some of which are shown (separated by the "/" character) in Figure 3-3.

The output of the CS9211 is a 24-bit data bus that is artificially split into two 12-bit data buses by the CS9211's adopted nomenclature (UD/LD). The output data presented on these buses "moves" from pin to pin depending on the type of panel being used, as determined by the contents of several of the CS9211's internal registers. These output buses should be thought of as one 24-bit bus for ease of the designer's understanding and to avoid confusion with panels which have a UD/LD-type data bus nomenclature.

#### **3.1.3 Memory Connections**

The interface between the CS9211 and the frame buffer memory (if used) is straightforward. Signal names used in the CS9211 match up with those used by the standard EDO DRAM and SDRAM devices. Note that the frame buffer memory is only required for DSTN panels. If the memory is not required, the memory interface signals from the CS9211 may remain unconnected.

If a DSTN panel is used, the CS9211 must be connected to an external frame buffer RAM, which may be either EDO DRAM or SDRAM. The external frame buffer is not required if an SSTN panel is used. Pixel data is received by the pixel port, formatted by a dither block and programmable FRM, and stored in the CS9211 frame buffer. The formatted pixel data is subsequently read from the frame buffer and used to refresh half the DSTN panel, while the other half receives "live" data from the CS550A.

#### **3.1.4 Crystal Oscillator Interface**

The CS9211 requires a 14.318 MHz input clock to generate power sequencing signals to the panel. The input frequency should be 14.318 MHz. The clock may come from a compatible clock source anywhere in the design, or from a dedicated crystal oscillator tank circuit. The recommended oscillator tank circuit is shown in Figure 3-2.



**Figure 3-2. Oscillator Tank Circuit**



**Figure 3-3. CS9211 and Flat Panel Signal Connections**

#### **3.2 FUNCTIONAL BLOCKS**

The block diagram of the CS9211, along with the basic system interconnections are shown in Figure 3-4. Details of each block will be discussed in this section.

The CS9211 interfaces directly to industry standard 8-, 16 and 24-bit color or monochrome single or dual-scan STN flat panels (not all combinations are supported). It can also support 18-bit active matrix thin-film-transistor (TFT) with one or two pixels per clock.

The digital RGB or video data that is supplied by the CS5530A is converted into a suitable format to drive the supported panels. The heart of the device is the Frame Rate Modulator (FRM), which provides the ability to display various intensities of each primary color. Dithering logic is included to further increase the apparent number of colors that can be displayed. To support the DSTN panels, a memory controller that interfaces to external EDO DRAM or SDRAM (used as a frame buffer) is built into the

CS9211. A configurable timing generator provides timing pulses tailored to the panel being driven. The CS9211 supports automatic power sequence of panel power supplies. The device contains a CRC generator which may be used for self-validation during silicon validation.

Each pixel on an SSTN or DSTN LCD panel consists of three primary color components: red, green, and blue. Each primary color component, for a given pixel, can be turned on or off; there are no intermediate intensities. A total of eight colors can be generated for a given pixel through various combinations of turning each color component on or off. In order to generate more colors, frame rate modulation and dithering are used. The CS9211 is capable of generating 256K different colors, based on the 18-bit RGB pixel inputs.



**Figure 3-4. CS9211 Block Diagram**

#### **3.2.1 Serial Interface**

Two commands are defined for the serial interface, a read command and a write command. The read and write protocols are summarized in Table 3-1. Figure 3-5 on page 18 shows the write cycle timing, and Figure 3-6 on page 18 shows the read cycle timing. In order for the CS9211 to properly receive commands through the serial interface, the DOTCLK input signal must be active.

The protocol begins with the assertion of the SCS input, followed by activity on the SCLK (serial command clock) and SDIN (serial data input) lines. The serial data must be in the following order: one start bit (value  $= X$ ), one control bit (value = 1), 12 address bits, a read/write command bit  $(1 = Write, 0 = Read),$  and 32 data bits. In the case of a read, seven (7) idle clock pulses must occur between the read command and the beginning of the 32 bits of data transmission on the SDO line. After the last bit of the serial data transfer, SCS should be deasserted.

The CS9211 samples the serial interface input signals on the rising edge of SCLK. Therefore, data driven onto the SDIN input should change on the falling edge of SCLK. Data driven by the CS9211 onto the SDO output changes on the rising edge of SCLK. Therefore data being read should be sampled on the falling edge of SCLK.

#### **3.2.1.1 Write Transfer Sequence (52 clocks)**

- 1) Assert SCS input.
- 2) One SCLK period "don't care" transfer (i.e., clock toggle).
- 3) Write a 1 to SDIN.
- 4) Next, the address is transmitted with the LSB (Address[0]) first... MSB (Address[11]) last.
- 5) The Write bit  $= 1$ .
- 6) The data is transmitted LSB (Data[0]) first... MSB (Data[31]) last, on the positive edges of the next 32 SCLKS.
- 7) Deassert SCS (one clock period) and toggle SCLK for four clock periods.

#### **3.2.1.2 Read Transfer Sequence (56 clocks)**

- 1) Assert SCS input.
- 2) One SCLK period "don't care" transfer (i.e., clock toggle).
- 3) Write a 1 to SDIN.
- 4) Next the address is transmitted with the LSB (Address[0]) first ... MSB (Address[11]) last.
- 5) The Read bit  $= 0$ .
- 6) Seven SCLK periods of "don't care" transfer (i.e., clock toggles).
- 7) The data is transmitted on SDO with the LSB (Data[0]) first ... MSB (Data[31]) last, on the positive edges of the next 32 SCLK .
- 8) Deassert SCS (one clock period) and toggle SCLK for one clock period.



#### **Table 3-1. Serial Interface Write/Read Sequences**



Geode<sup>TM</sup> CS9211 **Geode™ CS9211**

#### **3.2.2 Mode Selection**

The CS9211 can be configured for various modes depending on the type of LCD panel being connected. The panel type and mode selection is through Offset 404h[21:16] as shown in Table 3-2 on page 20 and described below.

- **•** DSTN or TFT and Color or Monochrome:
	- DSTN or TFT: Allows a common connector to be used for TFT LCD panels and DSTN LCD panels. The system software can configure the CS9211 to operate in a pass-through mode that presents the digital pixel (RGB) input data on the UD/LD output pins to drive a TFT panel on the common connector. The input data is latched internally before being presented at the output pins to better control the timing of the panel interface signals.
	- Color or Monochrome: Monochrome must be selected for 8-bit DSTN Mode.
- **•** 8-Bit DSTN Mode (Monochrome Only):
	- Supports DSTN panels with 640x480 pixel resolution.
	- $-$  Register programming: Offset 404h[21:16] = 00\_1\_000.
- **•** 8-Bit single scan Color STN Mode:
	- Supports single scan STN panels with 640x480 color pixel resolution.
	- $-$  Register programming: Offset 404h[21:16] = 00\_0\_011.
- **•** 16-Bit Color DSTN Mode:
	- Supports DSTN panels with 640x480 or 800x600 color pixel resolutions.
	- $-$  Register programming: Offset 404h[21:16] = 00\_0\_001.
- **•** 24-Bit Color DSTN Mode:
	- Supports DSTN panels with 1024x768 color pixel resolution.
	- $-$  Register programming: Offset 404h[21:16] = 00\_0\_010.
- **•** TFT One Pixel per Clock Mode:
	- Supports all TFT panels with up to 18-bit interface.  $-$  Register programming: Offset 404h[21:16] = 01 0 000.
- **•** TFT Two Pixel per Clock Mode:
	- Supports 18-bit/24-bit 2pixel/CLK TFT panels.
	- $-$  Register programming: Offset 404h[21:16] = 01\_0\_001.

#### **3.2.2.1 TFT Mode**

To enable TFT mode, set Offset  $404h[21:20] = 01$  (see Table 3-2 on page 20). When TFT mode has been selected, the output from the dither block is fed directly onto the panel data pins UD[11:0] and LD[11:0], in accordance with Table 3-4 on page 21, and in sync with the TFT timing signals HSYNC, VSYNC, and LDE. These three timing signals are enabled when Offset  $404h[26:24] = 111$ (see Table 3-3 on page 20). The TFT panel type must be selected according to Table 3-2. The shift clock output (SHFCLK) varies for each panel type (refer to Table 3-7 on page 24). The pixel data format on the LD/UD pins varies based on the type of TFT panel selected as indicated in Table 3-4. Certain timing selections must be made according to Table 3-8 "Panel Output Timing Selection Bits" on page 24 (see the discussion in Section 3.2.3 "Timing Signals" on page 22).

#### **3.2.2.2 STN Mode**

This mode is for either SSTN or DSTN panels. To enable STN mode, set Offset 404h[21:20] = 00 (see Table 3-2). When STN mode has been selected, the output from the dither block is sent through the FRM and the memory controller (memory controller: DSTN only), and continues to the panel data pins. The CS9211 will shift out the data on the positive edge of the shift clock (SHFCLK). The shift clock output (SHFCLK) varies for each panel type as shown in Table 3-7 on page 24. The pixel data format on the LD/UD pins varies based on the type of STN panel selected, as indicated in Table 3-4. Certain timing selections must be made according to Table 3-8 "Panel Output Timing Selection Bits" on page 24 (see the discussion in Section 3.2.3 "Timing Signals" on page 22).

#### **3.2.2.3 Output Data Mapping**

The output of the CS9211 is a 24-bit data bus that is artificially split into two 12-bit data buses by the CS9211's adopted nomenclature (UD/LD). The output data presented on these buses "moves" from pin to pin depending on the type of panel being used, as determined by the contents of Offset 404h[21:16] (see Table 3-2).

The mapping is shown in Table 3-4 on page 21. These output buses should be thought of as one 24-bit bus (perhaps named OUT[23:0]) for ease of the designer's understanding and to avoid confusion with panels that have a UD/LDtype data bus nomenclature.



# **Table 3-2. Panel Mode Selection Bits**





**Geode™ CS9211**

# **Functional Description (Continued)**





#### **3.2.3 Timing Signals**

The CS9211 provides features that allow control over the timing pulses coming from the CS550A (or other source) and over those which drive the panel. These pulses may be inverted, positioned, and otherwise modified as explained in this section.

#### **3.2.3.1 Input Timing Signals**

The internal logic of the CS9211 is designed to operate from the leading edge of the incoming VSYNC and HSYNC pulses. This internal logic is triggered from the rising edge of the input pulses after inversion (or not) by Offset 400h bits 30 and 29, as shown in Figure 3-7. The purpose of the Offset 400h[30:29] is to make the leading edge of the input pulses (be it a rising or falling edge) appear as a rising edge to the internal logic, thereby triggering the internal logic at the leading edge of the input pulses. In Figure 3-7, when the  $FP\_xSYNC\_POL$  bit is 1 (POL = 1), the inverting buffer will be enabled; when the FP\_xSYNC\_POL bit is 0  $(POL = 0)$ , the non-inverting buffer will be enabled. (The terminology FP\_xSYNC\_POL refers to the fact that this holds true for both the HSYNC and VSYNC pulses).

Two bits (Offset 400h[30:29]) are used to match the CS9211 to the polarity of the incoming HSYNC and VSYNC signals, as shown in Table 3-5. These bits should be set as indicated to match the polarity of the incoming timing pulses to the CS9211's internal logic needs.

The internal logic following the HSYNC input may be bypassed by programming Offset  $400h[27] = 0$ . In this case, the input HSYNC, after possible inversion by Offset 400[29], is passed directly onto the output pin of the CS9211. If Offset  $400h[27] = 1$ , then the incoming HSYNC pulse may be modified by Offset 400h[7:0] before being passed to the output HSYNC pin.







#### **Table 3-5. Input Timing Control Bits**

#### **3.2.3.2 Output Timing Signals**

There are two separate pass-through bits to select internal or external generation of the output timing signals. The PASS\_THRU bit, Offset 404h[30] is global and affects whether Offset 400h[7:0], Offset 404h[29], and Offset 404h[27:24] control bits will apply or not. The second passthrough is the HSYNC\_SRC bit, Offset 400h[27], and it determines if the incoming FP\_HSYNC pulse will be passed through unmodified or not. See Table 3-8 on page 24 for descriptions on these bits.

#### **HSYNC**

Two groups of bits (Offset 400h[7:5] and Offset 400h[4:0]) control the positions of the leading and trailing edges of the output HSYNC pulse, also called LP (Latch Pulse), LINE, or CL1 for some panels. These two groups are effective only if HSYNC\_SRC, Offset 400h[27], is set to 1.

Regardless of the input or output polarity, the two groups of bits move the leading and trailing edges of the output HSYNC pulse with respect to the leading edge of the input HSYNC pulse, as shown in Figure 3-8. Note the difference between the terms "leading edge" and "rising edge", and "trailing edge" and "falling edge".

Offset 400h[7:5] controls the position of the leading edge of the output HSYNC pulse with respect to the leading edge of the input HYSNC pulse. The leading edge of the output pulse may be delayed with respect to the leading edge of the input HYSNC pulse in increments of one DOTCLK. Table 3-6 details the amount of delay in DOTCLK increments for each setting of Offset 400h[7:5]; note that there is a skip in the otherwise logical order of increasing delays from 000 to 001.

Offset 400h[4:0] controls the position of the trailing edge of the output HSYNC pulse with respect to the leading edge of the input HYSNC pulse. The trailing edge of the output pulse may be delayed with respect to the leading edge of the input HYSNC pulse in increments of one DOTCLK. Table 3-6 details the amount of delay in DOTCLK increments for each setting of Offset 400h[4:0]; note that a setting of 00000 will result in no output pulse. Note also that with this scheme it is possible to erroneously program an output pulse whose trailing edge occurs before the leading edge! In such a case there will be no output pulse.

The polarity of the HSYNC output pulse may be controlled by Offset 404h[22], only if Offset 404h[26] = 1.



**Figure 3-8. Control of HSYNC Output**



#### **Table 3-6. HSYNC Edge Position Control**

#### **Frame Pulse (VSYNC)**

VSYNC pulses are provided to the attached panel in one of two ways, either externally or internally. If the PASS\_THRU mode is set (Offset 404h $[30] = 1$ ), the input FP\_VSYNC (pin 99) is passed through unchanged to the output pin FLM/VSYNC (pin 33).

If the PASS-THRU mode is not set (Offset  $404h[30] = 0$ ), then the VSYNC/FLM pulse is generated internally in response to the input FP\_VSYNC pulse. The manner in which the internal VSYNC/FLM pulse is generated depends on the mode set by Offset 404h[21:16].

If an SSTN panel is chosen, then the output FLM pulse is generated in response to each incoming FP\_VSYNC.

If a DSTN panel is chosen, then the counter VPAN\_SIZE (Offset 400h[26:16]) comes into play (see Table 3-8). The first FLM (First Line Marker) is generated at the beginning of the first line. Then the CS9211 counts the number of lines. A second FLM is generated when half number of total lines has been reached. This is required because in DSTN

panels, both halves of the panel are receiving new lines of data simultaneously, thus a new FLM pulse is required when both halves of the panel have been simultaneously refreshed.

The polarity of the output VSYNC pulse may be inverted by Offset 404h[23] only if Offset 404h[24] = 1.

#### **Shift Clock**

Table 3-7 shows the relationship between the output shift clock (SHFCLK) and the input DOTCLK. This relationship varies depending on the panel type as selected by Offset 404h[21:18].

One additional bit exists to allow more control over the output shift clock. The Panel Shift Clock Retrace Activity Control bit at Offset 404h[27] allows the shift clock to be active only during active data transfer or free running as required by some panel types. In case of STN (DSTN/SSTN) modes, the panel shift clock retrace activity control bit does not have any effect.

#### **Table 3-7. Input DOTCLK vs. Panel SHFCLK**





#### **Table 3-8. Panel Output Timing Selection Bits**



#### **3.2.4 Frame Rate Modulation**

The Frame Rate Modulation (FRM) scheme is the heart of the CS9211. Frame Rate Modulation cannot be turned off but it can be modified through certain programming registers and internal memories.

Each pixel on an LCD panel consists of three primary color components: red, green, and blue. Each primary color component, for a given pixel, can either be turned on or turned off; there are no intermediate intensities. A total of eight colors can be generated for a given pixel through various combinations of turning each color component on or off. In order to generate more colors, Frame Rate Modulation (and dithering) is used. The idea behind Frame Rate Modulation is to turn each primary color component of a pixel on and off a certain fraction of the time to create the perception of intensities between fully off and fully on.

For example, imagine a pixel whose blue and green color components are always off. If the pixel's red color component was also always off, the pixel would be black. If the pixel's red color component was always on, the pixel would be the brightest red. If the red color component was blinking on and off for equal intervals, then the pixel would look about half as bright as the brightest red. Use of intervals other than 50%-on/50%-off will yield other intensities between black and fully bright. Assuming the blink rate is sufficiently fast, a viewer's eye would integrate the intensity

of a modulated pixel to perceive intensities between fully off (black) and fully on (bright red).

The FRM algorithm in the CS9211 uses 64-frame-long sequences to determine when to turn the red, green, and blue pixel color components on and off. (A frame is one complete image on a panel.) The sequence repeats itself every 64 frames. The CS9211 contains one 64-bit x 32-bit FRM memory for each of the three primary pixel colors, red, green, and blue. These three memories can be programmed simultaneously or individually. Each of the three memories holds up to 32 different modulation sequences, therefore 32 different intensities for each primary color component can be generated by Frame Rate Modulation. The memory values can be set to provide any intensity variation to accommodate the properties of different LCD panels, but for best results, successive values should increase monotonically.

The number of discrete intensities is chosen with Offset 40Ch[6:4] (see Table 3-9). These bits determine how many of the most significant bits of each pixel value for each color component will be used by the FRM algorithm to generate the base intensities. FRM can use 5-bit to 1-bit schemes in order to share the 6-bit input. If a 5-bit FRM scheme is used, there are  $2^5$  (32) base intensities (prior to dithering). If a 1-bit scheme is used, only  $2^1$  (2) intensities are available, with the first 16 intensities having one bit sequence and the next 16 intensities using the other bit sequence.





Table 3-10 is an example of one of the three 32 x 64 FRM-Sequence tables that is addressed by the most significant bit of the incoming pixel value. The "n" most-significant bits (as chosen by Offset 40Ch[6:4]) of each color component of each incoming pixel looks up one of the 64-bit words from this table. The number of 1's in each 64-bit word determines how bright the pixel will be when that word is chosen. A word with all zeros will never illuminate the given pixel in that color, therefore the pixel will be black. A word with only one "1" will illuminate the given pixel one frame out of 64, so the pixel will be as dim as possible without being off entirely. A word with 10 "1"s will illuminate the given pixel 10 frames out of 64. A word with 64 "1"s will illuminate the given pixel in each of the 64 frames, so that pixel will be as bright as possible.

The Freq (frequency ratio) indicates the number of 0 to 1 transitions within 64 frames. This value multiplied by the refresh rate will give the frequency of frame rate modulation of a particular intensity. Higher frequency frame rate modulation will result in better picture quality. The Int (intensity) column indicates the duty cycle of the primary color.

The intensity level of this FRM table starts from 0/64 and gradually increases to 16/64 instead of jumping directly to 16/64. It seems that the human eye is less sensitive to frequency variation at low intensity. As the intensity level increases, it increases slowly from 16/64 to 48/64 to create a smooth transition of intensities. The full scale intensity level is truncated at 48/64 intentionally; above this point the differences between levels start to become visible. There is a trade-off between maximum intensity level and smooth gradations of color.

The generation of FRM tables suitable for driving a particular display panel in a particular application requires a good understanding of human vision and significant experimentation. Good candidate patterns for these tables will have 1's separated by equal numbers of 0's throughout the word, instead of clumping all the 1's together in a particular location. Successive values should increase monotonically. All three tables may be identically or individually programmed.



#### **Table 3-10. Example FRM RAM Table for One Color Component**

#### **3.2.4.1 Removal of Flickering**

One side effect of frame rate modulation is flickering. If a large group of pixels on an LCD panel were the exact same intensity, and all of the pixels in this large group were blinking on and off together in synchronization, the flickering effect would be detectable by the human eye. The CS9211 removes detectable flickering by de-synchronizing adjacent pixels so that they do not blink on and off at the same time.

The de-synchronization is implemented by using two linear feedback shift registers (LFSR) to randomize the switching sequences of each individual pixel on the display. A 15-bit LFSR, which is advanced every pixel clock, is used to generate global randomization. A 9-bit LFSR, which is advanced every HSYNC, is used to generate local randomization. Both LFSRs are reset every frame. The addition of the lower 6 bits of these two LFSRs gives each pixel a pseudo-randomized index into the chosen 64-bit word of the corresponding FRM RAM Table. Using this index and frame count, every pixel on the display starts the switching sequence from 1 of the 64 possible positions pseudo-randomly and completes one sequence in 64 frames.

In order to randomize the switching sequence further, each primary color FRM RAM Table has an independent 15-bit LFSR, with its own seed value. These seed values are fully programmable. The only side effect of this implementation is motion artifacts on the display, which is common in FRM implementations. As long as the refresh rate of the LCD panel is high, this effect should not be noticeable.

#### **3.2.5 FRM Memory**

The three 32 x 64 FRM memories are programmed through the serial interface. There is one separate FRM look-up table for each primary color (R, G, and B). Table 3-11 shows the registers used to program the FRM RAM tables. The FRM RAM tables can be programmed either individually or all together using the register Offset 418h[9:8]. Register Offset 418h[5:0] is used to select the initial FRM RAM index, which automatically increment with each read or write operation. Register Offset 41Ch[31:0] is used to access the actual FRM RAM data. Two 32-bit register accesses are required to fill one 64-bit FRM RAM location.



#### **Table 3-11. FRM Memory Access Control Bits**

#### **3.2.6 Dithering**

Dithering creates intermediate color intensities by mixing available colors. Human vision sees an average of the intensities of adjacent pixels on a screen. Although dithering provides additional shades, it does so by sacrificing spatial resolution.

#### **3.2.6.1 Theory Of Dithering**

The number of colors that a given panel displays can be enhanced beyond the intensity combinations generated by frame rate modulation by way of a technique called dithering. The drawback is that fine spatial details are lost in this process, and boundaries between regions of differing color intensities become blurred.

For example, consider just the red color component of a 2x2 square of pixels. If the only two options for the red color component were to be turned on or off, there would be only two colors, black and the brightest red. However, if two of the pixels' red color components in the 2x2 square were turned on and two were turned off, the human eye would blend these adjacent pixels and the 2x2 pixel square would appear to be half as bright as the brightest red.

This process is illustrated in Figure 3-9. Suppose each pixel in a 2x2 square had 6 bits of data associated with it. The frame rate modulator is using the upper four most significant bits, so the lower two bits would be lost or truncated without the support of the dithering process. Consider the arbitrary 6-bit pixel value  $38h = 11$  1000; the upper four bits of 38h are 1110, which in hex is "E". Without dithering, pixel values 39h (11\_1001), 3Ah (11\_1010), and 3Bh (11\_1011) would all be displayed the same as pixel value 38h (11, 1000), since the upper four bits are the same for each value ("E"). Since pixel value 3Ch (11\_1100) has a different set of upper four bits (1111 instead of 1110), 3Ch would appear brighter than 38h. So, without dithering, it would seem that the panel could accurately display only pixel values 38h and 3Ch. When the two LSBs are removed, these become values Eh and Fh, respectively.

Dithering provides a means of displaying the "missing" values 39h, 3Ah, and 3Bh, by displaying combinations of the values the panel is able to display in a 2x2 square. The average intensity of the pixels in the 2x2 square becomes the intensity of the 'missing' values, as illustrated in Figure 3-9. In order to leave room at the top of the intensity scale, value 3Bh is passed through unchanged, and values 38h, 39h, and 3Ah are modified by the dither algorithm.

One of four dither patterns are chosen by the two LSBs, bolded below the "Case n" text in Figure 3-9. A zero in the dither pattern (middle column of Figure 3-9) indicates the input value will be passed through unchanged. A one in the dither pattern indicates the displayed value should be decremented to the next available intensity value.

In Case 1) of Figure 3-9, all four pixels want to be value 38h, which is no problem for the panel since 38h (or Eh) is one of the values it can display directly. However, the dither pattern contains three ones, so three of the pixels in this square are dithered down to the next available brightness, "Dh". In Case 2), all four pixels want to be intensity 39. Two pixels are dithered down to intensity "Dh", and two are passed through unchanged as Eh. In Case 3) , selected by dither bits 10, only one pixel is dithered down to brightness Dh, and the other three pass through unchanged. In Case 4), the dither pattern contains all zeros, so the value Eh is passed through unchanged for all four pixels in the 2x2 square. Moving from Case 1 to Case 4, one less pixel is dithered down in each case In Case 5), the sequence begins again with the next-brightest intensity, Eh, being the one that is dithered-down to.

#### **3.2.6.2 Pre-Programmed Dither Patterns (ROM)**

The example discussed with reference to Figure 3-9 is 2-bit dithering. In 2-bit dithering, four patterns are used, as shown in Cases 1-4.





Cases 1-4 can be redrawn as a single picture. Refer to the dark outlined 2x2 box contained within the 8x8 pixel pattern on the "2-bit scheme" in Figure 3-10. The numbers in the pixels indicate the value of the lower two bits:  $00 =$  blank,  $01 = 1$ ",  $10 = 2$ ", and  $11 = 3$ ". When the value is "00", only the pixel shown as blank will retain the input color intensity. The other three pixels will be decremented to the next available intensity value. As the lower two bits of any intensity value increase from 00 to 01, the pixel labeled "1" will retain the input value and the other two will be decremented to the next available intensity. When the lower two bits are 10 ("2"), then the pixel labeled "2" will also retain the input value, and the remaining one pixel will be decremented to the next available intensity. When the lower two bits are 11 ("3"), then all four pixels retain the input value.

Figure 3-10 shows the order in which pixels will be dithered down to the next available intensity, as the least significant bits increase from "0", for 1-, 2-, 3-, and 4-bit dithering.

The values are given in hexadecimal. The CS9211 also supports 5-bit dithering but that pattern is not shown.

The patterns shown in Figure 3-10 are stored in the CS9211's internal ROM. These patterns will be used when the dither ROM is selected by Offset  $40Ch[12] = 0$ .

#### **3.2.6.3 Controlling Dithering**

Table 3-13 "Dithering Programming Bits" on page 32 indicates the register settings used to control the dithering process.

The incoming pixel data goes through the dithering logic. Dither logic is enabled by writing a "1" to Offset 40Ch[0]. If the dithering logic is disabled, then only FRM will be producing the color intensities. FRM cannot be turned off.

The first step in setting the registers is to decide how to split the incoming bits per pixel between bits used for FRM and bits used for dithering. Offset 40Ch[6:4, 3:1] determines these settings; these two groups of bits must be set to match each other.

Next, the user must decide whether to use the pre-programmed (ROM) internal dithering patterns or create new ones in the dither RAM. If RAM will be used, program Offset 40Ch[12] and Offset 424h[7:6] accordingly. If pre-programmed dither patterns (ROM) will be used, the dither RAM will go into a reduced power state when it is deselected by Offset  $40Ch[12] = 0$  and Offset  $424h[7:6] = 00$ .









**Figure 3-10. N-Bit Dithering Pattern Schemes**

#### **3.2.7 User-defined Dither Patterns**

The CS9211 allows the user to define custom dither patterns, should the pre-programmed patterns prove to be insufficient. As shown in Table 3-13, this memory is accessed through Offset 424h (control and address) and 428h (data).

The dither RAM structure is 32 columns x 64 rows, in which each column represents one 8x8 dither pattern matrix, like one of the matrices shown in Figure 3-10. The first row of the 8x8 matrix goes into rows 0 - 7 of the appropriate column, with the left-most bit going into row 0 or the column, and the right-most bit going into row 7 of the column. The second row goes into rows 8-15 of the same column, and so on until the eighth row of the 8x8 matrix goes into rows 48-63 of the column. This structure is illustrated in Figure 3-11.



**Figure 3-11. Dither Ram Structure**

The dither RAM is loaded row by row, not column by column, so the user must write out each matrix in a column, then convert the resulting rows to the data to be loaded, via Offset 424h and 428h. Offset 424 points to the row to be loaded, and offset 428h supplies the data to the row.

Looking back at Figure 3-9, it is apparent that the dither patterns associated with Cases 1) and 3) are logical inverses of each other, thereby precluding the need to store both of them in the RAM. Data is read back from the dither RAM either inverted or non-inverted, according to the MSB of the dither bits. If the MSB of the dither bits is one, data will be read from the dither RAM as inverted data. The user who chooses to define custom dither patterns must maintain inverse dither pattern pairs or else their patterns will not work correctly.

Table 3-12 indicates which 8x8 matrices go into which columns of the dither RAM. The entries in Table 3-12 are a fractional form of notation employed to identify the matrix. As shown in Figure 3-10, the 8x8 matrices are made up of smaller matrices that are replicated to fill out the 8x8 matrix. The notations in Table 3-12 refer to the smaller matrices (sub-matrices) from which the 8x8 matrices are built.

The fractional notation in Table 3-12 identifies a smaller matrix (sub-matrix) by using a denominator which refers to the number of squares in the sub-matrix, and a numerator which refers to the number of "1" entries in a given matrix. Thus the notation "7/8" refers to a 2 x 4 matrix (from the 3 bit dithering scheme) which contains 7 ones.

Table 3-12 does not contain all possible 'fractional' entries for a given dithering scheme. For instance, in the 3-bit schemes, there is no entry for the "1/8" matrix. The "1/8" matrix (being a 2x4 matrix which contains a single 1) would be the logical inverse of the "7/8" matrix, hence, storing the 1/8 matrix is unnecessary. Similarly, the "2/8" matrix is the inverse of the "6/8" matrix, and the "3/8" matrix is the inverse of the "5/8" matrix. The matrices that are not stored directly are accessed when the most-significant dither bit is a 1. An exception is the "0/n" matrix, which contains no ones. It is stored in INVERSE FORM in column 0, since there is no stored "n/n" matrix to read the inverse of. The "I" after any fractional designation in the column 0 and 16 entries entries of Table 3-12 indicates this matrix should be stored in inverse form.

#### **Table 3-12. Dither RAM Column Usage**





## **Table 3-13. Dithering Programming Bits**

# **Geode™ CS9211**

# **Functional Description** (Continued)

#### **3.2.8 CRC Signature**

The CS9211 contains hardware logic that performs Cyclical Redundancy Checks (CRCs) on the panel data digital pipeline, using the polynomial  $1 + x^3 + x^4 + x^{24}$ . This feature is used for error detection during silicon and design validation and makes it possible to capture a unique 24-bit signature for any given mode setup. An error in the dither/FRM pixel pipeline will produce a different signature when compared to a known good signature value. Various logic blocks can be configured, as shown in Table 3-14. This allows the programmer to quickly and accurately test data processing without having to look for incorrect pixels on the screen. In the FRM block test, each frame will produce a different signature in a sequence, which repeats after 64 frames. The signature and the corresponding frame count can be read from the register Offset 42Ch. Table 3-15 shows the bit formats for the register that controls this feature, and Figure 3-12 shows a simple block diagram.



**Figure 3-12. CRC Data Path**



#### **Table 3-14. Logic Functions Affecting the CRC**

#### **Table 3-15. Panel CRC Signature Register**



# Geode<sup>TM</sup> CS9211 **Geode™ CS9211**

## **Functional Description (Continued)**

Table 3-16 provides the mapping for the panel data bits as inputs to the CRC.

Where:

RU1/BU1/GU1 -> pixel 1 RU2/GU2/BU2 -> pixel 2

and so on for the Upper Display from line 1 to line 240 of a 640x480 panel, and

RL1/GL1/BL1 -> pixel 1 RL2/GL2/BL2 -> pixel 2

and so on for the Lower Display from line 241 to line 480.

Panel selection is done through the register bits at Offset 404h[18:16]. The selection of these bits generates the desired SHFCLK from the pixel clock, based on the panel type selected, and steers the internal pixel bus onto the panel interface data pins (the LD and UD groups in Table 3- 4). All unused pins are driven with 0's.

This panel data is sent to the CRC signature generator.

The CRC value varies for each panel configuration for a fixed on-screen image.



## **Table 3-16. Mapping of Panel Data as CRC Input**

#### **3.2.9 Simultaneous Display**

The problem with displaying pixel data to both a CRT screen and a DSTN panel at the same time is that horizontal scan lines in both the upper and lower halves of a DSTN panel screen must be written at the same time. This differs from the order that pixel data is written to a CRT screen, where the pixel data for one horizontal scan line at a time is written to the screen, starting with the scan line at the top of the screen and ending at the bottom of the screen.

Designs which incorporate the CS9211 are able to support simultaneous display with a DSTN panel and CRT. The CS9211 stores DSTN pixel data in the external frame buffers, and then reorders the pixel data stream to include pixel data for both the upper and lower halves of the screen before sending the data out to the panel. The data in the frame buffer has already been frame-rate-modulated and/or dithered, if necessary, and packed as three bits per pixel.

Simultaneous display is supported only with the panel and CRT in the same mode and refresh rate. In this mode, the refresh rate should be set as high as possible while maintaining compatibility with established monitor timing standards.

#### **3.2.10 Maximum Frequency**

The CS9211 will operate at a DOTCLK frequency of up to 65 MHz. There is no minimum frequency for the CS9211 device; however, many flat panels have signal timings that require minimum frequencies. Refer to the flat panel display manufacturer's specifications as appropriate.

#### **3.2.11 Memory Controller**

To support DSTN panels, the CS9211 memory interface must be connected to a DRAM in either EDO (Extended Data Out) or SDRAM format. This DRAM is used to store a DSTN-formatted copy of the frame buffer. Pixel data is received by the pixel port, formatted by the Frame Rate Modulator and dither block, and then stored in the frame buffer. The formatted pixel data is subsequently read from the memory and used to refresh the DSTN panel. Table 3- 17 shows the registers associated with programming the memory controller.



#### **Table 3-17. Memory Controller Programming Registers**

#### **3.2.12 Power Sequence Control**

The CS9211 contains a power-sequence controller that manages the application of the power and control voltages to the panel in a specified order compatible with most panel types. Table 3-18 shows the register control bits for power sequencing and Figure 3-13 on page 37 identifies the power sequence and the various delays.

Four panel power control functions are managed by the CS9211's power sequence controller. With reference to Figure 3-13, these are:

- 1) FP VDDEN, Flat Panel VDD Enable: This signal is designed to enable the basic panel power VDD. It is intended that this signal be connected to a power FET or similar switching device (either internal to the panel or not) that supplies VDD to the panel, when enabled by this signal. It should not be used as the source of VDD to the panel.
- 2) Data and Control Signal: Activity on the data and control lines to the panel is managed as part of the power control sequence.
- 3) FP\_VCONEN, Flat Panel Voltage Contrast Enable: This signal is designed to enable the contrast voltage to the panel. It is intended that this signal be connected to a power FET or similar switching device (either internal to the panel or not) that supplies the contrast voltage to the panel, when enabled by this signal. It should not be used as the source of contrast voltage to the panel.
- 4) DISPOFF#, Disable Backlight Off: This signal is intended to control the backlight of the panel. It is an active-low signal; when asserted (low), it turns the backlight off.

#### **3.2.12.1 External Power Sequencing**

Offset 408h[27] selects whether power sequencing will be controlled externally or internally. If external sequencing is selected, then Offset 408h[24:18] do not have any effect.

When external power sequencing is selected, output FP\_VDDEN directly follows input ENA\_VDDIN, and FP\_VCONEN follows input ENA\_LCDIN. The DISPOFF# signal may be directly controlled by writing to Offset 408h[25].

#### **3.2.12.2 Internal Power Sequencing**

Offset 408h[27] selects whether power sequencing will be controlled externally or internally. If internal sequencing is selected, then the four functions listed above are controlled automatically by the CS9211.

When operating using internal power sequencing, a powerup or down sequence is initiated by writing to the Panel Power Control bit at Offset 408h[24]. When the Panel Power Control bit is low and written high, a panel power-up sequence will occur, following the order given in Figure 3- 13 and the timings as selected by Offset 408h[23:21]. If the Panel Power Control bit is high and written low, a panel power-down sequence will occur, following the order given in Figure 3-13 and with the timings as selected by Offset 408h[20:18].

The Panel Power Control bit may be read at any time in order to determine the assumed state of the panel. If the bit is high, it is assumed that a low-to-high transition has previously occurred and the panel is on. If the bit is low, it is assumed that either the bit has never been set high or a high-to-low transition of the bit has previously occurred; in either case the panel is off.

The length of each of the phase delays during the powerup and down sequences may be set to one of two values (32 ms or 128 ms) by Phase Control bits at Offset 408h[23:18]. The delay controlled by each of these bits is diagrammed in Figure 3-13.



#### **Table 3-18. Power Sequence Control Bits**

**Geode™ CS9211**







#### **3.2.13 General Purpose I/O Pins**

The CS9211 provides eight GPIO (General Purpose I/O) pins. There are two 32-bit registers used for programming the GPIO pins:

- **•** GPIO Control Register (Offset 438h):
	- TYPE Bits [7:0] Allows for setting each GPIO pin's direction (i.e., input or output).
	- MODE Bits [15:8] Selects pins mode (i.e., normal mode or weak pull-up/down mode).
	- PUPD Bits [23:16] Enables selected pull-up/down mode (as long as corresponding MODE bit is enabled and TYPE bit is set as an output).
- **•** GPIO Data Register (Offset 434h)
	- DATA Bits [7:0] Contain direct values of the GPIO pins. Write operations to the corresponding GPIO pins should be done only for bits defined as outputs. Reads from the data register will read the last written value if the pin is an output.
	- STS Bits [15:8] are read only status bits. The valid GPIO pins' status can be read from those pins.

Table 3-19 "GPIO Pin Programming Registers" on page 38 gives the bit formats of the registers used for programming the GPIO pins.



#### **Table 3-19. GPIO Pin Programming Registers**

**Geode™ CS9211**

# **Functional Description (Continued)**

# **Table 3-19. GPIO Pin Programming Registers (Continued)**



# **4.0 Register Descriptions**

Table 4-1 provides a summary of the Configuration Registers, followed by descriptions of the individual registers and their bit formats. These registers are accessed using the serial interface, as described in Section 3.2.1 "Serial Interface" on page 17. Note that all configuration registers are memory mapped.



# **Table 4-1. Configuration Registers Summary**

**Geode™ CS9211**

# **Register Descriptions (Continued)**



# **Register Descriptions (Continued)**

#### **Table 4-2. Configuration Registers (Continued)**



**Geode™ CS9211**



FP\_VCONEN.  $0 = 32$  ms  $\pm 1.0$  ms;  $1 = 128$  ms  $\pm 4.0$  ms.

#### 21 PWRUP\_PHASE\_ 0 Panel Power-Up Phase 0: Selects the interval between disabling FP\_VCONEN to disabling DIS-POFF#. This bit is ineffective if independent DISPOFF# control is selected by bit 25.  $0 = 32$  ms  $\pm 1.0$  ms;  $1 = 128$  ms  $\pm 4.0$  ms. 20 PWRDN\_PHASE  $\Omega$ **Panel Power-Down Phase 0:** Selects the interval between disabling panel DISPOFF# to disabling FP\_VCONEN. See Figure 3-13 on page 37. This bit is ineffective if independent DISPOFF# control is selected by bit 25.  $0 = 32$  ms  $\pm 1.0$  ms;  $1 = 128$  ms  $\pm 4.0$  ms. 19 PWRDN\_PHASE\_ 1 **Panel Power-Down Phase 1**: Selects the interval between disabling FP\_VCONEN to disabling the panel data signals. See Figure 3-13 on page 37.  $0 = 32$  ms  $\pm 1.0$  ms;  $1 = 128$  ms  $\pm 4.0$  ms. 18 PWRDN\_PHASE\_ 2 **Panel Power-Down Phase 2**: Selects the interval between disabling the panel data signals to disabling panel FP\_VDDEN. See Figure 3-13 "Panel Power Sequence" on page 37.  $0 = 32$  ms  $\pm 1.0$  ms;  $1 = 128$  ms  $\pm 4.0$  ms. 17:0 | RSVD **Reserved**: These bits are not defined. **Offset 40Ch-40Fh Dither and Frame Rate Control Register (R/W) Reset Value = 00000000h** 31:16 RSVD **Reserved**: These bits are not defined during the retrace time at the end each line. 001 = Generate one refresh cycle for the external frame buffer. 010 = Generate five refresh cycles for the external frame buffer. Others = Reserved. 12 DITHER\_RAM\_ ROM\_SEL dither patterns. To update the dither RAM, this bit must = 1. **Note:** See Offset 424h[6]. 11 GRAY\_SCALE\_ SEL (color mode). **Table 4-2. Configuration Registers (Continued) Bit Name Description**

**Register Descriptions (Continued)**









# **5.0 Electrical Specifications**

This section provides information on absolute maximum ratings, recommended operating conditions, DC characteristics, and AC characteristics. All voltage values in the Electrical Specifications are with respect to  $V_{SS}$  unless otherwise noted.

# **5.1 TEST MODES**

The CS9211 can be forced into different test modes. Table 5-1 summarizes the test mode selection process.

#### **5.1.1 NAND Tree Mode**

The NAND tree mode is used to test input and bi-directional pins which will be part of the NAND tree chain. The NAND tree chain starts on pin 3 (UD11) and ends on pin 143 (MA2) where the output of the chain is captured. The following pins are not included in the NAND chain:

**Pin No.** 

- All supply pins
- MBIST\_EN (pin 45)
- SCAN\_EN (pin 46)
- TEST\_SE (pin 47)
- XTALIN (pin 48)
- XTALOUT (pin 49)



**Table 5-1. Test Mode Selection**



# **Table 5-2. NAND Tree Test Mode Pins**

#### **5.2 ABSOLUTE MAXIMUM RATINGS**

Table 5-3 lists absolute maximum ratings for the CS9211. Stresses beyond the listed ratings may cause permanent damage to the device. Exposure to conditions beyond these limits may (1) reduce device reliability and (2) result in premature failure even when there is no immediate apparent sign of failure. Prolonged exposure to conditions at or near the absolute maximum ratings may also result in reduced life and reliability. These are stress ratings only

and do not imply that operation under any conditions other than those listed under Table 5-4 is possible.

#### **5.3 OPERATING CONDITIONS**

Table 5-4 lists the recommended operating conditions for the CS9211.

#### **Table 5-3. Absolute Maximum Ratings**





## **Table 5-4. Operating Conditions**

#### **5.4 DC CHARACTERISTICS**

Table 5-5 lists the DC characteristics for the CS9211. All DC parameters and current measurements in this section were measured under the operating conditions listed in Table 5-4 "Operating Conditions" on page 49, unless otherwise noted.



**Table 5-5. DC Characteristics**

1)  $V_{DD} = 3.3V \pm 5\%, T_{CASE} = 0\degree C$  to 85°C, unless otherwise specified.

2) I<sub>OL</sub> is specified for a standard buffer.

3)  $I_{OH}$  is specified for a standard buffer.

#### **5.5 AC CHARACTERISTICS**

The following tables list the AC characteristics including output delays, input setup requirements, input hold requirements and output float delays. The rising-clock-edge reference level  $V_{REF}$  and other reference levels are shown in Table 5-6. Input or output signals must cross these levels during testing.

Input setup and hold times, illustrated in Figure 5-1, are specified minimums that define the smallest acceptable sampling window for which a synchronous input signal must be stable for correct operation. The output delay time has a minimum and a maximum, also illustrated in Figure 5-1.

#### **Table 5-6. Drive Level and Measurement Points for Switching Characteristics**





**Legend:** A = Maximum Output Delay Specification

B = Minimum Output Delay Specification

C = Minimum Input Setup Specification

D = Minimum Input Hold Specification

**Figure 5-1. Drive Level and Measurement Points for Switching Characteristics**

## **5.5.1 Pixel Port Timing**





1. All AC tests, unless otherwise specified, are at:  $V_{DD} = 3.14$  to 3.46 (3.3V nominal),  $T_C = 0^\circ C$  to 85 $^\circ$ C, and  $C_L = 50$  pF.



**Figure 5-2. Pixel Port Interface Signals**

#### **5.5.2 Serial Interface Timing**



1. All AC tests, unless otherwise specified, are at:  $V_{DD} = 3.14$  to 3.46 (3.3V nominal),  $T_C = 0^\circ C$  to 85 $^\circ C$ , and  $C_L = 50$  pF.



**Figure 5-3. Serial Interface Signals**

Geode<sup>TM</sup> CS9211 **Geode™ CS9211**

# **Electrical Specifications (Continued)**

#### **5.5.3 Flat Panel Timing**





1. All AC tests, unless otherwise specified, are at:  $V_{DD} = 3.14$  to 3.46 (3.3V nominal),  $T_C = 0^{\circ}C$  to 85<sup>o</sup>C, and  $C_L = 50$  pF.



**Figure 5-4. Flat Panel Interface Signals**

#### **5.5.4 Memory Interface Timing**



#### **Table 5-10. EDO DRAM Interface Timing**

1. 2X Refresh Mode (min tD = 25 ns). tD = DOT clock (DOTCLK) period.

2. All AC tests, unless otherwise specified, are at:  $VDD = 3.14$  to  $3.46$  (3.3V nominal), TC = 0°C to 85°C, and CL = 50 pF.



**Figure 5-5. EDO DRAM Interface Signals**



#### **Table 5-11. SDRAM Read Timing**

1. All AC tests, unless otherwise specified, are at:  $V_{DD} = 3.14$  to 3.46 (3.3V nominal),  $T_C = 0^\circ C$  to 85 $^\circ C$ , and  $C_L = 50$  pF.



## **Table 5-12. SDRAM Write Timing**

Geode<sup>TM</sup> CS9211 **Geode™ CS9211**

1. All AC tests, unless otherwise specified, are at:  $V_{DD} = 3.14$  to 3.46 (3.3V nominal),  $T_C = 0^{\circ}C$  to 85<sup>o</sup>C, and  $C_L = 50$  pF.

**Electrical Specifications (Continued)** MCLK 123456 CS# RAS# CAS# WE# MA DQM MD  $n + 1$ ` ` t 12 ` COL ` ` ` i ` i ` i ` i ` ` ` ` i ` i ` ` ` ` ` ` ` ` t 1 t 2 t 3 t 4 t 5 t 6 t 7 t 8 t 9 t 11 t 10 t 13 t 15 t 14 MCLK 123456 CS# RAS# CAS# WE# MA t 1 t 2 t 3 t 4 t 5 t 6 t 7 t 8 t 9 t 11  $t_{10}$ CO. ` ` `` ` `` ` ` ` MD t 15 t 14  $n \mid \sqrt{}$  n+1 DQM t 13  $t_{12}$  $n \mid \chi$  n+





#### **5.5.5 Panel Timings**

#### **Table 5-13. DSTN Color Panel Timing Characteristics**



1. All AC tests, unless otherwise specified, are at:  $V_{DD} = 3.14$  to 3.46 (3.3V nominal),  $T_C = 0^{\circ}C$  to 85<sup>o</sup>C, and  $C_L = 50$  pF.







**Figure 5-9. DSTN Color Panel Output Timing; FLM and LP Relationship**



**Figure 5-10. Active Matrix TFT Color Panel Output Timing**

 $\parallel$ 

HSYNC



Geode<sup>TM</sup> CS9211 **Geode™ CS9211**

# **Appendix A Support Documentation**

# **A.1 REVISION HISTORY**

This document is a report of the revision/creation process of the data book for the Geode™ CS9211 graphics companion. Any revisions (i.e., additions, deletions, parameter corrections, etc.) are recorded in the table(s) below.



#### **LIFE SUPPORT POLICY**

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor Corporation Americas** Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

**National Semiconductor Europe**

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com<br>Deutsch Tel: +49 (0) 69 9508 6208 Deutsch Tel: +49 (0) 69 9508 6208<br>English Tel: +44 (0) 870 24 0 2171 +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 87 90

**National Semiconductor Asia Pacific Customer Response Group** Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com

**National Semiconductor Japan Ltd.** Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 Email: nsj.crc@jksmtp.nsc.com