## SONY

# CXD2434ATQ

## Timing Generator for Progressive Scan CCD Image Sensor

#### Description

The CXD2434ATQ is an IC developed to generate the timing pulses required by the Progressive Scan CCD image sensors as well as signal processing circuits. The CXD2434ATQ adds EFS operation when using the high-speed electronic shutter and other changes to the CXD2434TQ specifications.

#### **Features**

- External trigger function
- Electronic shutter function
- Supports non-interlaced operation
- 30 frames/s
- Built-in driver for the horizontal (H) clock
- Base oscillation 1560 ft (24.5454 MHz)

#### **Applications**

Progressive Scan CCD cameras

#### Structure

Silicon gate CMOS IC

#### **Applicable CCD Image Sensors**

ICX084AK, ICX084AL



#### **Absolute Maximum Ratings** (Ta=25 °C)

| <ul> <li>Supply voltage</li> </ul> | $V_{DD}$ | Vss -0.5 to +7.0     | V |
|------------------------------------|----------|----------------------|---|
| <ul> <li>Input voltage</li> </ul>  | Vı       | Vss -0.5 to VDD +0.5 | V |
| <ul> <li>Output voltage</li> </ul> | Vo       | Vss -0.5 to VDD +0.5 | V |

Operating temperature

| Topr | -20 to +75 | °C |
|------|------------|----|
|------|------------|----|

Storage temperature

Tstg -55 to +150 °C

#### **Recommended Operating Conditions**

• Supply voltage VDD 4.75 to 5.25 V

Operating temperature

Topr –20 to +75 °C





SONY

#### **Block Diagram**



#### Pin Configuration (Top View) BUSY FSE Vss (37 (24) Vss XRS CL (38) (23)CLD (39) XSHD CKO (40) XSHP RESET 41 (20) VDD (19) XSG STDBY (42) CXD2434ATQ TRIG (43) (18) XV1 ESG (44) (17) XV2 (16) XV3 EFS (45) HD (46) (15) Vss 14) H2 VD (47 TEST2 (48) (13) H1 OSCI XSUB VDD

## **Pin Description**

| Pin No. | Symbol | I/O | Description                                                                  |
|---------|--------|-----|------------------------------------------------------------------------------|
| 1       | OSCO   | 0   | Inverter output for oscillation.                                             |
| 2       | OSCI   | ı   | Inverter input for oscillation.                                              |
|         | 2 DC I |     | Switching for electronic shutter speed input method. (With pull-up resistor) |
| 3       | PS     |     | Low: Serial input, High: Parallel input                                      |
| 4       | STRB   | I   | Shutter speed setting. (With pull-up resistor)                               |
| 5       | DCLK   | I   | Shutter speed setting. (With pull-up resistor)                               |
| 6       | Vss    | _   | GND                                                                          |
| 7       | DATA   | ı   | Shutter speed setting. (With pull-up resistor)                               |
| 8       | SMD1   | I   | Shutter mode setting. (With pull-up resistor)                                |
| 9       | SMD2   | I   | Shutter mode setting. (With pull-up resistor)                                |
| 10      | RG     | 0   | Reset gate pulse output.                                                     |
| 11      | XSUB   | 0   | CCD discharge pulse output.                                                  |
| 12      | VDD    | _   | Power supply.                                                                |
| 13      | H1     | 0   | Clock output for horizontal CCD drive.                                       |
| 14      | H2     | 0   | Clock output for horizontal CCD drive.                                       |
| 15      | Vss    | _   | GND                                                                          |
| 16      | XV3    | 0   | Clock output for vertical CCD drive.                                         |
| 17      | XV2    | 0   | Clock output for vertical CCD drive.                                         |
| 18      | XV1    | 0   | Clock output for vertical CCD drive.                                         |
| 19      | XSG    | 0   | Sensor charge readout pulse output.                                          |
| 20      | VDD    | _   | Power supply.                                                                |
| 21      | XSHP   | 0   | Sample-and-hold pulse output.                                                |
| 22      | XSHD   | 0   | Sample-and-hold pulse output.                                                |
| 23      | XRS    | 0   | Sample-and-hold pulse output.                                                |
| 24      | Vss    | _   | GND                                                                          |
| 0.5     | ГОГ    | ,   | Switching for external trigger discharge operation. (With pull-up resistor)  |
| 25      | FSE    | l   | Low: No high-speed discharge, High: High-speed discharge                     |
| 200     | CMDE   | ,   | Switching for readout timing. (With pull-up resistor)                        |
| 26      | SMDE   |     | Low: ESG input valid, High: ESG input invalid                                |
| 27      | Vss    | _   | GND                                                                          |
| 28      | TEST1  | ı   | Test. (With pull-down resistor)                                              |
| 20      | 10/04  | ,   | WEN mode setting. (With pull-down resistor)                                  |
| 29      | WM     | l   | Low: Effective line, High: XSG synchronization                               |
| 30      | VDD    | _   | Power supply.                                                                |
| 31      | XCPDM  | 0   | Clamp pulse output.                                                          |
| 32      | XCPOB  | 0   | Clamp pulse output.                                                          |
| 33      | PBLK   | 0   | Blanking cleaning pulse output.                                              |
| 34      | ID     | 0   | Line identification output.                                                  |
| 35      | WEN    | 0   | Write enable output.                                                         |
| 36      | BUSY   | 0   | Trigger mode flag output.                                                    |
| 37      | Vss    | _   | GND                                                                          |
| 38      | CL     | 0   | 780 fн clock output.                                                         |
| 39      | CLD    | 0   | AD conversion pulse output.                                                  |

| Pin No. | Symbol     | I/O | Description                                             |  |  |
|---------|------------|-----|---------------------------------------------------------|--|--|
| 40      | CKO        | 0   | 1560 fн clock output.                                   |  |  |
| 41      | RESET      | I   | RESET. (With pull-up resistor) Low: Reset, High: Normal |  |  |
| 12      | 42 STDBY I |     | Standby. (With pull-up resistor)                        |  |  |
| 42      |            |     | Low: Internal clock supply stopped, High: Normal        |  |  |
| 43      | TRIG       | I   | External trigger input. (With pull-up resistor)         |  |  |
| 44      | ESG        | I   | External readout input. (With pull-up resistor)         |  |  |
| 45      | EFS        | I   | Vertical CCD discharge input. (With pull-up resistor)   |  |  |
| 46      | HD         | I   | Horizontal sync signal input.                           |  |  |
| 47      | VD         |     | Vertical sync signal input.                             |  |  |
| 48      | TEST2      |     | Test. (With pull-up resistor)                           |  |  |

## **Electrical Characteristics**

## 1. DC Characteristics

 $V_{DD=4.75} V \text{ to } 5.25 V \text{ Topr=} -20 \text{ to } +75 \,^{\circ}\text{C}$ 

| Item                                        | Symbol | Conditions     | Min.    | Тур. | Max.    | Unit |
|---------------------------------------------|--------|----------------|---------|------|---------|------|
| Supply voltage                              | VDD    |                | 4.75    | 5.0  | 5.25    | V    |
| Input voltage 1                             | VIH1   |                | 0.7 Vdd |      |         | V    |
| (Input pins other than those listed below)  | VIL1   |                |         |      | 0.3 VDD | V    |
| Input voltage 2                             | VIH2   |                | 0.7 Vdd |      |         | V    |
| (Pin 2)                                     | VIL2   |                |         |      | 0.3 VDD | V    |
| Output voltage 1                            | Voн1   | Iон=−2.5 mA    | VDD-0.4 |      |         | V    |
| (Output pins other than those listed below) | Vol1   | IoL=4.5 mA     |         |      | 0.4     | V    |
| Output voltage 2                            | Voh2   | Iон=−5.0 mA    | VDD-0.4 |      |         | V    |
| (Pins 21, 22, 23, 38, 39 and 40)            | VOL2   | IoL=9.0 mA     |         |      | 0.4     | V    |
| Output voltage 3                            | Vонз   | Iон=−7.5 mA    | VDD-0.4 |      |         | V    |
| (Pin 10)                                    | Vol3   | IoL=13.5 mA    |         |      | 0.4     | V    |
| Output voltage 4                            | Voн4   | Iон=-14.0 mA   | VDD-0.4 |      |         | V    |
| (Pins 13 and 14)                            | Vol4   | IoL=24.0 mA    |         |      | 0.4     | V    |
| Output voltage 5                            | Vон5   |                | VDD/2   |      |         | V    |
| (Pin 1)                                     | Vol5   |                |         |      | VDD/2   | V    |
| Feedback resistor                           | RfB    | VIN=Vss or VDD |         | 1 M  |         | Ω    |
| Pull-up resistor                            | Rpu    | VIL=0 V        |         | 50 k | 100 k   | Ω    |
| Pull-down resistor                          | Rpd    | VIH=VDD        |         | 50 k | 100 k   | Ω    |
| Current consumption                         | IDD    | VDD=5 V        |         | 40   |         | mA   |

#### 2. AC Characteristics

## 1) Waveform characteristics of H1, H2 and RG



V<sub>DD</sub>=5.0 V, Topr=25 °C, load capacitance of H1 and H2=100 pF, load capacitance of RG=10 pF

| Symbol           | Definition         | Min. | Тур. | Max. | Unit |
|------------------|--------------------|------|------|------|------|
| trH1             | H1 rise time       |      | 6    | 15   | ns   |
| t <sub>FH1</sub> | H1 fall time       |      | 5    | 15   | ns   |
| twH1             | H1 high level time | 25   | 35   |      | ns   |
| trH2             | H2 rise time       |      | 6    | 15   | ns   |
| tFH2             | H2 fall time       |      | 5    | 15   | ns   |
| twH2             | H2 low level time  | 25   | 35   |      | ns   |
| trrg             | RG rise time       |      | 2    | 5    | ns   |
| trrg             | RG fall time       |      | 2    | 5    | ns   |
| twrg             | RG high level time | 10   | 15   | 20   | ns   |

## 2) Phase characteristics of H1, H2, RG, XSHP, XSHD, XRS, CL, CLD and CKO



VDD=5.0 V, Topr=25 °C, load capacitance of CL and CKO=30 pF, load capacitance of CLD, XSHP, XSHD, XRS and RG=10 pF

| Symbol          | Definition                                                     | Min. | Тур. | Max. | Unit |
|-----------------|----------------------------------------------------------------|------|------|------|------|
| t <sub>H1</sub> | H1 cycle                                                       |      | 82   |      | ns   |
| tPD1            | H2 rising delay, activated by the falling edge of H1           | -5   | 0    | 5    | ns   |
| tPD2            | H2 falling delay, activated by the rising edge of H1           | -5   | 0    | 5    | ns   |
| tPD3            | H1 rising delay, activated by the rising edge of RG            | -5   | 0    | 5    | ns   |
| <b>t</b> PD4    | XSHP falling delay, activated by the falling edge of RG        | -2   | 4    | 10   | ns   |
| tPD5            | H1 falling delay, activated by the rising edge of XSHP         | -7   | 2    | 7    | ns   |
| tPD6            | H1 rising delay, activated by the rising edge of XSHD          | -5   | 2    | 7    | ns   |
| <b>t</b> PD7    | CLD falling delay, activated by the falling edge of XSHD       | -5   | 2    | 7    | ns   |
| tPD8            | CLD falling delay, activated by the rising edge of XRS         | 17   | 22   | 27   | ns   |
| tPD9            | XRS falling delay, activated by the falling edge of CLD        | 0    | 8    | 15   | ns   |
| tPD10           | CL falling delay, activated by the rising edge of H1           | -5   | 0    | 5    | ns   |
| tPD11           | H1 rising (falling) delay, activated by the rising edge of CKO | -5   | 2    | 7    | ns   |
| tw1             | XSHP pulse width                                               | 13   | 18   | 23   | ns   |
| tw2             | XSHD pulse width                                               | 15   | 20   | 25   | ns   |
| twз             | CLD pulse width                                                | 17   | 22   | 27   | ns   |
| tw4             | CL pulse width                                                 | 38   | 41   | 45   | ns   |
| tw5             | CKO pulse width                                                | 17   | 20   | 24   | ns   |

#### 3) Phase conditions of HD, VD, TRIG, EFS and ESG



VDD=5.0 V, Topr=25 °C, load capacitance of CL=30 pF

| Symbol | Definition                                            | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------------------------|------|------|------|------|
| tsetup | HD, VD, TRIG, EFS and ESG setup time, activated by CL | 20   |      |      | ns   |
| thold  | HD, VD, TRIG, EFS and ESG hold time, activated by CL  | 5    |      |      | ns   |

#### 4) Phase characteristics of XV1, XV2, XV3, XSG, PBLK, XCPDM, XCPOB, BUSY, WEN and ID



 $VdD=5.0~V,~Topr=25~^{\circ}C,~load~capacitance~of~CL=30~pF,$  load capacitance of XV1, XV2, XV3, XSG, PBLK, XCPDM, XCPOB, BUSY, WEN and ID=10 pF

| Symbol | Definition                                                  | Min. | Тур. | Max. | Unit |
|--------|-------------------------------------------------------------|------|------|------|------|
| tPDCL1 | XV1, XV2 and XV3 delay, activated by the falling edge of CL | 30   |      | 65   | ns   |
| tPDCL2 | BUSY, WEN and ID delay, activated by the rising edge of CL  | 40   |      | 60   | ns   |
| topolo | XSG, PBLK, XCPDM and XCPOB delay, activated by the          | 40   |      | 55   | no   |
| tPDCL3 | rising edge of CL                                           | 40   |      | 33   | ns   |

#### **Description of Functions**

#### 1. Progressive Scan CCD drive pulse generation

- Combining this IC with a crystal oscillator generates a fundamental frequency of 24.5454 MHz.
- CCD drive pulse generation is synchronized with the HD and VD inputs. Set fcL to 780 fHD and fHD to 525 f√D.
- The various operations are performed by the TRIG, EFS and ESG inputs. (See the following items.)

<Detection timing for VD, TRIG, EFS and ESG>



After HD input is detected, the status of VD, TRIG, ESG and EFS is detected during T1.

Do not change the status of VD, TRIG, ESG and EFS during T1.

When input is from a non-synchronized system, the low level period for each pulse should be set to 63.5 µs or longer to prevent misoperation.

#### 2. Reset

The internal register values are undetermined immediately after power-on, so perform one of the following reset operations.

#### 1. Reset by the RESET pin

Reset is performed by setting the RESET pin low for a period of 80 ns or more. Reset can also be performed by setting the RESET pin low during power-on and then switching the RESET pin from low to high when VDD rises to 4.75 V or higher. Note that when reset is performed by the RESET pin, the electronic shutter settings made by serial input are also reset.

2. Reset by turning off the electronic shutter

Reset is performed by setting the shutter mode to electronic shutter off and inputting VD. Note that in this case the TRIG, ESG and EFS pins should all be set high.

#### 3. Electronic shutter

<Shutter modes>

The electronic shutter has the following four shutter modes.

• Electronic shutter off : Exposure time is 1/30 s.

High-speed electronic shutter: Exposure time is shorter than 1/30 s.
Low-speed electronic shutter: Exposure time is longer than 1/30 s.

• Flickerless : Exposure time is 1/50 s. This is a special feature of the high-speed

electronic shutter, and reduces flicker from fluorescent lights, etc. in areas

with 50 Hz power supply

<Shutter mode and speed setting methods>

PS=Low: Serial input; set by the STRB, DCLK and DATA pins. The SMD1 and SMD2 pins are not used.

PS=High: Parallel input; set by the STRB, DCLK, DATA, SMD1 and SMD2 pins.

#### 3-1. [Serial input]

Serial input is set by the STRB, DCLK and DATA pins. The electronic shutter mode and the meanings of the numbers indicated by D0 to 9 vary according to the SMD1 and SMD2 setting of the internal register.



| SMD1 | SMD2 | Mode                                         | D0 to 9                           |
|------|------|----------------------------------------------|-----------------------------------|
| Н    | Н    | Electronic shutter off (1/30 s accumulation) | _                                 |
| L    | Н    | High-speed electronic shutter                | Number of exposed lines (Note 1)  |
| Н    | L    | Low-speed electronic shutter                 | Number of exposed frames (Note 2) |

Note 1) Relationship between the number of exposed lines and the exposure time

The relationship between the number of exposed lines and the exposure time is as follows.

(Exposure time)=(Number of exposed lines)  $\times$  (One horizontal scan period) + (Accumulation time for the readout lines)

In this formula, one horizontal scan period equals the HD falling interval, and the accumulation time for the readout lines is the time from the rising edge of XSUB to the rising edge of XSG (456 bits). Also, (Number of exposed lines) should be set to greater than 1 but less than 524.

**Note 2)** The number of exposed frames should be set to greater than 1 but less than 1023. However, when the number of exposed frames is 1 and SMDE is set to high, external trigger mode does not function.

Timing Chart (Serial input)



## AC characteristics for serial input

| Symbol | Definition                                             | Min.  | Max. |
|--------|--------------------------------------------------------|-------|------|
| tsdd   | DATA setup time, activated by the rising edge of DCLK  | 10 ns | _    |
| thdd   | DATA hold time, activated by the rising edge of DCLK   | 10 ns | _    |
| tsds   | DCLK setup time, activated by the falling edge of STRB | 10 ns | _    |
| tws    | STRB pulse width                                       | 82 ns | _    |
| two    | DCLK pulse width                                       | 82 ns | _    |

## 3-2. [Parallel input]

| Mode                   | PS | SMD1 | SMD2 | STRB | DCLK | DATA | Exposure time |
|------------------------|----|------|------|------|------|------|---------------|
| Electronic shutter off | Н  | Н    | Н    | Х    | Х    | Х    | 1/30 s        |
| Flickerless            | Н  | L    | L    | Х    | Х    | Х    | 1/50 s        |
|                        | Н  | L    | Н    | Н    | Н    | Н    | 1/60 s        |
|                        | Н  | L    | Н    | L    | Н    | Н    | 1/125 s       |
|                        | Н  | L    | Н    | Н    | L    | Н    | 1/250 s       |
| High apped shutter     | Н  | L    | Н    | L    | L    | Н    | 1/500 s       |
| High-speed shutter     | Н  | L    | Н    | Н    | Н    | L    | 1/1000 s      |
|                        | Н  | L    | Н    | L    | Н    | L    | 1/2000 s      |
|                        | Н  | L    | Н    | Н    | L    | L    | 1/4000 s      |
|                        | Н  | L    | Н    | L    | L    | L    | 1/10000 s     |
|                        | Н  | Н    | L    | Н    | Н    | Н    | 2 FRM         |
|                        | Н  | Н    | L    | L    | Н    | Н    | 3 FRM         |
|                        | Н  | Н    | L    | Н    | L    | Н    | 4 FRM         |
| Low speed shutter      | Н  | Н    | L    | L    | L    | Н    | 5 FRM         |
| Low-speed shutter      | Н  | Н    | L    | Н    | Н    | L    | 6 FRM         |
|                        | Н  | Н    | L    | L    | Н    | L    | 7 FRM         |
|                        | Н  | Н    | L    | Н    | L    | L    | 8 FRM         |
|                        | Н  | Н    | L    | L    | L    | L    | 9 FRM         |

#### 4. External trigger mode

External trigger mode starts exposure in sync with the external trigger input. No special pins are required to set this mode.

The IC prepares to shift to external trigger mode with the falling edge of the TRIG pin (Note). The timing to shift to external trigger mode varies according to the mode setting. (See the table.) The BUSY pin maintains high status during external trigger mode. Whether or not to discharge the vertical CCD charge is set by FSE.

Note) See the detection timing for VD, TRIG, EFS and ESG.

#### Mode settings during external trigger (Note 1)

| PS  | SMD1 | SMD2 | Description of operation                                                             |
|-----|------|------|--------------------------------------------------------------------------------------|
| L   | L    | Х    | The IC is shifted to external trigger mode by HD, exposure is finished after the set |
| Н   | L    | Н    | time, and XSG is output. (Note 2) (Note 3)                                           |
| H L | 1    | L    | The IC is shifted to external trigger mode by HD, exposure is finished 1/50 s later, |
|     | _    |      | and XSG is output.                                                                   |
| Х   | Н    | L    | Do not set for external trigger.                                                     |
| Х   | Н    | Н    | Trigger input is not accepted.                                                       |

Note 1) The SMD1 and SMD2 setting method varies according to the PS status. See "3. Electronic shutter".

PS=Low: Set by serial input.

PS=High: Set by the SMD1 and SMD2 pins.

Note 2) The exposure time setting method is the same as the exposure time setting for the electronic shutter.

Note 3) When FSE=high, set the number of exposed lines from 1 to 522.

#### <FSE and discharge operation>

During external trigger mode, the previously exposed signal charge sometimes remains in the vertical CCD when exposure finishes. In this case, the image shot with external trigger mode is output overlapped with the previously shot image. Setting FSE to high performs discharge operation for signal charges remaining in the vertical CCD after trigger input. Discharge operation is not performed when FSE is low. This setting is only valid when SMD1 is low.

#### <Finishing the exposure period with ESG>

During external trigger mode, exposure can be finished in sync with the falling edge of ESG (Note). If SMDE is set to low, the XSG pulse is output regardless of the electronic shutter setting, when the falling edge of ESG is detected. ESG should be fixed to high status at all times other than during external trigger mode. Do not change SMDE while BUSY is high.

Note) See the detection timing for VD, TRIG, EFS and ESG.

#### <Signal after external trigger mode>

After high-speed external trigger mode is finished, the exposure time differs from that performed by the electronic shutter setting. This is because the start and finish of external trigger mode are not synchronized to VD input.

#### 5. Discharge of the vertical CCD

During EFS is low, discharge of the vertical CCD is performed. During FSE is high in the external trigger mode, the vertical control line by line is possible. That is different from discharge operation. The falling in the effective interval of EFS is detected, discharge is not performed even if the low status is held until the next effective period. For frames using EFS, set electronic shutter off or high-speed electronic shutter. When EFS is used, WEN (WM=low) may not indicate the proper status.

#### <Discharge start>

Vertical CCD discharge is started in sync with HD input after the falling edge of EFS (Note). Approximately 3420 ns (81.4 ns  $\times$  42 clock pulses) are required to transfer one line vertically.

Note) See the detection timing for VD, TRIG, EFS and ESG.

#### <Discharge finish>

Since the operation uses 42 clock pulses as one unit, when the rising edge of EFS is detected in interval [n], discharge operation stops from interval [n+1]. The period from the rising edge of EFS to the falling edge of VD must be longer than 2HD.

#### Timing Chart 1



#### Timing Chart 2



#### <Maximum number of dischargeable lines>

The number of lines transferred by discharge transfer and normal transfer during the following period should not exceed 4096 lines.

Period: The period from when the XSG pin becomes low until XSG becomes low again or the TRIG pin becomes low.

#### 6. Internal logic stop (standby mode)

When the STDBY pin is set to low, clock supply is stopped to a part of the internal logic. However, output from the oscillation cell (OSCI and OSCO pins) as well as the CL and CKO pins does not stop. The status of each output pin when STDBY is low is shown below.

High: XSUB, XSG

Low: RG, H1, H2, XV1, XV2, XV3, XSHP, XSHD, XRS, XCPOB, XCPDM, PBLK, ID, WEN,

BUSY, CLD

Not stopped: OSCO, CL, CKO

#### 7. Mode settings

#### 7-1. VD input-related

| BUSY | SMD1 | SMD2 | SMDE | EFS | VD input                           |
|------|------|------|------|-----|------------------------------------|
| Н    | L    | Н    | Х    | Х   | Invalid                            |
|      | Н    | L    |      | Н   | Readout operation or the number of |
|      |      |      |      |     | accumulated frames is counted.     |
|      | Х    | Н    | ^    |     | Readout operation is performed.    |
|      | Х    | Х    |      | L   | Invalid                            |

**Note 1)** When PS is high, SMD1 and SMD2 indicate the status of the SMD1 and SMD2 pins, respectively. When PS is low, these are the corresponding internal register values. See "3. Electronic shutter".

**Note 2)** Operation when PS=high, SMD1=low and SMD2=low conforms to that when SMD1=low and SMD2=high.

#### 7-2. TRIG, ESG and EFS input-related

| BUSY |                      | SMDE | TRIG             | ESG                        | EFS                 |
|------|----------------------|------|------------------|----------------------------|---------------------|
| Н    | Discharge period     | Х    |                  |                            |                     |
|      | (Note 1)             |      |                  | Prohibited                 | Invalid             |
|      | Exposure period      | Н    | Prohibited       |                            |                     |
|      | Exposure period      | L    |                  | Readout operation (Note 4) |                     |
|      | Signal output period |      |                  | Prohibited                 |                     |
|      |                      | X    | IC shifted to    |                            | Discharge operation |
| L    | Before TRIG input    |      | external trigger | Prohibited (Note 5)        | (Note 6) (Note 7)   |
|      |                      |      | mode (Note 3)    |                            |                     |
|      | After TRIG input     |      | Prohibited       |                            | Prohibited          |
|      | (Note 2) (Note 3)    |      |                  |                            | Pronibited          |

Note 1) Only when FSE is high.

Note 2) Valid only during low-speed shutter.

Note 3) See "4. External trigger mode".

Note 4) ESG input is valid only one time after TRIG input. Do not input ESG two times or more.

Note 5) Fix ESG to high status when BUSY is low.

Note 6) When EFS is low, readout is not activated by VD input. See "7-1. VD input-related".

Note 7) Use in electronic shutter off state.

**Note 8)** In case any two pins or more among TRIG, ESG, and EFS are falled at the same time, the operation is not guaranteed.

#### 7-3. WEN mode switching by WM

| WM | Description of WEN operation                                                              |
|----|-------------------------------------------------------------------------------------------|
| L  | Lines for which the signal from the CCD is valid output high; all other lines output low. |
| Н  | Output is synchronized with XSG.                                                          |



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

Normal Operation (horizontal synchronization)



XSUB may be kept high depending on the electronic shutter setting.



809 External Trigger Mode: high-speed electronic shutter, discharge (FSE=high, SMDE=high, SMD1=low, SMD2=high) 123456781234 XCPOB XCPDM WEN (WM=High) TRIG X Y XV2 XV3 XSUB PBLK ₽ WEN (WM=Low) 2 무 BUSY OUT RG XSG

\* See "3. Electronic Shutter" for the time from TRIG input to XSG.

\* The fall of VD is invalid during the period while BUSY=high.

3 External Trigger Mode: high-speed electronic shutter, when discharge starts (FSE=high, SMD1=low, SMD2=high) 2 95 93 72 63 56 49 12 XSHP TRIG XSG (=High) XSUB RG XSHD WEN X XV2 XV3 王 모 PBLK XCPOB  $\Box$ BUSY 占 XCPDM

**External Trigger Mode:** high-speed electronic shutter, when discharge finishes (FSE=high, SMD1=low, SMD2=high) 500 499 XSHD XSG (=High) RG XRS XCPOB (=High)  $C\Gamma$ XV2 X/3 XSUB Ξ Н2 XSHP PBLK =(Low) XCPDM (=High) WEN (=Low) BUSY (=High) 모 X

\* The fall of VD is invalid during the period while BUSY=high.

External Trigger Mode: high-speed electronic shutter, no discharge (FSE=low, SMDE=high, SMD1=low, SMD2=X)



208 1 2 3 4 5 6 7 8 1 2 3 Example during ESG Input (FSE=high, SMDE=low, SMD1=low, SMD2=X) XCPOB WEN (WM=Low) TRIG XSUB PBLK WEN (WM=High) ESG XV2 X/3 XSG XCPDM ₽ 9 OUT RG X BUSY 모

The fall of VD is invalid during the period while BUSY=high.



The fall of VD is invalid during the period while BUSY=high.





## Package Outline Unit: mm

#### 48PIN TQFP (PLASTIC)



| SONY CODE  | TQFP-48P-L071     |
|------------|-------------------|
| EIAJ CODE  | TQFP048-P-0707-AN |
| JEDEC CODE |                   |

#### PACKAGE STRUCTURE

| PACKAGE MATERIAL | EPOXY RESIN    |
|------------------|----------------|
| LEAD TREATMENT   | SOLDER PLATING |
| LEAD MATERIAL    | 42 ALLOY       |
| PACKAGE WEIGHT   | 0.2g           |