



# µ**PD4991A MOS INTEGRATED CIRCUIT**

# **4-BIT PARALLEL I/O CALENDAR CLOCK**

The  $\mu$ PD4991A is a CMOS integrated circuit that has the ability to input/output 4-bit parallel time data and calendar data to/from a microcomputer and includes an alarm function.

Its reference oscillation frequency is 32.768 kHz. Hour, minute, second, year, month, day, and date data is stored internally.

The  $\mu$ PD4991A consumes 30 % less power than the  $\mu$ PD4991.

## **FEATURES:**

- Time (hour, minute, and second) and calendar (leap year, year, month, day, and date) counters
- Leap year can be automatically identified or set
- 12- and 24-hour modes selectable
- 4-bit parallel input/output in BCD data format
- Alarm function (hour, minute, second, month, day, date)
- One of 0.1, 1.0, 10, 30, and 60-s interval timer outputs selectable
- One of 2048, 1024, 64, 16, 1 Hz, 1-pulse output, and H→L output selectable as alarm coincidence output
- Upward compatible with  $\mu$ PD4991
- Low power consumption:  $2 \mu A$  typ. (V<sub>DD</sub> = 2.4 V)

#### **ORDERING INFORMATION:**



# PIN CONFIGURATION (Top View)





# **PIN FUNCTION**



# **ABSOLUTE MAXIMUM RATINGS (Vss = 0 V)**



# **ELECTRICAL CHARACTERISTICS**

# (Vss = 0 V, f = 32.768 kHz, CG = CD = 20 pF, Ci = 20 k $\Omega$ , Ta = -40 to +85 °C)



\* If VIN pins are not Vss, Current Consumption increase in value.

# **AC CHARACTERISTICS**

# Write cycle (Unless otherwise specified,  $V_{DD} = 5 V \pm 10 %$ , Ta = -40 to +85 °C)



# Write Cycle (VDD = 2.7 to 3.6 V, Ta = -40 to +85 °C)



# Write cycle timing 1



Write cycle timing 2 ( $\overline{OE}$  = VIL)



# READ CYCLE (Unless otherwise specified,  $V_{DD} = 5 V \pm 10 %$ , Ta = -40 to +85 °C)



# Read Cycle (V<sub>DD</sub> = 2.7 to 3.6 V, T<sub>a</sub> = -40 to +85 °C)



# Read cycle timing 1



Read cycle timing 2



# **FUNCTION SPECIFICATIONS**

- Reference frequency (X'tal OSC) ........... 32.768 kHz
- 
- Data function
	- Year, month, day, date, hour, minute, and second counters Leap year and months are automatically identified.
	- Leap year is identified every 4 years and can be set to any year.
	- Year is set in 2 digits.

Hour can be displayed in 12- or 24-hour mode.

- Data input/output (D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>) 4-bit parallel input/output format Data is written by  $\overline{WE}$  signal and read by  $\overline{OE}$  signal.
- Function mode selection With ADDRESS = "FH" (A3, A2, A1, A $0$  = 1, 1, 1, 1), a mode is selected by DATA (D3, D2, D1, D0) input, and set by input of WE signal.

A function is selected by ADDRESS input.

- Timing pulse outputs (TP<sub>1</sub>, TP<sub>2</sub>)
- TP<sub>1</sub> ... Alarm coincidence signal.

One of the following is selectable:

2048 Hz 1024 Hz 64 Hz 16 Hz  $1 Hz$ 1 pulse output  $(H \rightarrow L)$ 

TP<sub>2</sub> ... Interval timer signal output.

- One of the following is selectable:
	- 60 s
	- $30<sub>s</sub>$
	- $10<sub>s</sub>$
	-

 $1<sub>s</sub>$ 

- $0.1$  s
- Chip select  $(\overline{CS_1}, CS_2)$

When  $\overline{CS_1}$  = "H" or  $CS_2$  = "L," all inputs except  $X_{\text{IN}}$  are disabled (non-select).

When  $\overline{CS_1}$  = "L" and  $CS_2$  = "H," all inputs are selected.

# **FUNCTION OUTLINE**

- The  $\mu$ PD4991A has the following three modes:
	- 1 BASIC TIME MODE In this mode, data can be written and read between the timer counter and the CPU. Moreover, control registers 1 and 2 can be specified by a command\*.
	- 2 ALARM SET & TP1 CONTROL MODE In this mode, data is set to the alarm register, the function of TP1 is set, and control registers 1 and 2 are specified by a command\*.
	- 3 ALARM SET & TP2 CONTROL MODE

In this mode, data is set to the alarm register, the function of TP2 is set, the 12- or 24-hour mode is selected, leap year identification function is set, and control registers 1 and 2 are specified by a command\*.

\* Control registers 1 and 2 are commonly used in all the modes.

To select a mode, write mode data to ADDRESS = "FH." Once a mode has been set, it is retained until a new mode is set.

Table 1 shows the correspondence between modes and mode data.

#### Table 1 Correspondence between Mode Data and Modes





\* Irrelevant. This bit is ignored.

**Note:** The difference between mode  $(0, *, 0, 0)$  and mode  $(0, *, 1, 1)$  is that stages 10 to 15 of the 15-stage divider circuit are reset in the former mode when the division stage reset command (±30 ADJ. RESET) is executed, and all the stages of the divider circuit are reset in the latter mode. Other commands are commonly used in both modes.

# **MODE DESCRIPTION**

## 1. BASIC TIME MODE (MODE =  $0 * 0 0 B$ )

• Thirteen types of counters are provided: 10-year, 1-year, 10-month, 1-month, 10-day, 1-day, date, 10-hour, 1hour, 10-minute, 1-minute, 10-second, and 1-second.

• Date codes are 00H through 06H (0000 through 0110B). (Correspondence between dates and date codes can be freely specified by the user.)

• If leap year identification function is not used, the last day of February is always the 28th.

The addresses corresponding to the respective digits are shown in Table 2 Address Correspondence 1.

Specifications of control registers 1 and 2 are commonly applied to each mode. Tables 3 and 4 show correspondences of data 1 and 2. Refer to these data correspondence tables when setting other modes.

#### Table 2 Address Correspondence 1



BASIC TIME MODE (MODE =  $0, ^{\star}, 0, 0$ )

R/W: READ AND WRITE

W/O: WRITE ONLY

Note The second most-significant bit of the data for the 10-hour digit serves as an AM/PM flag in the 12-hour mode (AM =  $0$ /PM = 1).

#### Table 3 Data Correspondence Table 1

## CONTROL REGISTER1 (TIME COUNTER CONTROL)  $ADDRESS = (1, 1, 0, 1)$



\*1. ADJUST  $(+/-)30 s$ 

Second digit 00 to 29  $\rightarrow$  00 (second)

30 to 59  $\rightarrow$  00 (second) + 1 (minute)

The BUSY flag remains set until a carry occurs.

In MODE (0, \*, 0, 0), stages 10 to 15 of the 15-stage divider are reset.

In MODE (0, \*, 1, 1), all the stages of the 15-stage divider are reset.

#### \*2. RESET

In MODE (0, \*, 0, 0), stages 10 to 15 of the 15-stage divider are reset.

In MODE (0, \*, 1, 1), all the stages of the 15-stage divider are reset.

\*3. CLOCK STOP

This command is used to write time.

To set time, execute the CLOCK RESET command and then the CLOCK STOP command. Then write the time data. If the data is written without the clock stopped, the correct value may not be set.

#### \*4. CLOCK WAIT

This command is used to read time.

When 1 is written to this bit, the clock is stopped. If the CLOCK RUN command is executed within 0.5 second, no delay in respect to the actual time occurs.

#### Table 4 Data Correspondence Table 2

# CONTROL REGISTER2 (TP1/TP2 CONTROL)

 $ADDRESS = (1, 1, 1, 0)$ 



\*: Don't Care

R/O: READ ONLY

W/O: WRITE ONLY

## 2. ALARM SET & TP<sub>1</sub> CONTROL MODE (MODE =  $0 * 0 1$ ) ALARM SET & TP2 CONTROL MODE (MODE =  $0 * 1 0$ )

## (1) Setting time to alarm register

The alarm register consists of a total of 44 bits with 4 bits each of 10-month digit, 1-month digit, 10-day digit, 1-day digit, date digit, 10-hour digit, 1-hour digit, 10-minute digit, 1-minute digit, 10-second digit, and 1second digit.

• Manipulating alarm register

When "FH" is set to a certain digit of the alarm register, the digit is regarded as indicating an alarm coincidence, which occurs when the value of the alarm register coincides with the contents of the time counter, regardless of the data of the time counter.

If "FH" is set to all the digits, alarm coincidence occurs regardless of the data of the time counter. The addresses corresponding to the respective digits are shown in Table 5 Address Correspondence Table 2.

Tables 6 and 7 Data Correspondence Tables 3 and 4 show the function control of TP1/TP2.

Example: An alarm coincidence occurs for 1 second at 54 minutes 32 seconds of every hour.



Example: An alarm coincidence occurs at 10 to 19 minites of every hour.



#### Table 5 Address Correspondence Table 2



ALARM SET & TP<sub>1</sub> CONTROL MODE (MODE =  $0, *$ ,  $0, 1$ ) ALARM SET & TP2 CONTROL MODE (MODE =  $0, *, 1, 0$ )

\*: Don't Care. This bit is ignored.

R/W: READ AND WRITE

W/O: WRITE ONLY

- \*1. TP<sub>1</sub> FUNCTION CONTROL is performed in MODE (0, \*, 0, 1). TP<sub>2</sub> FUNCTION CONTROL is performed in MODE (0, \*, 1, 0).
- \*2. The leap year counter is in MODE  $(0, *, 0, 1)$ . The 12/24 HOUR SELECT is in MODE (0, \*, 1, 0).

#### Table 6 Data Correspondence Table 3

TP1 FUNCTION CONTROL

 $(MODE = 0, *, 0, 1 ADDRESS = 1, 0, 1, 1)$ 



W/O: WRITE ONLY

\*: Don't Care

#### Table 7 Data Correspondence Table 4

# TP2 FUNCTION CONTROL

 $(MODE = 0, *, 1, 0 ADDRESS = 1, 0, 1, 1)$ 



W/O: WRITE ONLY

\*: Don't Care

## (2) Selecting 12-/24-hour mode

In the 12-hour mode, the second significant bit of the data for the 10-hour digit are used as an AM/PM flag.

 $AM = 00**$ 

 $PM = 01**$ 

Select the 12- or 24-hour mode before setting the time. Note that, if the mode is selected after the time has been set, the data of the time counter is lost.

Table 8 Data Correspondence Table 5 shows how the 12- or 24-hour mode is selected.

#### Table 8 Data Correspondence Table 5

Leap year, 12-/24-hour mode selection

 $(MODE = 0, *, 1, 0 ADDRESS = 1, 1, 0, 0)$ 



\*: Don't Care

Example: In 12-hour mode



#### Notes on the use of the 12-hour mode

When writing AM12, write the lower digit and then the higher digit (i.e., write "2" to the 1-hour digit, and then write "1" to the 10-hour digit); otherwise, PM12 may be set.

#### (3) Setting leap year counter

When a digit of year is written, the  $\mu$ PD4991A automatically sets the leap year counter.

Years are based on the Christian Era, and a leap year occurs every 4 years.

The user can directly write data to the leap year counter.

However, to do so, write the year counter first. If the leap year counter is written and then the year counter is written, the leap year counter is automatically reset.

The leap year is identified when the value of the leap year counter is \*\*00B.

The leap year counter can be set independently of the year counter.

The leap year counter is incremented in synchronization with the 1-year digit counter.

Table 9 Data Correspondence Table 6 shows how the leap year is identified.

#### Table 9 Data Correspondence Table 6





\*: Don't Care

#### Example



#### 3. TIMING PULSE

 $\circ$  TP1

The signal output from the TP<sub>1</sub> pin is the alarm coincidence signal. The output waveform is selected from 2048 Hz, 1024 Hz, 64 Hz, 16 Hz, 1 Hz, 1-pulse output, and "H"  $\rightarrow$  "L", depending on the contents set to the TP<sub>1</sub> CONTROL REGISTER.

• 1-puse output

One pulse is output when the value of the alarm register coincides with the contents of the time counter.





• "H"  $\rightarrow$  "L" output

The output signal of TP<sub>1</sub> goes from "H" to "L" when the value of the alarm register coincides with the contents of the time counter.





O Alarm coincidence flag, auto RESET

When the value of the alarm register coincides with the contents of the time counter, a signal is output to the  $TP_1$  pin.

This signal remains output until the value of the alarm register does not coincide with the time counter contents.





#### Fig. 4 TP1 Output Waveform (without AUTO RESET)

#### Without RESET of the alarm coincidence flag



Figs. 5 and 6 show examples of applications using TP1.







Fig. 6 TP<sub>1</sub> Output Status (without AUTO RESET)

#### $TP_2$  SET (MODE = 0  $*$  1 1 B)

The TP<sub>2</sub> pin outputs an interval timer signal.

This signal is cyclically output.

The cycle at which the interval timer signal is output can be selected between 0.1 s, 1 s, 10 s, 30 s, and 60 s, depending on the contents indicated by the TP<sub>2</sub> CONTROL REGISTER. Note, however, that the 0.1-s cycle does not last exactly for 0.1 second, but that five 0.1-s cycles are equivalent to one 0.5 second. If  $\pm 30$  s ADJ, RESET is executed in mode (0,  $*$ , 1, 1), an error occurs in the cycle.

Fig. 7 TP2 Output Waveform



O BUSY output

The BUSY signal can be output to the TP1 and TP2 pins.

When output of the BUSY signal is specified, only the BUSY signal is output to the TP1 and TP2 pins. The contents of the CONTROL REGISTER 2 are not affected, however.





Fig. 9 shows an example of an application using TP2.





Note When the output status is disabled, the signal goes "H" regardless of the status of TP2.

O Oscillation characteristics

Figs. 11 and 12 show the frequency stability when the ambient temperature (T<sub>a</sub>) and supply voltage (V<sub>DD</sub>) are changed with a crystal of crystal impedance  $C_1 = 20 \text{ k}\Omega$  and a circuit shown in Fig. 10. The stability and day difference are calculated by the following expressions:

Stability = 
$$
\frac{f - f
$$
 reference value}{f

\n $\times$  10<sup>6</sup> (ppm)\nNote:  $f$  reference value in Fig. 12 is the measured frequency when  $\sqrt{DD} = 3.5 \, \text{V}$ .

\nDay difference =  $\left( \frac{1}{TP1 \text{ specified}} - \frac{1}{\text{measured}} \right) \times 2^{\text{ number of division stage} \times 60 \text{ seconds} \times 60 \text{ minutes}} \times 24 \text{ hours (sec)}$ 

Note The number of division stages = 11 at 2048 Hz.









Day difference<br>(sec)

 $4.2\,$ 48.8

> $\overline{0}$  $\mathbf 0$

 $4.2$  $48.4$ 

 $8.4$  $-97.7$ 

 $12.7$ 

16.9  $-195.3$ 

Stability<br>(ppm)

 $97.7$  $8.4$ 





Differences between  $\mu$ PD4991 and  $\mu$ PD4991A

The  $\mu$ PD4991A improves on the characteristics of the  $\mu$ PD4991. These two products differ as follows:

# 1. Specifications



# AC Timing of  $\mu$ PD4991



## AC Timing of µPD4991A



#### 2. Function



## **CLOCK WAIT Bit and CLOCK STOP Bit**

Both bits inhibit input of clock to the clock counter (1 Hz) and subsequently stop the clock. The CLOCK STOP bit is used to set the time to the clock (be sure to stop the clock when setting it). The CLOCK WAIT bit is used to prevent the CPU from reading wrong data in case counting takes place when the time is read (the time can also be read without the CLOCK WAIT bit but with the BUSY signal or by performing two reads). If the clock is run within 0.5 second after stopping the clock or placed in the wait state, no delay in respect to the actual time occurs.

#### **Example of an Application Circuit**



C: ceramic capacitor or tantalum capacitor  $(0.1 \mu$ F to 10  $\mu$ F)

The application circuits and their parameters are for references only and are not intended for use in actual design-in's.

# 18PIN PLASTIC DIP (300 mil)





#### **NOTES**

- 1) Each lead centerline is located within 0.25 mm (0.01 inch) of its true position (T.P.) at maximum material condition.
- 2) Item "K" to center of leads when formed parallel.



P18C-100-300A,C-1

# 20 PIN PLASTIC SOP (300 mil)



detail of lead end





#### **NOTE**

Each lead centerline is located within 0.12 mm (0.005 inch) of its true position (T.P.) at maximum material condition.



## **RECOMMENDED SOLDERING CONDITIONS**

The following conditions must be met when soldering this product. Please consult with our sales offices when using other soldering process or under different conditions.

## **Type of Surface Mounting Device**

#### $\mu$ PD4991 AGS



\* Exposure limit before soldering after dry-pack is opened. Storage condition: 25 °C and relative humidity at 65 % or less.

#### Caution Do not apply more than a single process once, except for "Partial heating method."

## **Type of Through-Hole Device**

 $\mu$ PD4991 ACX



 $[MEMO]$ 

[MEMO]

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster Special: systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.