# LC²MOS，High Speed 1－，4－\＆8－Channel 10－Bit ADCs 

## FEATURES

AD7776：Single Channel<br>AD7777：4－Channel<br>AD7778：8－Channel<br>Fast 10－Bit ADC： $\mathbf{2 . 5} \boldsymbol{\mu}$ s Worst Case<br>＋5 V Only<br>Half－Scale Conversion Option<br>Fast Interface Port<br>Power－Down Mode<br>APPLICATIONS<br>HDD Servos<br>Instrumentation

## GENERAL DESCRIPTION

The AD 7776，AD 7777 and AD 7778 are a family of high speed， multichannel，10－bit AD C s primarily intended for use in R／W head positioning servos found in high density hard disk drives． They have unique input signal conditioning features that make them ideal for use in such single supply applications．
By setting a bit in a control register within both the four－channel version，AD 7777，and the eight－channel version，AD 7778，the input channels can either be independently sampled or any two channels of choice can be simultaneously sampled．F or all ver－ sions the specified input signal range is of the form $\mathrm{V}_{\text {BIAS }} \pm$ $\mathrm{V}_{\text {SWING }}$ ．H owever，if the RT N pin is biased at，say， 2 V the analog input signal range becomes 0 V to +2 V for all input channels．T his is covered in more detail under the section C hanging the Analog Input Voltage Range．The voltage $\mathrm{V}_{\text {BIAS }}$ is the offset of the ADC＇s midpoint code from ground and is supplied either by an onboard reference available to the user （REFOUT）or by an external voltage reference applied to REFIN．The full－scale range（FSR）of the ADC is equal to $2 \mathrm{~V}_{\text {SWING }}$ where $\mathrm{V}_{\text {SWING }}$ is nominally equal to REFIN／2．Addi－ tionally，when placed in the half－scale conversion mode，the value of REFIN is converted．This allows the channel offset（s） to be measured．
C ontrol register loading and ADC register reading，channel se－ lect and conversion start are under the control of the $\mu \mathrm{P}$ ．The twos complemented coded AD C s are easily interfaced to a stan－ dard 16 －bit M PU bus via their 10－bit data port and standard microprocessor control lines．
The AD 7776／AD 7777／AD 7778 are fabricated in linear compat－ ible CM OS（LC²M OS），an advanced，mixed technology process that combines precision bipolar circuits with low power CM OS Iogic．The AD 7776 is available in a 24 －pin SOIC package；the AD 7777 is available in both 28 －pin DIP and 28 －pin SOIC pack－ ages；the AD 7778 is available in a 44－pin PQFP package．

[^0]
## FUNCTIONAL BLOCK DIAGRAMS



## 接EV．PDF

Whormation furnished by Analog Devices is believed to be accurate and reliable．However，no responsibility is assumed by Analog Devices for its disel nor fooany infringements of patents or other rights of third parties which may result from its use．No license is granted by implication or

One Technology Way，P．O．Box 9106，Norwood，MA 02062－9106，U．S．A．
Tel：617／329－4700

## 

 CLKIN $=8 \mathrm{MHz} ;$ RTN $=0 \mathrm{~V} ; \mathrm{C}_{\text {REFIN }}=10 \mathrm{nF}$; all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted.)| Parameter | A Versions ${ }^{1}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: |
| DC ACCURACY <br> Resolution ${ }^{2}$ <br> Relative Accuracy Differential N onlinearity <br> Bias Offset Error Bias Offset Error M atch Plus or M inus Full-Scale Error Plus or M inus Full-Scale Error M atch | $\begin{aligned} & 10 \\ & \pm 1 \\ & \pm 1 \\ & \pm 12 \\ & 10 \\ & \pm 12 \\ & 10 \end{aligned}$ |  | See Terminology <br> No M issing Codes; See T erminology <br> See Terminology <br> Between C hannels, AD 7777/AD 7778 Only; See T erminology <br> See T erminology <br> Between Channels, AD 7777/AD 7778 Only; See T erminology |
| ANALOG INPUTS Input Voltage Range All Inputs Input Current | $\begin{aligned} & \mathrm{V}_{\text {BIAS }} \pm \mathrm{V}_{\text {SWING }} \\ & +200 \end{aligned}$ | $V \min / V \max$ $\mu \mathrm{A}$ max | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {BIAS }} \pm \mathrm{V}_{\text {SWING }}$; Any C hannel |
| REFERENCEINPUT REFIN REFIN Input Current | $\begin{aligned} & 1.9 / 2.1 \\ & +200 \end{aligned}$ | $V \min / V \max$ $\mu \mathrm{A}$ max | For Specified Performance |
| REFERENCE OUTPUT REFOUT DC Output Impedance Reference Load C hange <br> Short C ircuit Current ${ }^{3}$ | $\begin{aligned} & 1.9 / 2.1 \\ & 5 \\ & \pm 2 \\ & \pm 5 \\ & \\ & 20 \end{aligned}$ | $V \min / V \max$ $\Omega$ typ mV max $m V$ max mA max | Nominal REFOUT $=2.0 \mathrm{~V}$ <br> F or Reference L oad C urrent C hange of 0 to $\pm 500 \mu \mathrm{~A}$ F or Reference L oad Current C hange of 0 to $\pm 1 \mathrm{~mA}$ Reference Load Should N ot C hange D uring C onversion See Terminology |
| LOGIC OUTPUTS <br> DB0-DB9, $\overline{\text { BUSY }} / \overline{\mathrm{INT}}$ <br> $\mathrm{V}_{\text {OL }}$, Output Low Voltage <br> $\mathrm{V}_{\mathrm{OH}}$, Output High Voltage <br> Floating State Leakage Current <br> Floating State C apacitance ${ }^{3}$ <br> ADC Output Coding | $\begin{array}{\|l\|} \hline 0.4 \\ 4.0 \\ \pm 10 \\ 10 \\ \text { T wos C omplement } \end{array}$ | $V$ max $V$ min $\mu \mathrm{A}$ max pF max | $\begin{aligned} & I_{\text {SINK }}=1.6 \mathrm{~mA} \\ & I_{\text {SOURCE }}=200 \mu \mathrm{~A} \end{aligned}$ |
| LOGIC INPUTS <br> DB0-DB9, $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}, \overline{\mathrm{RD}}, \mathrm{CLK}$ IN <br> Input Low Voltage, $\mathrm{V}_{\text {InL }}$ <br> Input High Voltage, $\mathrm{V}_{\text {INH }}$ <br> Input Leakage Current Input C apacitance ${ }^{3}$ | $\begin{aligned} & 0.8 \\ & 2.4 \\ & 10 \\ & 10 \end{aligned}$ | $V$ max <br> $V$ min <br> $\mu \mathrm{A}$ max <br> pF max |  |
| CONVERSION TIMING <br> Acquisition Time <br> Single C onversion D ouble C onversion tclkin $\mathrm{t}_{\text {clkin }} \mathrm{High}$ t CLKIN Low | $\begin{aligned} & 4.5 \mathrm{t}_{\text {CLKIN }} \\ & 5.5 \mathrm{t}_{\text {CLKIN }}+70 \\ & 14 \mathrm{t}_{\text {CLKIN }} \\ & 28 \mathrm{t}_{\text {CLKIN }} \\ & 125 / 500 \\ & 50 \\ & 40 \end{aligned}$ | ns min <br> ns max <br> ns max <br> ns max <br> ns min/ns max <br> ns min <br> ns min | See Terminology <br> Period of Input Clock CLK IN M inimum High T ime for CLKIN M inimum Low Time for CLK IN |
| POWER REQUIREMENTS <br> $V_{C C}$ Range <br> $I_{c c}$, N ormal M ode <br> $I_{\text {Cc }}$, Power-D own M ode <br> Power-Up Time to O perational Specifications | $\begin{aligned} & +4.75 /+5.25 \\ & 15 \\ & 1.5 \\ & 500 \end{aligned}$ | $V \min / V \max$ mA max mA max $\mu \mathrm{s}$ max | For Specified Performance $\overline{\mathrm{CS}}=\overline{\mathrm{RD}}=+5 \mathrm{~V}, \mathrm{CR} 8=0$ <br> $C R 8=1$. All Linear Circuitry OFF <br> F rom Power-D own M ode |
| DYNAMIC PERFORMANCE <br> Signal to $N$ oise and Distortion $S /(N+D) \text { Ratio }$ <br> Total Harmonic Distortion (THD ) Intermodulation Distortion (IM D) <br> Channel-to-C hannel Isolation | $\begin{array}{r} -57 \\ -60 \\ -75 \\ -90 \end{array}$ | dB min dB min dB typ dB typ | See Terminology <br> $\mathrm{V}_{\text {IN }}=99.88 \mathrm{kHz}$ Full-Scale Sine W ave with $\mathrm{f}_{\text {SAMPLING }}=380.95 \mathrm{kHz}$ <br> $\mathrm{V}_{\text {IN }}=99.88 \mathrm{kH}$ z Full-Scale Sine $W$ ave with $\mathrm{f}_{\text {SAM PLING }}=380.95 \mathrm{kHz}$ <br> $\mathrm{fa}=103.2 \mathrm{kHz}$, fb $=96.5 \mathrm{kHz}$ with $\mathrm{f}_{\text {SAMPLING }}=380.95 \mathrm{kHz}$. Both Signals A re Sine Waves at H alf-Scale Amplitude <br> $\mathrm{V}_{\text {IN }}=100 \mathrm{kHz}$ Full-Scale Sine Wave with $\mathrm{f}_{\text {SAMPLING }}=380.95 \mathrm{kHz}$ |

## NOTES

${ }^{1} \mathrm{~T}$ emperature range as follows: $\mathrm{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2} 1 \mathrm{LSB}=\left(2 \times \mathrm{V}_{\text {SWING }}\right) / 1024=1.95 \mathrm{mV}$ for $\mathrm{V}_{\text {SWING }}=1.0 \mathrm{~V}$.
${ }^{3}$ G uaranteed by design, not production tested.
Specifications subject to change without notice.

TIMING SPECIFICATIONS ${ }^{1,2}\left(\mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%\right.$; AGND $=\mathrm{DGND}=0 \mathrm{~V}$; all specific ations $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ unless otherwise noted. $)$

| Parameter | Label | Limit at $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | Units | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: |
| INTERFACE TIMING |  |  |  |  |
| $\overline{\mathrm{CS}}$ F alling Edge to $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ F alling Edge | $\mathrm{t}_{1}$ | 0 | $n s$ min |  |
| $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ R ising Edge to $\overline{\mathrm{CS}}$ R ising Edge | $\mathrm{t}_{2}$ | 0 | $n \mathrm{n}$ min |  |
| WR Pulse Width | $\mathrm{t}_{3}$ | 53 | $n \mathrm{n}$ min |  |
| $\overline{\mathbf{C S}}$ or $\overline{\mathbf{R D}}$ Active to Valid Data ${ }^{3}$ | $\mathrm{t}_{4}$ | 60 | ns max | Timed from Whichever Occurs Last |
| Bus Relinquish Time after $\overline{\mathbf{R D}}^{4}$ | $\mathrm{t}_{5}$ | 10 | ns min |  |
|  |  | 45 | ns max |  |
| D ata V alid to $\overline{\mathrm{WR}}$ R ising Edge | $\mathrm{t}_{6}$ | 55 | $n s$ min |  |
| D ata Valid after WR Rising Edge | $\mathrm{t}_{7}$ | 10 | $n s$ min |  |
| $\overline{\text { WR }}$ R ising Edge to $\overline{\text { BUSY }}$ Falling Edge | $\mathrm{t}_{8}$ | $\begin{aligned} & 1.5 \mathrm{t}_{\text {CLKIN }} \\ & 2.5 \mathrm{t}_{\text {CLKIN }}+70 \end{aligned}$ | ns min ns max | $C R 9=0$ |
| $\overline{\text { WR }}$ Rising Edge to $\overline{\text { BUSY }}$ Rising Edge or INT F alling Edge | $\mathrm{t}_{9}$ | $19.5 \mathrm{t}_{\text {CLKIN }}+70$ | ns max | Single C onversion, CR6 $=0$ |
|  | $\mathrm{t}_{10}$ | $33.5 \mathrm{t}_{\text {CLKIN }}+70$ | ns max | D ouble Conversion, CR6 = 1 |
| $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ F alling Edge to $\overline{\mathrm{INT}}$ Rising Edge | $\mathrm{t}_{11}$ | 60 | ns max | CR9 = 1 |

## NOTES

${ }^{1}$ See Figures 1 to 3.
${ }^{2}$ T iming specifications in bold print are $100 \%$ production tested. All other times are guaranteed by design, not production tested. All input signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V .
${ }^{3} \mathrm{t}_{4}$ is measured with the load circuit of Figure 4 and defined as the time required for an output to cross 0.8 V or 2.4 V .
${ }^{4} \mathrm{t}_{5}$ is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 4 . The measured time is then extrapolated back to remove the effects of charging or discharging the 100 pF capacitor. This means that the time $\mathrm{t}_{5}$ quoted above is the true bus relinquish time of the device and, as such, is independent of the external bus loading capacitance.
Specifications subject to change without notice.



Figure 1. Read Cycle Timing


Figure 2. Write Cycle Timing


Figure 3. $\overline{B U S Y} \overline{I N T}$ Timing


Figure 4. Load Circuit for Bus Timing Characteristics

## AD7776/AD7717/AD7778

## ABSOLUTE MAXIMUM RATINGS*

| ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted) |  |
| :---: | :---: |
| $V_{C c}$ to AGND or DGND | $\mathrm{V},+7 \mathrm{~V}$ |
| AGND, RTN to DGND | -0.3 V, V $\mathrm{Vcc}+0.3 \mathrm{~V}$ |
| $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}$, CLKIN, DB0-D B9, |  |
| $\overline{\text { BUSY/INT }}$ to D GND | -0.3 V, V $\mathrm{Vcc}+0.3 \mathrm{~V}$ |
| A nalog Input Voltage to AGND | -0.3 V, $\mathrm{V}_{C c}+0.3 \mathrm{~V}$ |
| REFOUT to AGND | -0.3 V, V $\mathrm{CC}+0.3 \mathrm{~V}$ |
| REFIN to AGND | -0.3V, $\mathrm{V}_{C C}+0.3 \mathrm{~V}$ |
| O perating T emperature R ange |  |
| All Versions | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage T emperature R ange | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction T emperature | $+150^{\circ} \mathrm{C}$ |
| DIP Package, Power Dissipation | 875 mW |
| $\theta_{\text {JA }} T$ hermal Impedance | $75^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead T emperature, Soldering (10 sec) | $+260^{\circ} \mathrm{C}$ |


| SOIC Packages, Power Dissipation | 875 mW |
| :---: | :---: |
| $\theta_{\mathrm{JA}}$ T hermal Impedance | $75^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead T emperature, Soldering |  |
| Vapor Phase (60 sec) | $+215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $+220^{\circ} \mathrm{C}$ |
| PQFP Package, Power Dissipation | 500 mW |
| $\theta_{\text {JA }}$ T hermal Impedance | $95^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature, Soldering |  |
| Vapor Phase (60 sec) | $+215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $+220^{\circ} \mathrm{C}$ |

*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7776/AD 7777/AD 7778 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## PIN CONFIGURATIONS



44-Pin PQFP


ORDERING GUIDE

| Model | Temperature <br> Range | No. of <br> Channels | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD 7776AR ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1 | $\mathrm{R}-24$ |
| AD 7777AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 4 | $\mathrm{~N}-28$ |
| AD 7777AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 4 | $\mathrm{R}-28$ |
| AD 7778AS ${ }^{2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 | $\mathrm{~S}-44$ |

NOTES
${ }^{1} \mathrm{R}=\mathrm{SOIC}, \mathrm{N}=$ Plastic DIP, S = PQFP.
${ }^{2}$ A nalog $D$ evices reserves the right to ship devices branded with aJ in place of the A, e.g., AD 7776JR instead of AD 7776AR. Temperature range remains

## PIN FUNCTION DESCRIPTION

| Mnemonic | Description |
| :---: | :---: |
| $V_{\text {CC }}$ | +5 V Power Supply. |
| AGND | Analog Ground. |
| DGND | D igital Ground. Ground reference for digital circuitry. |
| DB0-DB9 | Input/O utput D ata Bus. T his is a bidirectional data port from which ADC output data may be read and to which control register data may be written. |
| $\overline{\mathrm{BUSY}} / \overline{\mathrm{INT}}$ | Busy/I nterrupt Output. Active low logic output indicating A/D converter status. This logic output has two modes of operation depending on whether location CR 9 of the control register has been set low or high: <br> If CR9 is set low, then the $\overline{\mathrm{BUSY}} / \overline{\mathrm{INT}}$ output will behave as a $\overline{\mathrm{BUSY}}$ signal. T he $\overline{\mathrm{BUSY}}$ signal will go low and stay low for the duration of a single conversion, or if simultaneous sampling has been selected, $\bar{B} U S Y$ will stay low for the duration of both conversions. <br> If CR9 is set high, then the $\overline{\text { BUSY/INT }}$ output behaves as an INTERRUPT signal. The $\overline{\mathrm{INT}}$ signal will go low and remain low after either a single conversion is completed or after a double conversion is completed if simultaneous sampling has been selected. With CR9 high, the falling edge of $\overline{\mathrm{WR}}$ or $\overline{\mathrm{RD}}$ resets the $\overline{\mathrm{INT}}$ line high. |
| $\overline{\mathrm{CS}}$ | Chip Select Input. The device is selected when this input is low. |
| $\overline{\mathrm{WR}}$ | Write Input (Active Low). It is used in conjunction with $\overline{\mathrm{CS}}$ to write data to the control register. D ata is latched to the registers on the rising edge of $\overline{\mathrm{WR}}$. Following the rising edge of $\overline{\mathrm{WR}}$, the analog input is acquired and a conversion is started. |
| $\overline{\mathrm{RD}}$ | Read Input (Active Low). It is used in conjunction with $\overline{\mathrm{CS}}$ to enable the data outputs from the ADC registers. |
| $\mathrm{A}_{\text {IN }} 1-8$ | A nalog Inputs 1-8. The analog input range is $\mathrm{V}_{\text {BIAS }} \pm \mathrm{V}_{\text {SWING }}$ where $\mathrm{V}_{\text {BIAS }}$ and $\mathrm{V}_{\text {SWING }}$ are defined by the reference voltage applied to REFIN. Input resistance between any of the analog input pins and AGND is $10 \mathrm{k} \Omega$ or greater. |
| REFIN | Voltage Reference Input. The AD 7776/AD 7777/AD 7778 are specified over a voltage reference range of 1.9 V to 2.1 V with a nominal value of 2.0 V . This REFIN voltage provides the $\mathrm{V}_{\text {BIAS }}$ and $\mathrm{V}_{\text {SWING }}$ levels for the input channel(s). $\mathrm{V}_{\text {BIAS }}$ is equal to REFIN and $\mathrm{V}_{\text {SWING }}$ is nominally equal to REFIN/2. Input resistance between this REFIN pin and AGND is $10 \mathrm{k} \Omega$ or greater. |
| REFOUT | Voltage Reference $O$ utput. The internal voltage reference, which is nominally 2.0 V and can be used to provide the bias voltage ( $\mathrm{V}_{\text {BIAS }}$ ) for the input channel $(\mathrm{s})$, is provided at this pin. |
| $\mathrm{C}_{\text {REFIN }}$ | Reference Decoupling Capacitor. A 10 nF capacitor must be connected from this pin to AGND to ensure correct operation of the high speed ADC. |
| RTN | Signal Return Path for the input channel(s). Normally RTN is connected to AGND at the package. |

## CIRCUIT DESCRIPTION

## ADC Transfer Function

For all versions, an input signal of the form $\mathrm{V}_{\text {BIAS }} \pm \mathrm{V}_{\text {SWING }}$ is expected. This $\mathrm{V}_{\text {BIAS }}$ signal level operates as a pseudo ground to which all input signals must be referred. $T$ he $\mathrm{V}_{\text {BIAS }}$ level is determined by the voltage applied to the REFIN pin. This can be driven by an external voltage source or, alternatively, the onboard 2 V reference, available at REFOUT, can be used. The magnitude of the input signal swing is equal to $\mathrm{V}_{\text {BIAS }} / 2$ (or REFIN/2) and is set internally. With a REFIN of 2 V , the analog input signal level varies from 1 V up to 3 V i.e., $2 \pm 1 \mathrm{~V}$. Figure 5 shows the transfer function of the ADC and its relationship to $\mathrm{V}_{\text {BIAS }}$ and $\mathrm{V}_{\text {SwING }}$. $T$ he half-scale twos complement code of the ADC , 000 Hex (00 00000000 Binary), occurs at an input voltage equal to $\mathrm{V}_{\text {BIAs }}$. The input full-scale range of the ADC is equal to $2 \mathrm{~V}_{\text {SWING }}$, so that the Plus Full -Scale transition (1FE to 1FF ) occurs at a voltage equal to $\mathrm{V}_{\text {BIAS }}+\mathrm{V}_{\text {SWING }}-1.5 \mathrm{LSBS}$ and the minus full-scale code transition (200 to 201) occurs at a voltage $\mathrm{V}_{\text {BIAS }}-\mathrm{V}_{\text {SWING }}+0.5 \mathrm{LSBS}$.


Figure 5. ADC Transfer Function

## AD7776/AD7717/AD7778

## CONTROL REGISTER

The control register is 10 -bits wide and can only be written to. On power-on, all locations in the control register are automatically loaded with 0s. F or the single channel AD 7776, locations CR0 to CR6 of the control register are "don't cares." For the quad channel AD 7777, locations CR2 and CR5 are "don't cares." Individual bit functions are described below.
CRO-CR2: C hannel Address Locations. Determines which channel will be selected and converted for single channel operation. F or simultaneous sampling operation CR0-CR2 holds the address of one of the two channels to be sampled.

## AD 7776 <br> CR2 CR1 CRO Function <br> $X_{*}^{*} \quad X \quad X \quad$ Select $A_{I N} 1$

## AD 777

| CR2 | CR1 | CRO | Function |
| :--- | :--- | :--- | :--- |
| X* $^{*}$ | 0 | 0 | Select $A_{\text {IN }} 1$ |
| $X$ | 0 | 1 | Select $A_{\text {IN }} 2$ |
| $X$ | 1 | 0 | Select $A_{\text {IN }} 3$ |
| $X$ | 1 | 1 | Select $A_{\text {IN }} 4$ |
| ${ }^{*} X=$ Don't Care |  |  |  |

## AD 7778

CR2 CR1 CRO Function

| 0 | 0 | 0 | Select $A_{\text {IN }} 1$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | Select $A_{\text {IN }} 2$ |
| 0 | 1 | 0 | Select $A_{\text {IN }} 3$ |
| 0 | 1 | 1 | Select $A_{\text {IN }} 4$ |
| 1 | 0 | 0 | Select $A_{\text {IN }} 5$ |
| 1 | 0 | 1 | Select $A_{\text {IN }} 6$ |
| 1 | 1 | 0 | Select $A_{\text {IN }} 7$ |
| 1 | 1 | 1 | Select $A_{\text {IN }} 8$ |

CR3-CR5: C hannel Address L ocations. Only applicable for simultaneous sampling with the AD 7777 or AD 7778 when CR3-C R5 holds the address of the second channel to be sampled.

## AD 7177

| CR5 | CR4 | CR3 | Function |
| :--- | :--- | :--- | :--- |
| X* $^{*}$ | 0 | 0 | Select $A_{\text {IN }} 1$ |
| $X$ | 0 | 1 | Select $A_{I N} 2$ |
| $X$ | 1 | 0 | Select $A_{I N} 3$ |
| $X$ | 1 | 1 | Select $A_{\text {IN }} 4$ |
| *X $=$ Don't Care |  |  |  |

## AD 7778

| CR5 | CR4 | CR3 | Function |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | Select $A_{\text {IN }} 1$ |
| 0 | 0 | 1 | Select $A_{\text {IN }} 2$ |
| 0 | 1 | 0 | Select $A_{\text {IN }} 3$ |
| 0 | 1 | 1 | Select $A_{\text {IN }} 4$ |
| 1 | 0 | 0 | Select $A_{\text {II }} 5$ |
| 1 | 0 | 1 | Select $A_{I N} 6$ |
| 1 | 1 | 0 | Select $A_{\text {IN }} 7$ |
| 1 | 1 | 1 | Select $A_{\text {IN }} 8$ |

CR6: D etermines whether operation is on a single channel or simultaneous sampling on two channels. Location CR 6 is a "don't care" for the AD 7776.

## CR6 Function

0 Single channel operation. Channel select address is contained in locations CR0-CR2.
1 Two channels simultaneously sampled and sequentially converted. C hannel select addresses contained in locations CRO-CR2 and CR3-CR5.
CR7: D etermines whether the device is in the normal operating mode or in the half-scale test mode.

## CR7 Function

$\begin{array}{ll}0 & \text { N ormal O perating M ode } \\ 1 & \text { H alf-Scale T est M ode }\end{array}$
In the half-scale test mode REFIN is internally connected as an analog input(s). In this mode locations CR 0-C R2 and CR3CR5 are all "don't cares" since it is REFIN which will be converted. For the AD 7777 and AD 7778, the contents of location CR6 still determine whether a single or a double conversion is carried out on the REFIN level.
CR8: D etermines whether the device is in the normal operating mode or in the powerdown mode.

## CR8 Function

$0 \quad$ Normal Operating M ode
1 Powerdown M ode
In the powerdown mode all linear circuitry is turned off and the REFOUT output is weakly ( $5 \mathrm{k} \Omega$ ) pulled to AGND. The input impedance of the analog inputs and of the REFIN input remains the same in either normal mode or powerdown mode. See under Circuit Description-Powerdown M ode.
CR9: D etermines whether $\overline{\text { BUSY }} / \overline{\mathrm{INT}}$ output flag goes low and remains low during conversion(s) or else goes low and remains low after the conversion(s) is (are) complete.

## CR9 $\overline{\text { BUSY }} / \overline{\text { INT }}$ Functionality

0 Output goes low and remains low during conversion(s).
1 Output goes low and remains low after conversion(s) is (are) complete.

## ADC Conversion Start Timing

Figure 6 shows the operating waveforms for the start of a conversion cycle. On the rising edge of $\overline{\mathrm{WR}}$, the conversion cycle starts with the acquisition and tracking of the selected ADC channel, $A_{\text {IN }} 1-8$. The analog input voltage is held 40 ns (typically) after the first rising edge of CLK IN following four complete CLKIN cycles. If $t_{D}$ in Figure 6 is greater than 12 ns , the falling edge of CLKIN as shown will be seen as the first falling clock edge. If $t_{D}$ is less than 12 ns , the first falling clock edge to be recognized will not occur until one cycle later.
F ollowing the "hold" on the analog input(s), two complete CLKIN cycles are allowed for settling purposes before the M SB decision is made. The actual decision point occurs approximately 40 ns after the rising edge of CLKIN as shown in Figure 6. A further two CLKIN cycles are allowed for the second M SB decision. The succeeding bit decisions are made approximately 40 ns after each rising edge of CLKIN until the conversion is complete. At the end of conversion, if a single conversion

## AD7776/AD7717/AD7778

state (as programmed by CR9), and the SAR contents are transferred to the first register ADCREG1. The SAR is then reset in readiness for a new conversion. If simultaneous sampling has been requested ( $C R 6=1$ ), no change occurs in the status of the $\overline{\text { BUSY }} / \overline{\mathrm{INT}}$ output and the ADC automatically starts the second conversion. At the end of this conversion the $\overline{\mathrm{BUSY}} / \overline{\mathrm{INT}}$ line changes state (as programmed by CR9) and the SAR contents are transferred to the second register, ADCREG2.


Figure 6. ADC Conversion Start Timing

## Track-and-Hold

The track-and-hold (T/H) amplifiers on the analog input(s) of the AD 7776/AD 7777/AD 7778 allow the ADC to accurately convert an input sine wave of 2 V peak-peak amplitude up to a frequency of 189 kHz , the N yquist frequency of the ADC when operated at its maximum throughput rate of 378 kHz . T his maximum rate of conversion includes conversion time and time between conversions. Because the input bandwidth of the track-and-hold is much greater than 189 kHz , the input signal should be band limited to avoid folding unwanted signals into the band of interest.

## Powerdown

The AD 7776/AD 7777/AD 7778 can be placed in a powerdown mode simply by writing a logic high to location CR8 of the control register. The following changes are effected immediately on writing a " 1 " to location CR8:

- Any conversion in progress is terminated.
- If a conversion is in progress, the leading edge of $\overline{\mathrm{WR}}$ immediately drives the $\overline{B U S Y} / \overline{\mathrm{INT}}$ output high.
- All the linear circuitry is turned off.
- T he REFOUT output stops being driven and is weakly ( $5 \mathrm{k} \Omega$ ) pulled to analog ground.

Control inputs $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}$ and $\overline{\mathrm{RD}}$ retain their purpose while the AD 7776/ AD 7777/AD 7778 is in powerdown. If no conversions are in progress when the AD 7776/AD 7777/AD 7778 is placed into the powerdown modes, the contents of the ADC registers, ADCREG1 and ADCREG2, are retained during powerdown and can be read as normal. On returning to normal operating mode a new conversion (or conversions, dependent on CR6) is automatically started. On completion, the invalid conversion results are loaded into the ADC registers losing the previous valid results.
In order to achieve the lowest possible power consumption in the powerdown mode special attention must be paid to the state of the digital and analog inputs and outputs:

- Because each analog input channel sees a resistive divider to AGND, the input resistance of which does not change between normal and powerdown modes, driving the analog input signals to 0 V or as close as possible to 0 V will minimize the power dissipated in the input signal conditioning circuitry.
- Similarly, the REFIN input sees a resistive divider to AGND, the input resistance of which does not change between normal and powerdown modes. If an external reference is being used, then driving this reference input to 0 V or as close as possible to 0 V will minimize the power dissipated in the input signal conditioning circuitry.
- Since the REFOUT pin is pulled to AGND via, typically, a $5 \mathrm{k} \Omega$ resistor, any voltage above 0 V that this output may be pulled to by external circuitry will dissipate unnecessary power.
- Digital inputs $\overline{\mathrm{CS}}, \overline{\mathrm{WR}} \& \overline{\mathrm{RD}}$ should all be held at $\mathrm{V}_{C C}$ or as close as possible. CLK IN should be held as close as possible to either 0 V or $\mathrm{V}_{\mathrm{cc}}$.
- Since the $\overline{\mathrm{BUSY}} / \overline{\mathrm{INT}}$ output is actively driven to a logic high, any loading on this pin to 0 V will dissipate power.
The AD 7776/AD 7777/AD 7778 comes out of the powerdown mode when a Logic " 0 " is written to location CR8 of the control register. N ote that the contents of the other locations in the control register are retained when the device is placed in powerdown and are valid when power is restored. H owever, coming out of powerdown provides an opportunity to reload the complete contents of the control register without any extra instructions.


## AD7776/AD7717/AD7778

## Microprocessor Interfacing Circuits

The AD 7776/AD 7777/AD 7778 family of AD C s is intended to interface to D SP machines such as the AD SP-2101, ADSP-2105, the T M S320 family and microcontrollers such as the 80C 196 family.
Figure 7 shows the AD 7776/AD 7777/AD 7778 interfaced to the TM S320C 10 @ 20.5 M Hz and the TM S320C 14 @ 25 M Hz . Figure 8 shows the interface with the TM S320C 25 @ 40 M Hz . N ote that one wait state is required with this interface. The AD SP-2101-50 and the ADSP-2105-40 interface is shown in Figure 9. One wait state is required with either of these machines.


Figure 7. AD7776/AD7777/AD7778 to TMS320C10 and TMS320C14 Interface


Figure 8. AD7776/AD7777/AD7778 to TMS320C25 Interface

Figure 10 shows the interface with the 80C 196K B @ 12 M Hz and the 80 C 196 K C @ 16 M Hz . One wait state is required with the 16 M Hz machine. The 80 C 196 is configured to operate with a 16-bit multiplexed address/data bus.
T able I gives a truth table for the AD 7776/AD 7777/AD 7778 and summarizes their microprocessor interfacing features. N ote that a read instruction to any of the devices while a conversation is in progress will immediately stop that conversion and return unreliable data over the data bus.


Figure 9. AD7776/AD7777/AD7778 to ADSP-2101 and ADSP-2105 Interface


* ADDITIONAL PINS OMITTED FOR CLARITY

Figure 10. AD7776/AD7777/AD7778 to 80C196 Interface

Table I. AD7776/AD7777/AD7778 Truth Table for Microprocessor Interfacing

| $\overline{\mathbf{C S}}$ | $\overline{\mathbf{R D}}$ | $\overline{\text { WR }}$ | DB0-DB9 | Function/Comments |
| :---: | :---: | :---: | :---: | :---: |
| 1 | X* | X* | High Z | D ata Port High Impedance |
| 0 | 1 | 区 | CR D ata | L oad control register (CR) data to control register and start a conversion. |
| 0 | 区 | 1 | ADC Data | ADC data placed on data bus. D epending upon location CR6 of the control register, one or two Read instructions will be required. <br> If CR 6 is low, i.e., single channel conversion selected, a read instruction returns the contents of ADCREG 1. Succeeding read instructions continue to return the contents of ADCREG 1. <br> If CR 6 is high, i.e., simultaneous sampling (double conversion) selected, the first read instruction returns the contents of ADCREG 1 while the second read instruction returns the contents of ADCREG2. A third read instruction returns ADCREG 1 again, the fourth ADCREG2, etc. |

## DESIGN INFORMATION <br> Layout Hints

Ensure that the layout for the printed circuit board has the digital and analog grounds separated as much as possible. Take care not to run any digital track alongside an analog signal track. Guard (screen) the analog input(s) with RT N .
Establish a single point analog ground separate from the logic system ground and as close as possible to the AD 7776/AD 7777/ AD 7778. B oth the RTN and AGND pins on the AD 7776/ AD 7777/AD 7778 and all other signal grounds should be connected to this single point analog ground. In turn, this star ground should be connected to the digital ground at one point only-preferably at the low impedance power supply itself.
Low impedance analog and digital power supply common returns are important for correct operation of the devices, so make the foil width for these tracks as wide as possible.
In order to ensure a low impedance +5 V power supply at the actual $\mathrm{V}_{\mathrm{Cc}}$ pin, it will be necessary to employ bypass capacitors from the pin itself to DGND. A $4.7 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor is sufficient.

## ADC Corruption

Executing a read instruction to the AD 7776/AD 7777/AD 7778 while a conversion is in progress will immediately halt the conversion and return invalid data over the data bus. T he $\overline{\mathrm{BUSY}} /$ INT output pin should be monitored closely and all read instructions to the AD 7776/A D 7777/AD 7778 prevented while this output shows that a conversion is in progress.
Executing a write instruction to the AD 7776/AD 7777/AD 7778 while a conversion is in progress immediately halts the conversion, the falling edge of $\overline{\mathrm{WR}}$ driving the $\overline{\mathrm{BUSY}} / \overline{\mathrm{INT}}$ output high. The analog input(s) is sampled as normal and a new conversion sequence (dependent upon CR6) is started.

## ADC Conversion Time

Although each conversion takes only 14 CLK IN cycles, it can take between 4.5 to 5.5 CLKIN cycles to acquire the analog input(s) after the $\overline{\mathrm{WR}}$ input goes high and before any conversions start.

## TERMINOLOGY

## Relative Accuracy

For the AD 7776, AD 7777 and AD 7778, relative accuracy or endpoint nonlinearity is the maximum deviation, in LSBs, of the ADC's actual code transition points from a straight line drawn between the endpoints of the ADC transfer function.

## Differential Nonlinearity

D ifferential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified maximum differential nonlinearity of $\pm 1$ LSB ensures no missed codes.

## Bias Offset Error

For an ideal 10-bit ADC, the output code for an input voltage equal to $\mathrm{V}_{\text {BIAS }}$ should be midscale. The bias offset error is the difference between the actual midpoint voltage for midscale code and $\mathrm{V}_{\text {BIAS }}$, expressed in LSBs.

## Bias Offset Error Match

This is a measure of how closely the bias offset errors of all channels track each other. The bias offset error match of any channel must be no further away than 10 LSBs from the bias offset error of any other channel, regardless of whether the channels are independently sampled or simultaneously sampled.

## Plus and Minus Full-Scale Error

The input channels of the ADC can be considered to have bipolar (positive and negative) input ranges, but which are referred to $\mathrm{V}_{\text {BIAS }}$ (or REFIN) instead of AGND. Positive full-scale error for the ADC is the difference between the actual input voltage required to produce the plus full-scale code transition and the ideal input voltage ( $\mathrm{V}_{\text {BIAS }}+\mathrm{V}_{\text {SWING }}-1.5 \mathrm{LSB}$ ), expressed in LSBs. M inus full-scale error is similarly specified for the minus full-scale code transition, relative to the ideal input voltage for this transition ( $\mathrm{V}_{\text {BIAS }}-\mathrm{V}_{\text {SWING }}+0.5 \mathrm{LSB}$ ). N ote that the full-scale errors for the ADC input channels are measured after their respective bias offset errors have been adjusted out.

## Plus and Minus Full-Scale Error Match

This is a measure of how closely the full-scale errors of all channels track each other. The full-scale error match of any channel must be no further away than 10 LSBs from the respective fullscale error of any other channel, regardless of whether the channels are independently sampled or simultaneously sampled.

## AD7776/AD7777/AD7778

## Short Circuit C urrent

This is defined as the maximum current which will flow either into or out of the REFOUT pin if this pin is shorted to any potential between 0 V and $\mathrm{V}_{\mathrm{Cc}}$. This condition can be allowed for up to 10 seconds provided that the power dissipation of the package is not exceeded.

## Signal-to-Noise and Distortion Ratio, S/(N+D )

Signal-to-noise and distortion ratio, $S /(N+D)$, is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the N yquist frequency, including harmonics but excluding dc. The value for $S /(N+D)$ is given in decibels.

## Total Harmonic Distortion, THD

T otal harmonic distortion is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels. F or the AD 7776/AD 7777/ AD 7778, total harmonic distortion (THD) is defined as:

$$
20 \log =\frac{\left(V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}+V_{6}^{2}\right)^{1 / 2}}{V_{1}}
$$

where $\mathrm{V}_{1}$ is the rms amplitude of the fundamental and $\mathrm{V}_{2}$, $V_{3}, V_{4}, V_{5}$ and $V_{6}$ are the rms amplitudes of the individual harmonics.

## Intermodulation Distortion, IMD

With inputs consisting of sine waves at two frequencies, fa and fb , any active device with nonlinearities will create distortion products, of order ( $m+n$ ), at sum and difference frequencies of $\mathrm{mfa}+\mathrm{nfb}$, where $\mathrm{m}, \mathrm{n}=0,1,2,3$. Intermodulation terms are those for which $m$ or $n$ is not equal to zero. F or example, the second order terms include ( $\mathrm{fa}+\mathrm{fb}$ ) and ( $\mathrm{fa}-\mathrm{fb}$ ) and the third order terms include ( $2 \mathrm{fa}+\mathrm{fb}$ ), ( $2 \mathrm{fa}-\mathrm{fb}$ ), ( $\mathrm{fa}+2 \mathrm{fb}$ ) and ( $\mathrm{fa}-$ 2 fb ).

## Channel-to-Channel Isolation

C hannel-to-channel isolation is a measure of the level of crosstalk between channels. It is measured by applying a full-scale 100 kHz sine wave signal to any one of the input channels and monitoring the remaining channels. The figure given is the worst case across all channels.

## DIGITAL SIGNAL PROCESSING APPLICATIONS

In digital signal processing (D SP) application areas like voice recognition, echo cancellation and adaptive filtering, the dynamic characteristics $S /(N+D)$, THD \& IM D of the ADC are critical. The AD 7776/AD 7777/AD 7778 are specified dynamically as well as with standard dc specifications. Because the track/hold amplifier has a wide bandwidth, an antialiasing filter should be placed on the analog inputs to avoid aliasing of high frequency noise back into the bands of interest.
The dynamic performance of the ADC is evaluated by applying a sine wave signal of very low distortion to a single analog input which is sampled at a 380.95 kHz sampling rate. A fast F ourier transform (FFT) plot or histogram plot is then generated from which the signal to noise and distortion, harmonic distortion and dynamic differential nonlinearity data can be obtained. Similarly, for intermodulation distortion, an input signal consisting of two pure sine waves at different frequencies is applied to the AD 7776/AD 7777/AD 7778.

Figure 11 shows a 2048 point FFT plot for a single channel of the AD 7778 with an input signal of 99.88 kHz . The SNR is 58.71 dB . It can be seen that most of the harmonics are buried in the noise floor. It should be noted that the harmonics are taken into account when calculating the $\mathrm{S} /(\mathrm{N}+\mathrm{D})$.


Figure 11. ADC FFT Plot
The relationship between $S /(N+D)$ and resolution ( $n$ ) is expressed by the following equation:

$$
\mathrm{S} /(\mathrm{N}+\mathrm{D})=(6.02 \mathrm{n}+1.76) \mathrm{dB}
$$

This is for an ideal part with no differential or integral linearity errors. These errors will cause a degradation in $S /(N+D)$. By working backwards from the above equation, it is possible to get a measure of ADC performance expressed in effective number of bits ( n ).

$$
\mathrm{n} \text { (effective })=\frac{\mathrm{S} /(\mathrm{N}+\mathrm{D})(\mathrm{dB})-1.76}{6.02}
$$

The effective number of bits plotted vs. frequency for a single channel of the AD 7778 is shown in Figure 12. The effective number of bits is typically 9.5.


Figure 12. Effective Number of Bits vs. Frequency

## AD7776/AD7777/AD7778

## Changing the Analog Input Voltage Range

By biasing the RTN pin above AGND it is possible to change the analog input voltage range from its $\mathrm{V}_{\text {BIAS }} \pm \mathrm{V}_{\text {SWING }}$ format to a more traditional 0 V to $\mathrm{V}_{\text {REF }}$ range. The new input range can be described as

$$
\mathrm{V}_{\text {OFFSET }} \text { to }\left(\mathrm{V}_{\text {OFFSET }}+\text { REFIN }\right)
$$

where $0 \mathrm{~V} \leq \mathrm{V}_{\text {OFFSET }} \leq 1 \mathrm{~V}$. T o produce this range the RTN pin must be biased to (REFIN - $2 \mathrm{~V}_{\text {OFFSET }}$ ). For instance if

RTN is tied to REFOUT then the analog input range becomes 0 V to 2 V . The fixed 2 V analog input voltage span of the ADC can range from 1 V to $3 \mathrm{~V}(\mathrm{RTN}=0 \mathrm{~V}$ ) to 0 V to $2 \mathrm{~V}(\mathrm{RTN}=$ 2 V ), i.e., with proper biasing, an input signal range from 0.3 V to 2.3 V can be covered. Both the relative accuracy and differential nonlinearity performance remains essentially unchanged in this mode while the SNR and THD performance are typically 2 dB to 3 dB worse than standard.

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).

## R-24

24-Lead Wide-Body SOIC


## R-28

28-Lead Wide-Body SOIC


## OUTLINE DIMENSIONS

Dimensions shown in inches and（mm）．

## $\mathrm{N}-28$

28－Lead Plastic DIP




[^0]:    ＊Protected by U．S．Patent No．4，990，916．

