# Dual 16－Bit DIGITAL－TO－ANALOG CONVERTER 

## FEATURES

－COMPLETE DUAL $V_{\text {out }}$ DAC
－DOUBLE－BUFFERED INPUT REGISTER
－HIGH－SPEED DATA INPUT： Serial or Parallel
－HIGH ACCURACY：$\pm 0.003 \%$ Linearity Error
－14－BIT MONOTONICITY OVER TEMPERATURE
－PLASTIC PACKAGE
－CLEAR INPUT TO SET ZERO OUTPUT

## DESCRIPTION

The DAC725 is a dual 16 －bit DAC，complete with internal reference and output op amps．The DAC725 is designed to interface to an 8 －bit microprocessor bus， but can also be interfaced to wider buses．The hybrid construction minimizes the digital feedthrough typi－ cally associated with products that combine the digital bus interface circuitry with high－accuracy analog cir－ cuitry．

The 16 －bit data word is loaded into either of the DACs in two 8 －bit bytes per 16 －bit word．The versatility of the control lines allows the data word to be directed to either DAC，in any order．The voltage－out DACs are dedicated to a bipolar output voltage of $\pm 10 \mathrm{~V}$ ．The output is immediately set to 0 V when the Clear com－ mand is given．This feature，combined with the bus interfacing and complete DAC circuitry，makes the DAC725 ideal for automatic test equipment，power control，servo systems，and robotics applications．


## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V}$, and after a 10-minute warm-up unless otherwise noted.

| PARAMETER | DAC725JP |  |  | DAC725KP |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT |  |  |  |  |  |  |  |
| DIGITAL INPUT <br> Resolution Bipolar Input Code Logic Levels ${ }^{(1)}$ : $\mathrm{V}_{\mathrm{IH}}$ $V_{\text {IL }}$ $\mathrm{I}_{\mathrm{IH}}\left(\mathrm{V}_{\mathrm{I}}=+2.7 \mathrm{~V}\right)$ <br> $\mathrm{I}_{\mathrm{IL}}\left(\mathrm{V}_{\mathrm{I}}=+0.4 \mathrm{~V}\right)$ |  | Twos Comp | $\begin{gathered} 16 \\ \text { ent } \\ +5.5 \\ +0.8 \\ 1 \\ 1 \end{gathered}$ | * | * |  | Bits <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |
| ACCURACY <br> Linearity Error Differential Linearity Error ${ }^{(3)}$ <br> At Bipolar Zero: KP ${ }^{(3,4)}$ <br> Gain Error ${ }^{(5)}$ <br> Bipolar Zero Error ${ }^{(5)}$ <br> Montonicity Over Specified Temp. Range <br> Power Supply Sensitivity: $+\mathrm{V}_{\mathrm{CC}},-\mathrm{V}_{\mathrm{CC}}$ <br> $V_{D D}$ | 13 | $\begin{gathered} \pm 0.003 \\ \pm 0.0045 \\ \\ \pm 0.07 \\ \pm 0.05 \\ \\ \pm 0.0015 \\ \pm 0.0001 \end{gathered}$ | $\begin{gathered} \pm 0.006 \\ \pm 0.012 \\ \\ \pm 0.2 \\ \pm 0.1 \\ \\ \pm 0.006 \\ \pm 0.001 \end{gathered}$ | 14 | $\begin{gathered} \pm 0.0015 \\ 0.003 \\ \pm 0.003 \end{gathered}$ | $\begin{gathered} \pm 0.003 \\ \pm 0.006 \\ \pm 0.006 \\ \pm 0.15 \end{gathered}$ | $\%$ of $\mathrm{FSR}^{(2)}$ <br> \% of FSR <br> $\%$ of FSR <br> \% <br> \% of FSR <br> Bits <br> $\%$ of $\mathrm{FSR} / \% \mathrm{~V}_{\mathrm{CC}}$ <br> $\%$ of $F S R / \% V_{D D}$ |
| DRIFT (Over Specified Temperature Range) <br> Gain Drift <br> Bipolar Zero Drift <br> Differential Linearity Over Temperature ${ }^{(3)}$ <br> Linearity Error Over Temperature ${ }^{(3)}$ |  | $\begin{gathered} \pm 10 \\ \pm 5 \\ \pm 0.0045 \end{gathered}$ | $\begin{aligned} & \pm 0.012 \\ & \pm 0.012 \end{aligned}$ |  | $\pm 0.003$ | $\begin{gathered} \pm 25 \\ \pm 12 \\ \pm 0.006 \\ \pm 0.006 \end{gathered}$ | ```ppm/ }\mp@subsup{}{}{\circ}\textrm{C ppm of FSR/}\mp@subsup{}{}{\circ}\textrm{C % of FSR % of FSR``` |
| SETTLING TIME (to $\pm 0.003 \%$ of FSR) ${ }^{(6)}$ <br> 20V Step (2k $\Omega$ load) <br> 1LSB Step at Worst-Case Code ${ }^{(7)}$ <br> Slew Rate |  | $\begin{gathered} 4 \\ 2.5 \\ 10 \end{gathered}$ |  |  | * | $\begin{aligned} & 8 \\ & 4 \end{aligned}$ | $\begin{gathered} \mu \mathrm{s} \\ \mu \mathrm{~s} \\ \mathrm{~V} / \mu \mathrm{s} \end{gathered}$ |
| OUTPUT |  |  |  |  |  |  |  |
| Output Voltage Range ${ }^{(8)}$ <br> Output Current <br> Output Impedance <br> Short Circuit to Common Duration | $\begin{gathered} \pm 10 \\ \pm 5 \end{gathered}$ | 0.15 Indefinite |  | * | * |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |
|  | $\begin{gathered} \hline+11.4 \\ -11.4 \\ +4.5 \end{gathered}$ | $\begin{gathered} +15 \\ -15 \\ +5 \\ +29 \\ -35 \\ +6 \\ 920 \end{gathered}$ | $\begin{gathered} +16.5 \\ -16.5 \\ +5.5 \\ +35 \\ -40 \\ +10 \\ 1175 \end{gathered}$ | * | * | * | V <br> V <br> V <br> mA <br> mA <br> mA <br> mW |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |
| Specification Storage | $\begin{gathered} 0 \\ -60 \end{gathered}$ |  | $\begin{gathered} +70 \\ +150 \end{gathered}$ | * |  | * | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

*Specification same as model to the left.
NOTES: (1) Digital inputs are TTL, LSTTL, $54 / 74 \mathrm{HC}$ and $54 / 74 \mathrm{HTC}$ compatible over the specification temperature range. (2) FSR means Full-Scale Range. For example, for $\pm 10 \mathrm{~V}$ output, $\mathrm{FSR}=20 \mathrm{~V}$. (3) $\pm 0.0015 \%$ of FSR is equal to 1 LSB in 16 -bit resolution. $\pm 0.003 \%$ of FSR is equal to 1 LSB in 15 -bit resolution. $\pm 0.006 \%$ of FSR is equal to 1 LSB in 14 -bit resolution. (4) Error at input code $0000_{H}$ (BTC). (5) Adjustable to zero with external trim potentiometer. Adjusting the gain potentiometer rotates the transfer function around the bipolar zero point. (6) Maximum represents the $3 \sigma$ limit. Not tested for this parameter. (7) The bipolar worstcase code change is $\mathrm{FFFF}_{H}$ to $0000_{\mathrm{H}}$ (BTC). (8) Minimum supply voltage for $\pm 10 \mathrm{~V}$ output swing is approximately $\pm 13 \mathrm{~V}$. Output swing for $\pm 12 \mathrm{~V}$ supplies is at least $\pm 9 \mathrm{~V}$.

CONNECTION DIAGRAM


ABSOLUTE MAXIMUM RATINGS


## ORDERING INFORMATION

| MODEL | LINEARITY ERROR <br> max (\% of FSR) | TEMPERATURE <br> RANGE |
| :--- | :---: | :---: |
| DAC725JP | $\pm 0.012$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC725KP | $\pm 0.006$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## PIN DESCRIPTIONS

| PIN | DESIGNATOR | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | CLR | Clear line. Sets the D/A register to $0000_{\text {HEX }}$, which gives bipolar zero on the D/A output. |
| 2 | $\mathrm{V}_{\mathrm{DD}}$ | Logic supply ( +5 V ). |
| 3 | $\overline{\mathrm{A}_{2}}$ | Latch enable for D/A latch (active low). |
| 4 | $\overline{\mathrm{A}_{0}}$ | Latch enable for "low byte" input (active low). |
| 5 | $\overline{\mathrm{A}_{1}}$ | Latch enable for "high byte" input (active low). |
| 6 | $\begin{aligned} & \mathrm{D}_{7}\left(\mathrm{D}_{15}\right) \\ & (\mathrm{MSB}) \end{aligned}$ | Input for data bit 7 if enabling low byte (LB) latch, or data bit 15 if enabling the high byte ( HB ) latch. |
| 7 | $\mathrm{D}_{6}\left(\mathrm{D}_{14}\right)$ | Input for data bit 6 if enabling LB latch, or data bit 14 if enabling HB latch. |
| 8 | $\mathrm{D}_{5}\left(\mathrm{D}_{13}\right)$ | Data bit 5 (LB) or data bit 13 (HB). |
| 9 | $\mathrm{D}_{4}\left(\mathrm{D}_{12}\right)$ | Data bit 4 (LB) or data bit 12 (HB). |
| 10 | $\mathrm{D}_{3}\left(\mathrm{D}_{11}\right)$ | Data bit 3 (LB) or data bit 11 (HB). |
| 11 | $\mathrm{D}_{2}\left(\mathrm{D}_{10}\right)$ | Data bit 2 (LB) or data bit 10 (HB). |
| 12 | $\mathrm{D}_{1}\left(\mathrm{D}_{9}\right)$ | Data bit 1 (LB) or data bit 9 (HB). |
| 13 | $\mathrm{D}_{0}\left(\mathrm{D}_{8}\right)$ | Data bit 0 (LB) or data bit 8 (HB). |
| 14 | DCOM | Digital common. |
| 15 | $\mathrm{V}_{\text {OUT }}(\mathrm{B})$ | Voltage output for DAC B. |
| 16 | ACOM (B) | Analog common for DAC B. |
| 17 | SJ (B) | Summing junction of the internal op amp for DAC B. |
| 18 | GA (B) | Gain adjust pin for DAC B. |
| 19 | WR (B) | Write control line for DAC B. |
| 20 | $\overline{\mathrm{CS}}$ (B) | Chip select control line for DAC B. |
| 21 | $+\mathrm{V}_{\mathrm{CC}}$ | Positive supply voltage $(+15 \mathrm{~V}) .$ |
| 22 | - $\mathrm{V}_{\mathrm{CC}}$ | Negative supply voltage (-15V). |
| 23 | $\overline{\mathrm{CS}}$ (A) | Chip select control line for DAC A. |
| 24 | $\overline{\mathrm{WR}}$ (A) | Write control line for DAC A. |
| 25 | $\mathrm{V}_{\text {OUT }}(\mathrm{A})$ | Voltage output for DAC A. |
| 26 | ACOM (A) | Analog common for DAC A. |
| 27 | SJ (A) | Summing junction of the internal op amp for DAC A. |
| 28 | GA (A) | Gain adjust pin for DAC A. |

PACKAGE INFORMATION

| MODEL | PACKAGE | PACKAGE DRAWING <br> NUMBER $^{(1)}$ |
| :--- | :---: | :---: |
| DAC725JP | 28-Pin Plastic DIP | 215 |
| DAC725KP | 28-Pin Plastic DIP | 215 |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

## DISCUSSION OF SPECIFICATIONS

## DIGITAL INPUT CODES

The DAC725 accepts positive-true binary twos complement input code, as shown in Table I. The data is loaded into either DAC, 8 bits at a time. The data may also be clocked into the device in a serial format.

| DIGITAL INPUT CODES | ANALOG OUTPUT <br> (Binary Two's Complement, <br> Bipolar Operation, All Models) |
| :---: | :---: |
| $7 \mathrm{FFF} \mathrm{F}_{\mathrm{H}}$ | + Full Scale |
| $0000_{\mathrm{H}}$ | Zero |
| $\mathrm{FFFF}_{\mathrm{H}}$ | -1 LSB |
| $8000_{\mathrm{H}}$ | - Full Scale |

TABLE I. Digital Input Codes.

## ACCURACY

## Linearity

This specification describes one of the most important measures of performance of a D/A converter. Linearity error is the deviation of the analog output from a straight line drawn through the end points (minus full-scale point and plus fullscale point).

## Differential Linearity Error

Differential Linearity Error (DLE) of a D/A converter is the deviation from an ideal 1LSB change in the output when the input changes from one adjacent code to the next. A differential linearity error specification of $\pm 1 / 2 \mathrm{LSB}$ means that the output step size can be between $1 / 2$ LSB and $3 / 2$ LSB when the input changes between adjacent codes. A negative DLE specification of -1 LSB maximum ( $-0.006 \%$ for 14 -bit resolution) insures monotonicity.

## Monotonicity

Monotonicity assures that the analog output will increase or remain the same for increasing input digital codes. The DAC725 is specified to be monotonic to 14 bits over the entire specification range.

## DRIFT

## Gain Drift

Gain drift is a measure of the change in full-scale range output over temperature expressed in parts per million per degree centigrade ( $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ). Gain drift is established by:
(1) testing the end point differences at $\mathrm{t}_{\text {MIN }},+25^{\circ} \mathrm{C}$ and $\mathrm{t}_{\text {MAX }}$,
(2) calculating the gain error with respect to the $+25^{\circ} \mathrm{C}$ value, and
(3) dividing by the temperature change.

The DAC725 is specified for Maximum Gain and Offset values at temperature. This tells the system designer the maximum that can be expected over temperature, regardless of room temperature values.

## Zero Drift

Zero drift is a measure of change in the output with $0000_{\mathrm{H}}$ applied to the D/A converter inputs over the specified temperature range. This code corresponds to 0 V analog output.
The maximum change in offset at $\mathrm{t}_{\text {MIN }}$ or $\mathrm{t}_{\mathrm{MAX}}$ is referenced to the zero error at $+25^{\circ} \mathrm{C}$ and is divided by the temperature change. This drift is expressed in $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$.

## SETTLING TIME

Settling time of the D/A is the total time required for the analog output to settle within an error band around its final value after a change in digital input. Refer to Figure 1 for typical values for this family of products.


FIGURE 1. Final-Value Error Band Versus Full-Scale Range Settling Time.

Settling times are specified to $\pm 0.003 \%$ of FSR ( $\pm 1 / 2$ LSB for 14 bits) for two input conditions: a full-scale range change of $20 \mathrm{~V}( \pm 10 \mathrm{~V})$, and a 1 LSB change at the "major carry," the point at which the worst-case settling time occurs. This is the worst-case point since all of the input bits change when going from one code to the next.

## POWER SUPPLY SENSITIVITY

Power supply sensitivity is a measure of the effect of a change in a power supply voltage on the D/A converter output. It is defined as a percent of FSR change in the output per percent of change in either the positive supply $\left(+\mathrm{V}_{\mathrm{CC}}\right)$, negative supply ( $-\mathrm{V}_{\mathrm{CC}}$ ) or logic supply ( $\mathrm{V}_{\mathrm{DD}}$ ) about the nominal power supply voltages (see Figure 2). It is specified for DC or low frequency changes. The typical performance curve in Figure 2 shows the effect of high frequency changes in power supply voltages.


FIGURE 2. Power Supply Rejection Versus Power Supply Ripple Frequency.

## OPERATING INSTRUCTIONS

## POWER SUPPLY CONNECTIONS

For optimum performance and noise rejection, power supply decoupling capacitors should be added as shown in the Connection Diagram. $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum capacitors should be located close to the D/A converter.

## EXTERNAL ZERO AND GAIN ADJUSTMENT

Zero and gain may be trimmed by installing external zero and gain potentiometers. Connect these potentiometers as shown in the Connection Diagram and adjust as described below. TCR of the potentiometers should be $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less. The $3.9 \mathrm{M} \Omega$ and $270 \mathrm{k} \Omega$ resistors ( $\pm 20 \%$ carbon or better) should be located close to the D/A converter to prevent noise pickup. If it is not convenient to use these high-value resistors, an equivalent " $T$ " network, as shown in Figure 3, may be substituted in place of the $3.9 \mathrm{M} \Omega$ resistor. A $0.001 \mu \mathrm{~F}$ to $0.01 \mu \mathrm{~F}$ low-leakage film capacitor should be connected from Gain Adjust to Analog Common to prevent noise pickup. Refer to Figure 4 for relationship of Offset and Gain adjustments.


FIGURE 3. Equivalent Resistances.

## Zero Adjustment

By loading the code $0000_{\mathrm{H}}$, the DAC will force 0 V . Offset is adjusted by using the circuit of Figure 5. An alternate method would be to use the $\overline{\mathrm{CLR}}$ control to set the DAC to 0 V . Zero calibration should be made before gain calibration.

## Gain Adjustment

To adjust the gain of the DAC725, set the DAC to $7 \mathrm{FFF}_{\mathrm{H}}$ for both DACs. Adjust the gain of each DAC to obtain the full scale voltage of +9.99969 V as shown in Table II.

| DIGITAL <br> INPUT | BIPOLAR OUTPUT, $\pm 10 \mathrm{~V}$ |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | $\mathbf{1 6}$ Bits | $\mathbf{1 5}$ Bits | $\mathbf{1 4}$ Bits |  |
| One LSB | 305 | 610 | 1224 | $\mu \mathrm{~V}$ |
| $7 \mathrm{FFF}_{\mathrm{H}}$ | +9.99969 | +9.99939 | +9.99878 | V |
| $8000_{\mathrm{H}}$ | -10 | -10 | -10 | V |

TABLE II. Digital Input Codes.

## INTERFACE LOGIC AND TIMING

The control logic functions are chip select $\left(\overline{\mathrm{CS}}_{\mathrm{A}}\right.$ or $\left.\overline{\mathrm{CS}}_{\mathrm{B}}\right)$, write $\left(\overline{\mathrm{WR}}_{\mathrm{A}}\right.$ or $\left.\overline{\mathrm{WR}}_{\mathrm{B}}\right)$, latch enable ( $\left.\overline{\mathrm{A}_{0}}, \overline{\mathrm{~A}_{1}}, \overline{\mathrm{~A}_{2}}\right)$, and clear ( $\overline{\mathrm{CLR}}$ ). These pins provide the control functions for the microprocessor interface. There is a write and a chip select for both $\mathrm{DAC}_{\mathrm{A}}$ and for $\mathrm{DAC}_{\mathrm{B}}$ channels. This allows the 8-bit data word to be latched from the data bus to the input latch or from the input latch to the DAC latch, of $\mathrm{DAC}_{\mathrm{A}}, \mathrm{DAC}_{\mathrm{B}}$, or both.

| $\overline{\mathbf{A}_{\mathbf{0}}}$ | $\overline{\mathbf{A}_{1}}$ | $\overline{\mathbf{A}_{\mathbf{2}}}$ | $\overline{\mathrm{WR}}(\mathbf{A})$ | $\overline{\mathbf{C S}}(\mathbf{A})$ | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 1 | 1 | 0 | 0 | 0 | DAClatch enabled, Channel A |
| 1 | 0 | 1 | 0 | 0 | Input latch high byteenabled, Channel A |
| 1 | 0 | 0 | 0 | 0 | High byteflows through to DAC, Channel A |
| 0 | 1 | 1 | 0 | 0 | Low bytelatched from databus, Channel A |
| 0 | 1 | 0 | 0 | 0 | Low byte flows through to DAC, Channel A |
| 0 | 0 | 1 | 1 | 1 | Serial input modefor bytelatches |
| X | X | X | 1 | 0 | No datais latched |
| X | X | X | 0 | 1 | No datais latched |
| "1" or " 0 " indicates TTL Logic Level Channel A shown. |  |  |  |  |  |

TABLE III. Truth Table of Data Transfers.


FIGURE 4. Relationship of Zero and Gain Adjustments for the DAC725.

The latch enable lines control which latch is being loaded. Line $\overline{\mathrm{A}_{1}}$ in combination with $\overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ enables the high byte of the DAC channel to be latched through the byte latch. The $\overline{\mathrm{A}_{0}}$ line, in conjunction with the $\overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$, latches the data for the low byte. When $\overline{\mathrm{A}_{2}}, \overline{\mathrm{CS}}$, and $\overline{\mathrm{WR}}$ are low at the same time, the data is latched through the D/A latch and the DAC changes output voltage. Each latch may be made transparent by maintaining its enable signal at logic " 0 ".
The serial data mode is activated when both $\overline{\mathrm{A}_{0}}$ and $\overline{\mathrm{A}_{1}}$ are at logic low simultaneously. The data (MSB first) is clocked in to pin 13 with clock pulses on the $\overline{\mathrm{WR}}$ pin. The data is then latched through to the DAC as a complete 16 -bit word selected by $\overline{\mathrm{A}_{2}}$.
The $\overline{\mathrm{CLR}}$ line resets both input latches to all zeros and sets the DAC latch to $0000_{\mathrm{H}}$. This is the binary code that gives a null, or zero, at the output of the DAC.
The maximum clock rate of the latches is 10 MHz . The minimum time between the write ( $\overline{\mathrm{WR}}$ ) pulses for successive enables is 20 ns . In the serial input mode, the maximum rate at which data can be clocked into the input shift register is 10 MHz . The timing of the control signals is given in Figure 6.


FIGURE 6. Logic Timing Diagram.


FIGURE 5. Connections for Gain and Offset Adjust.

## INSTALLATION

Because of the extremely high accuracy of the D/A converter, system design problems such as grounding and contact resistance become very important. For a 16 -bit converter with a +10 V full-scale range, 1 LSB is $153 \mu \mathrm{~V}$. With a load current of 5 mA , series wiring and connector resistance of only $30 \mathrm{~m} \Omega$ will cause the output to be in error by 1LSB. To understand what this means in terms of a system layout, the resistance of typical 1 oz copper-clad printed circuit board material is approximately $1 / 2 \mathrm{~m} \Omega$ per square mil. In the example above, a 10 mil-wide conductor 60 mil long would cause a 1 LSB error in $\mathrm{R}_{2}$ and $\mathrm{R}_{3}$ of Figure 7.

In Figure 7, lead and contact resistances are represented as $R_{2}$ through $R_{6}$. As long as the load resistance $\left(R_{L}\right)$ remains constant, the resistances of $R_{2}$ and $R_{3}$ will appear as gain errors when the output is sensed across the load. If the output is sensed at the DAC725 output terminal and the system analog common, $R_{2}$ and $R_{3}$ appear in series with $R_{L}$. $R_{4}$ has a current through it that varies by only $1 \%$ of the nominal 2 mA current for all code combinations. This IR drop causes an offset error, and is calibrated out as an offset error.
The current through the digital common varies directly with the digital code that is loaded into the DAC. The current is not the same for each code. If this IR drop is allowed to modulate the analog common, there may be code-dependent errors in the analog output.
The IR drop across $\mathrm{R}_{6}$ may cause accuracy problems if the analog commons of several circuits are "daisy chained" along the power supply analog common. All analog sense lines should be referenced to the system analog common.

## APPLICATIONS

## WAVEFORM GENERATION

The DAC725 has attributes that make it ideal for very low distortion waveform synthesis. Due to special design techniques, the feedthrough energy is much lower than that found in other D/A converters available today. In addition to the low feedthrough glitch energy, the input logic will operate with data rates of 10 MHz . This makes the DAC725 ideal for waveform synthesis.

## PROGRAMMABLE POWER SUPPLIES

The DAC725 is an excellent choice for programmable power supply applications. The DAC outputs may be programmed to track or oppose each other. If the load is floating, and can be driven differentially, the dynamic range will be 17 bits, because the full-scale range doubles for the same sized LSB. The clear line ( $\overline{\mathrm{CLR})}$ sets both DAC outputs to zero, and would be used at power-up to bring the system up in a safe state. The $\overline{\text { CLR }}$ line could also be used if an over-power state is sensed.

## ISOLATION

The DAC725 can accept serial input data, which means that only six optoisolators are needed for two DACs. The data is clocked into the input latch using the $\overline{\mathrm{WR}}$ pin. The 16 -bit data word is latched into the DAC selected by $\overline{\mathrm{A}_{2}}$. When $\overline{\mathrm{A}_{0}}$ and $\overline{\mathrm{A}_{1}}$ are simultaneously low, the serial mode is enabled.


FIGURE 7. System Wiring Example.

