

# Quad 8-Bit Voltage Out CMOS DAC Complete with Internal 10 V Reference

**DAC8426** 

### **FEATURES**

No Adjustments Required, Total Error ±1 LSB Max Over Temperature Four Voltage-Output DACs on a Single Chip Internal 10 V Bandgap Reference Operates from Single +15 V Supply Fast 50 ns Data Load Time, All Temperatures Pin-for-Pin Replacement for PM-7226 and AD7226, Eliminates External Reference

### **APPLICATIONS**

Process Controls
Multichannel Microprocessor Controlled:
System Calibration
Op Amp Offset and Gain Adjust
Level and Threshold Setting

### **GENERAL DESCRIPTION**

The DAC8426 is a complete quad voltage output D/A converter with internal reference. This product fits directly into any existing 7226 socket where the user currently has a 10 V external reference. The external reference is no longer necessary. The internal reference of the DAC8426 is laser-trimmed to  $\pm 0.4\%$ 

offering a 25 ppm/°C temperature coefficient and 5 mA of external load driving capability.

The DAC8426 contains four 8-bit voltage-output CMOS D/A converters on a single chip. A 10 V output bandgap reference sets the output full-scale voltage. The circuit also includes four input latches and interface control logic.

One of the four latches, selected by the address inputs, is loaded from the 8-bit data bus input when the write strobe is active low. All digital inputs are TTL/CMOS (5 V) compatible. The on-board amplifiers can drive up to 10 mA from either a single or dual supply. The on-board reference that is always connected to the internal DACs has 5 mA available to drive external devices.

Its compact size, low power, and economical cost-per-channel, make the DAC8426 attractive for applications requiring multiple D/A converters without sacrificing circuit-board space. System reliability is also increased due to reduced parts count.

PMI's advanced oxide-based, silicon-gate, CMOS process allows the DAC8426's analog and digital circuitry to be manufactured on the same chip. This, coupled with PMI's highly stable thin-film R-2R resistor ladder, aids in matching and temperature tracking between DACs.

### FUNCTIONAL BLOCK DIAGRAM



## $\label{eq:DAC8426-SPECIFICATIONS} \mbox{$(V_{DD} = +15 \ V \pm 10\%, AGND = DGND = 0 \ V, V_{SS} = 0 \ V, T_{A} = -55^{\circ}C \ to \ +125^{\circ}C \ applies for DAC8426AR/BR, T_{A} = -40^{\circ}C \ to \ +85^{\circ}C \ applies for DAC8426ER/EP/FR/FP/FS, unless otherwise noted.) }$

| Parameter                                                                                                                                        | Symbol                                                                                               | Conditions                                                                                            |                         | Min          | Тур                           | Max                                 | Units                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------|--------------|-------------------------------|-------------------------------------|-------------------------------------------|
| STATIC PERFORMANCE<br>Resolution<br>Total Unadjusted Error <sup>1</sup>                                                                          | N<br>TUE                                                                                             | Includes Reference                                                                                    | A, E<br>B, F            | 8            |                               | ±1<br>±2                            | Bits<br>LSB<br>LSB                        |
| Relative Accuracy  Differential Nonlinearity <sup>2</sup> Full-Scale Temperature Coefficient Zero Scale Error Zero Scale Error                   | INL DNL TCG <sub>FS</sub> V <sub>ZSE</sub>                                                           | Includes Reference                                                                                    | A, E<br>B, F            |              | 25                            | $\pm 1/2 \\ \pm 1 \\ \pm 1 \\ 20$   | LSB<br>LSB<br>LSB<br>ppm/°C<br>mV         |
| Temperature Coefficient                                                                                                                          | TCV <sub>ZS</sub>                                                                                    | Dual Supply                                                                                           | $V_{SS} = -5\ V$        |              | 10                            |                                     | μV/°C                                     |
| REFERENCE OUTPUT Output Voltage  Temperature Coefficient Load Regulation Line Regulation Output Noise <sup>3</sup>                               | V <sub>REF</sub> OUT  TCV <sub>REF</sub> OUT  LD <sub>REG</sub> LN <sub>REG</sub> e <sub>n</sub> rms | No Load $\Delta I_{L} = 5 \text{ mA}$ $\Delta V_{DD} \pm 10\%$ $f = 0.1 \text{ Hz to } 10 \text{ Hz}$ | A, E<br>B, F            | 9.96<br>9.92 | 20<br>0.02<br>0.008<br>3<br>7 | 10.04<br>10.08<br>0.1<br>0.04<br>10 | V<br>V<br>ppm/°C<br>%/mA<br>%/V<br>µV p-p |
| Output Current  DIGITAL INPUTS Logic Input "0" Logic Input "1" Input Current Input Capacitance <sup>3</sup>                                      | I <sub>REF</sub> OUT  V <sub>INL</sub> V <sub>INH</sub> I <sub>IN</sub> C <sub>IN</sub>              | $\Delta V_{REF}OUT < 40 \ mV$ $V_{IN} = 0 \ V \ or \ V_{DD}$                                          |                         | 2.4          | 0.1                           | 0.8<br>10<br>8                      | mA<br>V<br>V<br>μA<br>pF                  |
| POWER SUPPLIES Positive Supply Current <sup>4</sup> Negative Supply Current <sup>4</sup> Power Dissipation <sup>5</sup> Power Supply Sensitivity | $I_{DD} \\ I_{SS} \\ P_{DISS} \\ P_{SS}$                                                             | Dual Supply $\Delta V_{DD} = \pm 5\%$                                                                 | $V_{SS} = -5 \text{ V}$ |              | 6<br>4<br>90<br>0.0002        | 14<br>10<br>210<br>0.01             | mA<br>mA<br>mW<br>%/%                     |

## **ELECTRICAL CHARACTERISTICS** $V_{DD} = +15 \text{ V} \pm 10\%$ , AGND = DGND = 0 V, $V_{SS} = 0 \text{ V}$ , $T_A = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ applies for DAC8426AR/BR, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ applies for DAC8426ER/EP/FR/FP/FS, unless otherwise noted.

| Parameter                                                                                                                              | Symbol                                             | Conditions                                                           | Min       | Typ <sup>6</sup> | Max | Units             |
|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------|-----------|------------------|-----|-------------------|
| DAC OUTPUT Output Current (Source) <sup>3</sup> Output Current (Sink) <sup>3</sup>                                                     | I <sub>OUT</sub> SOURCE<br>I <sub>OUT</sub> SINK   | Digital In = All Ones Digital In = All Zeroes V <sub>SS</sub> = -5 V | 10<br>350 | 450              |     | mA<br>μA          |
| Minimum Load Resistance                                                                                                                | R <sub>L(MIN)</sub>                                | Digital In = All Ones                                                | 2         |                  |     | kΩ                |
| DYNAMIC PERFORMANCE <sup>3</sup> V <sub>OUT</sub> Slew Rate  V <sub>OUT</sub> Settling Time  (Positive or Negative)  Digital Crosstalk | SR<br>t <sub>S</sub>                               | To $\pm 1/2$ LSB, $R_L = 2 \text{ k}\Omega$                          |           | 4<br>3           |     | V/μs<br>μs<br>nVs |
| SWITCHING CHARACTERISTICS <sup>3</sup>                                                                                                 | ~                                                  |                                                                      |           | 10               |     | II V S            |
| Address To Write Setup Time                                                                                                            | t <sub>AS</sub>                                    |                                                                      | 0         |                  |     | ns                |
| Address To Write Hold Time<br>Data Valid To Write Setup Time                                                                           | $egin{array}{c} t_{ m AH} \ t_{ m DS} \end{array}$ |                                                                      | 0<br>70   |                  |     | ns<br>ns          |
| Data Valid To Write Hold Time<br>Write Pulse Width                                                                                     | t <sub>DH</sub><br>t <sub>WR</sub>                 |                                                                      | 10<br>50  |                  |     | ns<br>ns          |

Specifications subject to change without notice.

<sup>&</sup>lt;sup>1</sup>Includes Full-Scale Error, Relative Accuracy, and Zero Code Error. Note  $\pm 1$  LSB =  $\pm 0.39\%$  error.

<sup>&</sup>lt;sup>2</sup>All devices guaranteed monotonic over the full operating temperature range.

<sup>&</sup>lt;sup>3</sup>Guaranteed and not subject to production test.

 $<sup>^4</sup>$ Digital inputs  $V_{IN} = V_{INL}$  or  $V_{INH}$ ;  $V_{OUT}$  and  $V_{REF}OUT$  unloaded.

 $<sup>^5</sup>P_{DISS}$  calculated by  $I_{DD} \times V_{DD}$ .  $^6T$  ypicals represent measured characteristics at  $T_A = +25$  °C.

### **ABSOLUTE MAXIMUM RATINGS**

| $V_{DD}$ to AGND or DGND0.3 V, +17 V                |
|-----------------------------------------------------|
| $V_{SS}$ to AGND or DGND                            |
| $V_{DD}$ to $V_{SS}$ 0.3 V, +24 V                   |
| AGND to DGND0.3 V, +5 V                             |
| Digital Input Voltage to DGND0.3 V, V <sub>DD</sub> |
| $V_{REF}OUT$ to AGND <sup>1</sup> 0.3 V, $V_{DD}$   |
| $V_{OUT}$ to AGND <sup>1</sup> $V_{SS}$ , $V_{DD}$  |
| Operating Temperature                               |
| Military AR/BR55°C to +125°C                        |
| Extended Industrial ER/EP/FR/FP/FS40°C to +85°C     |
| Maximum Junction Temperature +150°C                 |
| Storage Temperature65°C to +150°C                   |
| Lead Temperature (Soldering, 60 sec) +300°C         |
|                                                     |

### THERMAL RESISTANCE

| Package Type           | $\theta_{\mathrm{JA}}^{2}$ | $\theta_{ m JC}$ | Units        |
|------------------------|----------------------------|------------------|--------------|
| 20-Pin Cerdip (R)      | 70                         | 7                | °C/W         |
| 20-Pin Plastic DIP (P) | 61                         | 24               | °C/W<br>°C/W |
| 20-Pin SOL(S)          | 80                         | 22               | °C/W         |

### NOTES

 $^1O$ utputs may be shorted to any terminal provided the package power dissipation is not exceeded. Typical output short-circuit current to AGND is 50 mA.  $^2\theta_{JA}$  is specified for worst case mounting conditions, i.e.,  $\theta_{JA}$  is specified for device in socket for cerdip and P-DIP packages;  $\theta_{JA}$  is specified for device soldered to printed circuit board for SOL package.

### **CAUTION**

- 1. Do not apply voltages higher than  $V_{\text{DD}}$  or less than  $V_{\text{SS}}$  potential on any terminal.
- 2. The digital control inputs are zener-protected; however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use.
- 3. Do not insert this device into powered sockets. Remove power before insertion or removal.
- 4. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to device.

### PIN CONNECTIONS



### ORDERING GUIDE<sup>1</sup>

| Model                  | Total Unadjusted Error | Temperature Range | Package Description       |
|------------------------|------------------------|-------------------|---------------------------|
| DAC8426AR <sup>2</sup> | ±1 LSB                 | −55°C to +125°C   | 20-Pin Cerdip (Q-20)      |
| DAC8426ER              | ±1 LSB                 | -40°C to +85°C    | 20-Pin Cerdip (Q-20)      |
| DAC8426EP              | ±1 LSB                 | -40°C to +85°C    | 20-Pin Plastic DIP (N-20) |
| DAC8426BR <sup>2</sup> | ±2 LSB                 | −55°C to +125°C   | 20-Pin Cerdip (Q-20)      |
| DAC8426FR              | ±2 LSB                 | -40°C to +85°C    | 20-Pin Cerdip (Q-20)      |
| DAC8426FP              | ±2 LSB                 | -40°C to +85°C    | 20-Pin Plastic DIP (N-20) |
| DAC8426FS <sup>3</sup> | ±2 LSB                 | -40°C to +85°C    | 20-Lead SOL (R-20)        |

### NOTES

<sup>&</sup>lt;sup>3</sup>For availability and burn-in information on SO and PLCC packages, contact your local sales office.



Rurn-In Circuit

<sup>&</sup>lt;sup>1</sup>Burn-in is available on commercial and industrial temperature range parts in cerdip, plastic DIP, and TO-can packages.

<sup>&</sup>lt;sup>2</sup>For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet.

### **DICE CHARACTERISTICS**



| 1. V <sub>OUT B</sub>    | 11. DB <sub>3</sub>      |
|--------------------------|--------------------------|
| 2. V <sub>OUT A</sub>    | 12. DB <sub>2</sub>      |
| 3. V <sub>SS</sub>       | 13. DB <sub>1</sub>      |
| 4. V <sub>REF</sub> OUT  | 14. DB <sub>0</sub> (LSB |
| 5. AGND                  | 15. WR                   |
| 6. DGND                  | 16. A₁                   |
| 7. DB <sub>7</sub> (MSB) | 17. A <sub>0</sub>       |
| 8. DB <sub>6</sub>       | 18. V <sub>DD</sub>      |
| 9. DB <sub>5</sub>       | 19. V <sub>OUT D</sub>   |
| 10. DB <sub>4</sub>      | 20. V <sub>OUT C</sub>   |
|                          |                          |

DIE SIZE 0.129 × 0.152 inch, 19,608 sq. mils (3.28 × 3.86 mm, 12.65 sq. mm)

## WAFER TEST LIMITS at $V_{DD} = +15 \text{ V} \pm 5\%$ ; $V_{SS} = AGND = DGND = 0 \text{ V}$ ; unless otherwise specified. $T_A = +25^{\circ}C$ . All specifications apply for DACs A, B, C, and D.

| Parameter                 | Symbol                       | Conditions                                                    | DAC8426GBC<br>Limits | Units    |
|---------------------------|------------------------------|---------------------------------------------------------------|----------------------|----------|
| Total Unadjusted Error    | TUE                          |                                                               | ±2                   | LSB max  |
| Relative Accuracy         | INL                          |                                                               | ±1                   | LSB max  |
| Differential Nonlinearity | DNL                          |                                                               | ±1                   | LSB max  |
| Full-Scale Error          | $G_{FSE}$                    |                                                               | ±1                   | LSB max  |
| Zero Code Error           | $V_{ m ZSE}$                 |                                                               | ±20                  | mV max   |
| DAC Output Current        | I <sub>OUT</sub> SOURCE      | Digital In = All Ones                                         | 10                   | mA min   |
| Reference Output Voltage  | $V_{ m REF}{ m OUT}$         | No Load                                                       | 10.04                | V max    |
| Load Regulation           | $\mathrm{LD}_{\mathrm{REG}}$ | $\Delta I_L = 5 \text{ mA}$                                   | 0.1                  | %/mA max |
| Line Regulation           | $LN_{REG}$                   | $\Delta V_{\rm DD} = \pm 10 \text{ V}$                        | 0.04                 | %/V max  |
| Reference Output Current  | I <sub>REF</sub> OUT         | $\Delta V_{REF}OUT < 40 \text{ mV}$                           | 5                    | mA min   |
| Logic Inputs High         | $V_{\mathrm{INH}}$           |                                                               | 2.4                  | V min    |
| Logic Inputs Low          | $V_{ m INL}$                 |                                                               | 0.8                  | V max    |
| Logic Input Current       | $I_{IN}$                     | $V_{IN} = 0 \text{ V or } V_{DD}$                             | ±1                   | μA max   |
| Positive Supply Current   | $I_{DD}$                     | $V_{IN} = V_{INL}$ or $V_{INH}$                               | 14                   | mA max   |
| Negative Supply Current   | $I_{SS}$                     | $V_{IN} = V_{INL} \text{ or } V_{INH'} V_{SS} = -5 \text{ V}$ | 10                   | mA max   |

NOTE

Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing.

### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the DAC8426 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### Typical Performance Characteristics-DAC8426



Channel-to-Channel Matching (DACs A, B, C, D, Superimposed)



Relative Accuracy vs. Code at  $T_A = -55^{\circ}C$ ,  $+25^{\circ}C$ ,  $+125^{\circ}C$ (All Superimposed)



Zero Code Error vs. Temperature



Long Term Drift Accelerated by Burn-In



V<sub>OUT</sub> Noise Density vs. Frequency



Broadband Noise (DC to 200 kHz)



Power Supply Current vs. Temperature



PSRR vs. Frequency

$$PSRR(+) = -20 \ LOG\left(\frac{V_{OUT} \ (0)}{\Delta V_{DD}}\right),$$

$$V_{DD} = +15 \ V \pm 1 \ V_{P}, \ V_{SS} = 0 \ V$$

$$PSRR(-) = -20 \ LOG\left(\frac{V_{OUT} \ (0)}{\Delta V_{SS}}\right),$$

$$V_{DD} = +15 \ V, \ V_{SS} = -4 \ V \pm 1 \ V_{P}$$

### **DAC8426**—Typical Performance Characteristics



 $V_{REF}OUT$  Error from 10.000 V vs. Temperature



Output Impedance ( $V_{REF}OUT$ ) vs. Frequency



 $V_{REF}OUT$  Load Regulation vs. Temperature



 $V_{REF}OUT$  Line Regulation vs. Temperature



V<sub>REF</sub>OUT Start Up

### PARAMETER DEFINITIONS TOTAL UNADJUSTED ERROR (TUE)

This specification includes the Full-Scale-Error, Relative Accuracy Zero-Code-Error and the internal reference voltage. The ideal Full-Scale output voltage is 10 V minus 1 LSB which equals 9.961 volts. Each LSB equals 10 V  $\times$  (1/256) = 0.039 volts.

### **DIGITAL CROSSTALK**

Digital crosstalk is the signal coupled to the output of a DAC due to a changing digital input from adjacent DACs being updated. It is specified in nano-Volt-seconds (nVs).

### CIRCUIT DESCRIPTION

The DAC8426 is a complete quad 8-bit D/A converter. It contains an internal bandgap reference, four voltage switched R-2R ladder DACs, four DAC latches, four output buffer amplifiers, and an address decoder. All four DACs share the internal ten volt reference and analog ground(AGND). Figure 1 provides an equivalent DAC plus buffer schematic.



Figure 1. Simplified Circuit Configuration for One DAC. (Switches Are Shown for All "1s" on the Digital Inputs.)

The eleven digital inputs are compatible with both TTL and 5 V (or higher) CMOS logic. Table I shows the DAC control logic truth table for  $\overline{WR}$ ,  $A_1$ , and  $A_0$  operation. When  $\overline{WR}$  is active low the input latch of the selected DAC is transparent, and the DAC's output responds to the data present on the eight digital data inputs (DBx). The data (DBx) is latched into the addressed DAC's latch on the positive edge of the  $\overline{WR}$  control signal. The important timing requirements are shown in the Write Cycle Timing Diagram, Figure 2.

### **INTERNAL 10 VOLT REFERENCE**

The internal 10 V bandgap reference of the DAC8426 is trimmed to the output voltage and temperature drift specifications. This internal reference is connected to the reference inputs of the four internal 8-bit D/A converters. The output terminal of the internal 10 V reference is available on pin 4. The 10 V output of the reference is produced with respect to the AGND pin. This reference output can be used to supply as much as 5 mA of additional current to external devices. Care has been taken in

Table I. DAC Control Logic Truth Table

| Logic Control                     |       | itrol          | DAC8426                          |
|-----------------------------------|-------|----------------|----------------------------------|
| $\overline{\mathbf{W}}\mathbf{R}$ | $A_1$ | $\mathbf{A_0}$ | Operation                        |
| Н                                 | X     | X              | No Operation Device Not Selected |
| L                                 | L     | L              | DAC A Transparent                |
| ₹                                 | L     | L              | DAC A Latched                    |
| L                                 | L     | Н              | DAC B Transparent                |
| ₹                                 | L     | Н              | DAC B Latched                    |
| L                                 | Н     | L              | DAC C Transparent                |
| ₹                                 | Н     | L              | DAC C Latched                    |
| L                                 | Н     | Н              | DAC D Transparent                |
| ₹                                 | Н     | Н              | DAC D Latched                    |

L = Low State, H = High State, X = Don't Care



#### NOTES:

- 1. ALL INPUT SIGNAL RISE AND FALL TIMES ARE MEASURED FROM THE 10% TO 90% OF  $V_{DD}$ . ( $t_r = t_f = 20$ ns OVER THE  $V_{DD}$  RANGE).  $V_{IN} = 5V$
- 2. TIMING REFERENCE LEVEL IS FROM: VINH + VINL

Figure 2. Write Cycle Timing Diagram

the design of the internal DAC switching to minimize transients on the reference voltage terminal ( $V_{REF}OUT$ ). Other devices connected to this reference terminal should have well behaved input loading characteristics. D/A converters such as the PMI PM7226A have been designed to minimize reference input transient currents and can be directly connected to the DAC8426 10 V reference. Devices exhibiting large current transients due to internal switching should be buffered with an op amp to maintain good overall system noise performance. A 10  $\mu F$  reference output bypass capacitor is required.

### **BUFFER AMPLIFIER SECTION**

The four internal unity-gain voltage buffers provide low output impedance capable of sourcing 5 mA or sinking 350  $\mu A$ . Typical output slew rates of  $\pm 4$  V/ $\mu s$  are achieved with 10 V full-scale output changes and  $R_L=2$  k $\Omega.$  Figure 3 photographs show large signal and settling time response. Capacitive loads to 3300 pF maximum, and resistive loads to 2 k $\Omega$  minimum can be applied.



a) Large Signal



b) Settling Time Response (Negative Transition)



c) Settling Time Response (Positive Transition)

Figure 3. Dynamic Response

The outputs can withstand an indefinite short-circuit to AGND to typically 50 mA. The output may also be shorted to any voltage between  $V_{\text{DD}}$  and  $V_{\text{SS}}$ ; however, care must be taken to not exceed the device maximum power dissipation.

The amplifier's emitter follower output stage consists of an intrinsic NPN bipolar transistor with a 400 µA NMOS pull-down current-source load connected to V<sub>SS</sub>. This circuit configuration shown in Figure 4 enables the output amplifier to develop output voltages very close to AGND. Only the negative supply of the

four output buffer amplifiers are connected to V<sub>SS</sub>. Operating the DAC8426 from dual supplies ( $V_{DD} = +15 \text{ V}$  and  $V_{SS} = -5 \text{ V}$ ) improves negative going output settling time near zero volts.

When operating single supply  $(V_{DD} = +15 \text{ V} \text{ and } V_{SS} = 0 \text{ V})$  the output sink current decreases as the output approaches zero voltage. Within 200 mV of AGND (single-supply operation) the internal sinking capability appears resistive at a value of approximately 1200  $\Omega$ . The buffer amplifier output current and voltage characteristics are plotted in Figure 5.

### APPLICATIONS SETUP UNIPOLAR OUTPUT OPERATION

The output voltage appearing at any output  $V_{\rm OUT}$  is equal to the internal 10 V reference multiplied by the decimal value of the latched digital input divided by  $2^8$  (= 256). In equation form:

$$V_{OUT}(D) = D/256 \times 10 \ V$$

where  $D = 0_{10}$  to  $255_{10}$ 



Figure 4. Amplifier Output Stage

Note that the maximum possible output is 1 LSB less than the internal 10 V reference, that is,  $255/256\times10~V=9.961~V.$  Table II lists output voltages for a given digital input. The total unadjusted error (TUE) specification of the product grade used determines the output tolerances of the values listed in Table II. For example, a  $\pm 2$  LSB grade DAC8426FP loaded with decimal  $128_{10}$  (half-scale) would have a guaranteed output voltage occurring in the range of 5 V  $\pm 2$  LSB, which is 5 V  $\pm (2\times10~V/256)$  = 5 V  $\pm 0.078~V.$  Therefore  $V_{OUT}$  is guaranteed to occur in the following range:

$$4.922\ V \le V_{OUT}(128) \le 5.078\ V$$



Figure 5. DAC Output Current Sink

For the top grade DAC8426EP  $\pm 1$  LSB total unadjusted error (TUE), the guaranteed range is 4.961 V  $\leq$  V<sub>OUT</sub> (128<sub>10</sub>)  $\leq$  5.039 V. These tolerances provide the worst case analysis including temperature changes.

One additional characteristic guaranteed is a DNL of  $\pm 1$  LSB on all grades. The DAC8426 is therefore guaranteed to be monotonic. In the situation where a continuously positive 1 LSB digital increment is applied, the output voltage will always increase in value, never decrease. This is very important is servo applications and other closed-loop feedback systems. Finally, in the typical characteristic curves, long term output voltage drift (stability) is provided.

### **BIPOLAR OUTPUT OPERATION**

An external op amp plus two resistors can easily convert any DAC output to bipolar output voltage swings. Figure 6 shows all four DACs output operating in bipolar mode. This is the general expression describing the bipolar output transfer equation:

$$V_{OUT}(D) = [(1 + R_2/R_1) \times D/256 \times 10 \ V] - R_2/R_1 \times 10 \ V,$$
 where  $D = 0_{10}$  to  $255_{10}$ 

If  $R_1 = R_2$ , then  $V_{OUT}$  becomes:

$$V_{OUT}(D) = (D/128-1) \times 10 \ V$$

Table III lists various output voltages with  $R_1=R_2$  versus digital input code. This coding is considered offset binary. Note that the LSB step size is now  $20\ V/256=0.078\ V$ , twice as large as the unipolar output case previously discussed. In order to minimize gain and offset errors, choose  $R_1$  and  $R_2$  to match and track within 0.1% over the selected operating temperature range of interest.

Table II. Unipolar Output Voltage as a Function of Digital Input Code

| Digital Input<br>Code | Analog Output<br>Voltage (= D/256 × 10 V) |                 |  |
|-----------------------|-------------------------------------------|-----------------|--|
| 255                   | 9.961 V                                   | Full-Scale (FS) |  |
| 254                   | 9.922 V                                   | FS-1 LSB        |  |
| 129                   | 5.039 V                                   |                 |  |
| 128                   | 5.000 V                                   | Half-Scale      |  |
| 127                   | 4.961 V                                   |                 |  |
| 1                     | 0.039 V                                   | 1 LSB           |  |
| 0                     | 0.000 V                                   | Zero-Scale      |  |

### **OFFSETTING AGND**

Since the DAC ladder and bandgap reference are terminated at AGND, it is possible to offset AGND positive with respect to DGND. The 10 V output span remains if a positive offset is applied to AGND. The offset voltage source connected to AGND must be capable of sinking 14 mA. AGND cannot be taken negative with respect to DGND; this would forward bias an internal diode. Allowance must be made at  $\rm V_{DD}$  to maintain 3.5 V of headroom above  $\rm V_{REF}OUT$ . This connection setup is useful in single supply applications where virtual ground needs to be slightly positive with respect to ground. In this application connect  $\rm V_{SS}$  to DGND to take advantage of the extra buffer output current sinking capability when the DAC output is programmed to all zeros code, see Figure 7.



Figure 6. Bipolar Operation

### CONNECTION AND LAYOUT GUIDELINES

Layout and design techniques used in the interface between digital and analog circuitry require special attention to detail. The following considerations should be evaluated prior to PCB layout.

- 1. Return signal paths through the ground system should be carefully considered. High-speed digital logic current pulses traveling on return ground traces generate glitches that can be radiated to the analog circuits if the ground path layout produces loop antennas. Ground planes can minimize this situation. Separate digital and analog grounding areas to minimize crosstalk. Ideally a single common-point ground should be on the same PCB board as the DAC8426. The analog ground returns should take advantage of the appropriate placement of power supply bypass capacitors.
- 2. For optimum performance, bypass  $V_{DD}$  and  $V_{SS}$  (if using negative supply voltage) with 0.1  $\mu F$  ceramic disk capacitors to shunt high-frequency spikes. Also use in parallel 6.8  $\mu F$  to 10  $\mu F$  capacitors to provide a charge reservoir for lower frequency load change requirements. The reference output ( $V_{REF}OUT$ ) should be bypassed with a 10  $\mu F$  tantalum capacitor to optimize reference output stability during data input changes. This helps to minimize digital crosstalk.

Table III. Bipolar Output Voltage as a Function of Digital Input Code

| Digital Input<br>Code | Analog Outpu<br>Voltage (= D/ |                 |
|-----------------------|-------------------------------|-----------------|
| 255                   | 9.922 V                       | Full-Scale (FS) |
| 254                   | 9.844 V                       | FS-1 LSB        |
| 129                   | 0.078 V                       |                 |
| 128                   | 0.000 V                       | Zero-Scale      |
| 127                   | -0.078 V                      |                 |
| 1                     | -9.922 V                      |                 |
| 0                     | -10.000 V                     | Neg Full-Scale  |



Figure 7. AGND Biasing Scheme Providing Offset Output Range

- 3. Power Supply Sequencing—No special requirements exist with the DAC8426. However, users should be aware that often the 5 V logic supply may be powered up momentarily prior to the +15 V analog supply. In this situation, the DAC8426 ESD input protection diodes will forward bias if the applied input logic is at logic "1". No damage will result to the input since the DAC8426 is designed to withstand momentary currents of up to 130 mA. This situation will likely exist for any DAC or ADC operating from a separate analog supply.
- 4. ESD input protection—Attention has been given in the design of the DAC8426 to ESD sensitivity. Using the human body model test technique (MIL-STD 3015.4) the DAC8426 generally will withstand 1500 V ESD transients on all pins. Handling and testing prior to PCB insertion generally exposes ICs to the toughest environment they will experience. Once the IC is soldered in the PCB, it is still important to consider any traces that connect to PCB edge connectors. These traces should be protected with appropriate devices especially if the boards will experience field replacement or adjustment. Handling the exposed edge connectors by field maintenance people in a low humidity environment can produce 20 kV ESD transients which will be detrimental to almost any integrated IC connected to the edge connector.

### MICROPROCESSOR INTERFACING

The DAC8426 easily interfaces to most 8- and 16-bit wide databus systems. Serial and 4-bit busses can also be accommodated with additional latches and control circuitry. Interfacing can be accomplished with databus transfers running with 50 ns write pulse widths.

Examples of various microprocessor interface circuits are provided in Figures 8 through 12. These figures have omitted circuitry not essential to the bus interface. The design process should include review of the DAC8426 timing diagram with the  $\mu P$  system timing diagram.



Figure 8. DAC8426 to 8085A Interface (Simplified circuit, only lines of interest are shown.)



Figure 9. DAC8426 to Z-80 Interface (Simplified circuit, only lines of interest are shown.)



Figure 10. DAC8426 to 6809 Interface (Simplified circuit, only lines of interest are shown.)



Figure 11. DAC8426 to 6502 Interface (Simplified circuit, only lines of interest are shown.)



Figure 12. DAC8426 to 68000 Interface (Simplified circuit, only lines of interest are shown.)

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

### 20-Pin Cerdip (Q-20)



### 20-Pin Plastic DIP (N-20)



### 20-Lead SOL (R-20)

