

# Dual Ultrafast Voltage Comparator

# ADCMP565

#### **FEATURES**

300 ps propagation delay input to output
50 ps propagation delay dispersion
Differential ECL compatible outputs
Differential latch control
Robust input protection
Input common-mode range –2.0 V to +3.0 V
Input differential range ±5 V
Power supply sensitivity greater than 65 dB
200 ps minimum pulsewidth
5 GHz equivalent input rise time bandwidth
Typical output rise/fall of 160 ps
SPT 9689 replacement

#### **APPLICATIONS**

High speed instrumentation
Scope and logic analyzer front ends
Window comparators
High speed line receivers and signal restoration
Threshold detection
Peak detection
High speed triggers
Patient diagnostics
Disk drive read channel detection
Hand-held test instruments
Zero-crossing detectors
Clock drivers
Automatic test equipment

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

#### **GENERAL DESCRIPTION**

The ADCMP565 is an ultrafast voltage comparator fabricated on Analog Devices' proprietary XFCB process. The device features 300 ps propagation delay with less than 50 ps overdrive dispersion. Overdrive dispersion, a particularly important characteristic of high speed comparators, is a measure of the difference in propagation delay under differing overdrive conditions.

A fast, high precision differential input stage permits consistent propagation delay with a wide variety of signals in the common-mode range from  $-2.0\,\mathrm{V}$  to  $+3.0\,\mathrm{V}$ . Outputs are complementary digital signals fully compatible with ECL 10 K and 10 KH logic families. The outputs provide sufficient drive current to directly drive transmission lines terminated in 50  $\Omega$  to  $-2\,\mathrm{V}$ . A latch input is included, which permits tracking, track-and-hold, or sample-and-hold modes of operation.

The ADCMP565 is available in a 20-lead PLCC package.

## **TABLE OF CONTENTS**

| Specifications                              | 3 |
|---------------------------------------------|---|
| Absolute Maximum Ratings                    | 5 |
| Thermal Considerations                      | 5 |
| ESD Caution                                 | 5 |
| Pin Configuration and Function Descriptions | 6 |
| Timing Information                          | 8 |
| Application Information                     | 9 |
| Clock Timing Recovery                       | 9 |

| Optimizing High Speed Performance       | 9  |
|-----------------------------------------|----|
| Comparator Propagation Delay Dispersion | 9  |
| Comparator Hysteresis                   | 10 |
| Minimum Input Slew Rate Requirement     | 10 |
| Typical Application Circuits            | 11 |
| Typical Performance Characteristics     | 12 |
| Outline Dimensions                      | 14 |
| Ordering Guide                          | 14 |

#### **REVISION HISTORY**

Revision 0: Initial Version

## **SPECIFICATIONS**

Table 1. ADCMP565 ELECTRICAL CHARACTERISTICS ( $V_{CC}$  = +5.0 V,  $V_{EE}$  = -5.2 V,  $T_A$  = 25°C, unless otherwise noted.)

| Parameter                                                   | Symbol                                | Condition                                                                                                  | Min   | Тур  | Max   | Unit  |
|-------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| DC INPUT CHARACTERISTICS (See Note)                         |                                       |                                                                                                            |       |      |       |       |
| Input Common-Mode Range                                     | $V_{CM}$                              |                                                                                                            | -2.0  |      | +3.0  | V     |
| Input Differential Voltage                                  |                                       |                                                                                                            | -5    |      | +5    | V     |
| Input Offset Voltage                                        | Vos                                   |                                                                                                            | -6.0  | ±1.5 | +6.0  | mV    |
| Input Offset Voltage Channel Matching                       |                                       |                                                                                                            | -8    | +1   | +8    | mV    |
| Offset Voltage Tempco                                       | DVos/d <sub>T</sub>                   |                                                                                                            |       | 5.0  |       | μV/°C |
| Input Bias Current                                          | $I_{BC}$                              |                                                                                                            | -10.0 | +24  | +40.0 | μΑ    |
| Input Bias Current Tempco                                   |                                       |                                                                                                            |       | 17   |       | nA/°C |
| Input Offset Current                                        |                                       |                                                                                                            | -5.0  | ±0.5 | +5.0  | μΑ    |
| Input Capacitance                                           | C <sub>IN</sub>                       |                                                                                                            |       | 1.75 |       | pF    |
| Input Resistance, Differential Mode                         |                                       |                                                                                                            |       | 100  |       | kΩ    |
| Input Resistance, Common Mode                               |                                       |                                                                                                            |       | 600  |       | kΩ    |
| Open Loop Gain                                              |                                       |                                                                                                            |       | 60   |       | dB    |
| Common-Mode Rejection Ratio                                 | CMRR                                  | $V_{CM} = -2.0 \text{ V to } +3.0 \text{ V}$                                                               |       | 69   |       | dB    |
| Hysteresis                                                  |                                       |                                                                                                            |       | ±1.0 |       | mV    |
| LATCH ENABLE CHARACTERISTICS                                |                                       |                                                                                                            |       |      |       |       |
| Latch Enable Common-Mode Range                              | $V_{LCM}$                             |                                                                                                            | -2.0  |      | 0     | V     |
| Latch Enable Differential Input Voltage                     | $V_{LD}$                              |                                                                                                            | 0.4   |      | 2.0   | V     |
| Input High Current                                          |                                       | @ 0.0 V                                                                                                    | -10   | +6   | +10   | μΑ    |
| Input Low Current                                           |                                       | @ -2.0 V                                                                                                   | -10   | +6   | +10   | μΑ    |
| Latch Setup Time                                            | ts                                    | 250 mV overdrive                                                                                           |       | 50   |       | ps    |
| Latch to Output Delay                                       | t <sub>PLOH</sub> , t <sub>PLOL</sub> | 250 mV overdrive                                                                                           |       | 280  |       | ps    |
| Latch Pulse Width                                           | t <sub>PL</sub>                       | 250 mV overdrive                                                                                           |       | 150  |       | ps    |
| Latch Hold Time                                             | t <sub>H</sub>                        | 250 mV overdrive                                                                                           |       | 10   |       | ps    |
| OUTPUT CHARACTERISTICS                                      |                                       |                                                                                                            |       |      |       |       |
| Output Voltage—High Level                                   | V <sub>OH</sub>                       | ECL 50 Ω to −2.0 V                                                                                         | -1.08 |      | -0.81 | V     |
| Output Voltage—Low Level                                    | V <sub>OL</sub>                       | ECL 50 Ω to −2.0 V                                                                                         | -1.95 |      | -1.61 | V     |
| Rise Time                                                   | t <sub>R</sub>                        | 20% to 80%                                                                                                 |       | 160  |       | ps    |
| Fall Time                                                   | t <sub>F</sub>                        | 20% to 80%                                                                                                 |       | 145  |       | ps    |
| AC PERFORMANCE                                              |                                       |                                                                                                            |       |      |       |       |
| Propagation Delay                                           | t <sub>PD</sub>                       | 1 V overdrive                                                                                              |       | 310  |       | ps    |
| Propagation Delay                                           | t <sub>PD</sub>                       | 20 mV overdrive                                                                                            |       | 375  |       | ps    |
| Propagation Delay Tempco                                    |                                       |                                                                                                            |       | 0.5  |       | ps/°C |
| Prop Delay Skew—Rising Transition to Falling Transition     |                                       |                                                                                                            |       | ±10  |       | ps    |
| Within Device Propagation Delay Skew—<br>Channel to Channel |                                       |                                                                                                            |       | ±10  |       | ps    |
| Propagation Delay Dispersion vs.<br>Duty Cycle              |                                       | 1 MHz, 1 ns t <sub>R</sub> , t <sub>F</sub>                                                                |       | ±10  |       | ps    |
| Propagation Delay Dispersion vs. Overdrive                  |                                       | 50 mV to 1.5 V                                                                                             |       | 50   |       | ps    |
| Propagation Delay Dispersion vs. Overdrive                  |                                       | 20 mV to 1.5 V                                                                                             |       | 50   |       | ps    |
| Propagation Delay Dispersion vs.<br>Slew Rate               |                                       | 0 V to 1 V swing,<br>20% to 80%,                                                                           |       | 50   |       | ps    |
| Propagation Delay Dispersion vs.                            |                                       | 50 ps and 600 ps t <sub>R</sub> , t <sub>F</sub> 1 V swing,                                                |       | 5    |       | ps    |
| Common-Mode Voltage Equivalent Input Rise Time Bandwidth    | BW                                    | -1.5 V to 2.5 V <sub>CM</sub><br>0 V to 1 V swing,<br>20% to 80%,<br>50 ps t <sub>R</sub> , t <sub>F</sub> |       | 5000 |       | MHz   |

Pov 0 | Page 3 of 16

| Parameter                                | Symbol                        | Condition                                     | Min   | Тур  | Max   | Unit |
|------------------------------------------|-------------------------------|-----------------------------------------------|-------|------|-------|------|
| AC PERFORMANCE (continued)               |                               |                                               |       |      |       |      |
| Toggle Rate                              |                               | >50% output swing                             |       | 5    |       | Gbps |
| Minimum Pulse Width                      | PW                            | $\Delta t_{PD}$ from 10 ns to 200 ps < ±50 ps |       | 200  |       | ps   |
| Unit to Unit Propagation Delay Skew      |                               |                                               |       | ±10  |       | ps   |
| POWER SUPPLY                             |                               |                                               |       |      |       |      |
| Positive Supply Current                  | Iv <sub>cc</sub>              | @ +5.0 V                                      | 10    | 13   | 18    | mA   |
| Negative Supply Current                  | Iv <sub>EE</sub>              | @ -5.2 V                                      | 60    | 70   | 80    | mA   |
| Positive Supply Voltage                  | Vcc                           | Dual                                          | 4.75  | 5.0  | 5.25  | V    |
| Negative Supply Voltage                  | V <sub>EE</sub>               | Dual                                          | -4.96 | -5.2 | -5.45 | V    |
| Power Dissipation                        |                               | Dual, without load                            | 370   | 435  | 490   | mW   |
| Power Dissipation                        |                               | Dual, with load                               |       | 550  |       | mW   |
| Power Supply Sensitivity—V <sub>CC</sub> | PSS <sub>V<sub>CC</sub></sub> |                                               |       | 67   |       | dB   |
| Power Supply Sensitivity—V <sub>EE</sub> | $PSS_{V_{EE}}$                |                                               |       | 83   |       | dB   |

**NOTE:** Under no circumstances should the input voltages exceed the supply voltages.

### **ABSOLUTE MAXIMUM RATINGS**

Table 2. ADCMP565 Absolute Maximum Ratings

|                    | Parameter                                           | Rating                   |
|--------------------|-----------------------------------------------------|--------------------------|
| Supply<br>Voltages | Positive Supply Voltage<br>(V <sub>CC</sub> to GND) | -0.5 V to +6.0 V         |
|                    | Negative Supply Voltage<br>(V <sub>EE</sub> to GND) | -6.0 V to +0.5 V         |
|                    | Ground Voltage Differential                         | -0.5 V to +0.5 V         |
| Input<br>Voltages  | Input Common-Mode<br>Voltage                        | -3.0 V to +4.0 V         |
|                    | Differential Input Voltage                          | -7.0 V to +7.0 V         |
|                    | Input Voltage,<br>Latch Controls                    | V <sub>EE</sub> to 0.5 V |
| Output             | Output Current                                      | 30 mA                    |
| Temperature        | Operating Temperature,<br>Ambient                   | -40°C to +85°C           |
|                    | Operating Temperature,<br>Junction                  | 125°C                    |
|                    | Storage Temperature Range                           | −55°C to +125°C          |

Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL CONSIDERATIONS

The ADCMP565 20-lead PLCC package option has a  $\theta_{JA}$  (junction-to-ambient thermal resistance) of 89.4°C/W in still air.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. ADCMP565 Pin Configuration

Table 3. ADCMP565 Pin Description

| Pin No. | Mnemonic        | Function                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC              | No Connect. Leave pin unconnected.                                                                                                                                                                                                                                                                                                            |
| 2       | QA              | One of two complementary outputs for Channel A. QA will be at logic high if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in the compare mode). See the LEA description (Pin 5) for more information.                                                    |
| 3       | QA              | One of two complementary outputs for Channel A. $\overline{QA}$ will be at logic low if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in the compare mode). See the LEA description (Pin 5) for more information.                                        |
| 4       | GND             | Analog Ground                                                                                                                                                                                                                                                                                                                                 |
| 5       | LEA             | One of two complementary inputs for Channel A Latch Enable. In the compare mode (logic high), the output will track changes at the input of the comparator. In the latch mode (logic low), the output will reflect the input state just prior to the comparator's being placed in the latch mode. LEA must be driven in conjunction with LEA. |
| 6       | NC              | No Connect. Leave pin unconnected or attach to GND (internally connected to GND).                                                                                                                                                                                                                                                             |
| 7       | ĪĒĀ             | One of two complementary inputs for Channel A Latch Enable. In the compare mode (logic low), the output will track changes at the input of the comparator. In the latch mode (logic high), the output will reflect the input state just prior to the comparator's being placed in the latch mode. LEA must be driven in conjunction with LEA. |
| 8       | V <sub>EE</sub> | Negative Supply Terminal                                                                                                                                                                                                                                                                                                                      |
| 9       | -INA            | Inverting analog input of the differential input stage for Channel A. The inverting A input must be driver in conjunction with the noninverting A input.                                                                                                                                                                                      |
| 10      | +INA            | Noninverting analog input of the differential input stage for Channel A. The noninverting A input must be driven in conjunction with the inverting A input.                                                                                                                                                                                   |
| 11      | NC              | No Connect. Leave pin unconnected.                                                                                                                                                                                                                                                                                                            |
| 12      | +INB            | Noninverting analog input of the differential input stage for Channel B. The noninverting B input must be driven in conjunction with the inverting B input.                                                                                                                                                                                   |
| 13      | -INB            | Inverting analog input of the differential input stage for Channel B. The inverting B input must be driven in conjunction with the noninverting B input.                                                                                                                                                                                      |
| 14      | V <sub>CC</sub> | Positive Supply Terminal                                                                                                                                                                                                                                                                                                                      |
| 15      | LEB             | One of two complementary inputs for Channel B Latch Enable. In the compare mode (logic low), the output will track changes at the input of the comparator. In the latch mode (logic high), the output will reflect the input state just prior to the comparator's being placed in the latch mode. LEB must be driven in conjunction with LEB. |
| 16      | NC              | No Connect. Leave pin unconnected or attach to GND (internally connected to GND).                                                                                                                                                                                                                                                             |
| 17      | LEB             | One of two complementary inputs for Channel B Latch Enable. In the compare mode (logic high), the output will track changes at the input of the comparator. In the latch mode (logic low), the output will reflect the input state just prior to the comparator's being placed in the latch mode. LEB must be driven in conjunction with LEB. |

Pov. 0 | Page 6 of 16

| Pin No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                       |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18      | GND      | Analog Ground                                                                                                                                                                                                                                                                                                  |
| 19      | QB       | One of two complementary outputs for Channel B. $\overline{\text{QB}}$ will be at logic low if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in the compare mode). See the LEB description (Pin 17) for more information. |
| 20      | QB       | One of two complementary outputs for Channel B. QB will be at logic high if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in the compare mode). See the LEB description (Pin 17) for more information.                    |

### **TIMING INFORMATION**



Figure 3. System Timing Diagram

The timing diagram in Figure 3 shows the ADCMP565 compare and latch features. Table 4 describes the terms in the diagram.

**Table 4. Timing Descriptions** 

| Symbol                   | Timing                                  | Description                                                                                                                                                                   |
|--------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>PDH</sub>         | Input to output<br>high delay           | Propagation delay measured from<br>the time the input signal crosses<br>the reference (± the input offset<br>voltage) to the 50% point of an<br>output low-to-high transition |
| <b>t</b> <sub>PDL</sub>  | Input to output<br>low delay            | Propagation delay measured from<br>the time the input signal crosses<br>the reference (± the input offset<br>voltage) to the 50% point of an<br>output high-to-low transition |
| t <sub>PLOH</sub>        | Latch enable<br>to output high<br>delay | Propagation delay measured from<br>the 50% point of the Latch Enable<br>signal low-to-high transition to<br>the 50% point of an output low-<br>to-high transition             |
| <b>t</b> <sub>PLOL</sub> | Latch enable<br>to output low<br>delay  | Propagation delay measured from<br>the 50% point of the Latch Enable<br>signal low-to-high transition to<br>the 50% point of an output high-<br>to-low transition             |

| Symbol                 | Timing                                 | Description                                                                                                                                               |
|------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| tн                     | Minimum<br>hold time                   | Minimum time after the negative transition of the Latch Enable signal that the input signal must remain unchanged to be acquired and held at the outputs  |
| <b>t</b> <sub>PL</sub> | Minimum<br>latch enable<br>pulse width | Minimum time that the Latch<br>Enable signal must be high to<br>acquire an input signal change                                                            |
| <b>t</b> s             | Minimum<br>setup time                  | Minimum time before the negative transition of the Latch Enable signal that an input signal change must be present to be acquired and held at the outputs |
| t <sub>R</sub>         | Output rise time                       | Amount of time required to transition from a low to a high output as measured at the 20% and 80% points                                                   |
| t <sub>F</sub>         | Output fall time                       | Amount of time required to transition from a high to a low output as measured at the 20% and 80% points                                                   |
| V <sub>OD</sub>        | Voltage<br>overdrive                   | Difference between the differential input and reference input voltages                                                                                    |

Pay 0 | Page 9 of 16

#### APPLICATION INFORMATION

The ADCMP565 comparators are very high speed devices. Consequently, high speed design techniques must be employed to achieve the best performance. The most critical aspect of any ADCMP565 design is the use of a low impedance ground plane. A ground plane, as part of a multilayer board, is recommended for proper high speed performance. Using a continuous conductive plane over the surface of the circuit board can create this, allowing breaks in the plane only for necessary signal paths. The ground plane provides a low inductance ground, eliminating any potential differences at different ground points throughout the circuit board caused by ground bounce. A proper ground plane also minimizes the effects of stray capacitance on the circuit board.

It is also important to provide bypass capacitors for the power supply in a high speed application. A 1  $\mu F$  electrolytic bypass capacitor should be placed within 0.5 inches of each power supply pin to ground. These capacitors will reduce any potential voltage ripples from the power supply. In addition, a 10 nF ceramic capacitor should be placed as close as possible from the power supply pins on the ADCMP565 to ground. These capacitors act as a charge reservoir for the device during high frequency switching.

The LATCH ENABLE input is active low (latched). If the latching function is not used, the LATCH ENABLE input should be grounded (ground is an ECL logic high), and the complementary input, LATCH ENABLE, should be tied to -2.0 V. This will disable the latching function.

Occasionally, one of the two comparator stages within the ADCMP565 will not be used. The inputs of the unused comparator should not be allowed to float. The high internal gain may cause the output to oscillate (possibly affecting the comparator that is being used) unless the output is forced into a fixed state. This is easily accomplished by ensuring that the two inputs are at least one diode drop apart, while also appropriately connecting the LATCH ENABLE and LATCH ENABLE inputs as described above.

The best performance is achieved with the use of proper ECL terminations. The open emitter outputs of the ADCMP565 are designed to be terminated through 50  $\Omega$  resistors to -2.0 V, or any other equivalent ECL termination. If a -2.0 V supply is not available, an 82  $\Omega$  resistor to ground and a 130  $\Omega$  resistor to -5.2 V provide a suitable equivalent. If high speed ECL signals must be routed more than a centimeter, microstrip or stripline techniques may be required to ensure proper transition times and prevent output ringing.

#### **CLOCK TIMING RECOVERY**

Comparators are often used in digital systems to recover clock timing signals. High speed square waves transmitted over a distance, even tens of centimeters, can become distorted due to stray capacitance and inductance. Poor layout or improper termination can also cause reflections on the transmission line, further distorting the signal waveform. A high speed comparator can be used to recover the distorted waveform while maintaining a minimum of delay.

#### **OPTIMIZING HIGH SPEED PERFORMANCE**

As with any high speed comparator amplifier, proper design and layout techniques should be used to ensure optimal performance from the ADCMP565. The performance limits of high speed circuitry can easily be a result of stray capacitance, improper ground impedance, or other layout issues.

Minimizing resistance from source to the input is an important consideration in maximizing the high speed operation of the ADCMP565. Source resistance in combination with equivalent input capacitance could cause a lagged response at the input, thus delaying the output. The input capacitance of the ADCMP565 in combination with stray capacitance from an input pin to ground could result in several picofarads of equivalent capacitance. A combination of 3 k $\Omega$  source resistance and 5 pF of input capacitance yields a time constant of 15 ns, which is significantly slower than the sub 500 ps capability of the ADCMP565. Source impedances should be significantly less than 100  $\Omega$  for best performance.

Sockets should be avoided due to stray capacitance and inductance. If proper high speed techniques are used, the ADCMP565 should be free from oscillation when the comparator input signal passes through the switching threshold.

# COMPARATOR PROPAGATION DELAY DISPERSION

The ADCMP565 has been specifically designed to reduce propagation delay dispersion over an input overdrive range of 100 mV to 1 V. Propagation delay overdrive dispersion is the change in propagation delay that results from a change in the degree of overdrive (how far the switching point is exceeded by the input). The overall result is a higher degree of timing accuracy since the ADCMP565 is far less sensitive to input variations than most comparator designs.

Propagation delay dispersion is a specification that is important in critical timing applications such as ATE, bench instruments, and nuclear instrumentation. Overdrive dispersion is defined

as the variation in propagation delay as the input overdrive conditions are changed (Figure 4). For the ADCMP565, overdrive dispersion is typically 50 ps as the overdrive is changed from 100 mV to 1 V. This specification applies for both positive and negative overdrive since the ADCMP565 has equal delays for positive and negative going inputs.

The 50 ps propagation delay dispersion of the ADCMP565 offers considerable improvement of the 100 ps dispersion of other similar series comparators.



Figure 4. Propagation Delay Dispersion

#### **COMPARATOR HYSTERESIS**

The addition of hysteresis to a comparator is often useful in a noisy environment or where it is not desirable for the comparator to toggle between states when the input signal is at the switching threshold. The transfer function for a comparator with hysteresis is shown in Figure 5. If the input voltage approaches the threshold from the negative direction, the comparator will switch from a 0 to a 1 when the input crosses  $+V_{\rm H}/2$ . The new switching threshold becomes  $-V_{\rm H}/2$ . The comparator will remain in a 1 state until the threshold  $-V_{\rm H}/2$  is crossed coming from the positive direction. In this manner, noise centered on 0 V input will not cause the comparator to switch states unless it exceeds the region bounded by  $\pm V_{\rm H}/2$ .

Positive feedback from the output to the input is often used to produce hysteresis in a comparator (Figure 9). The major problem with this approach is that the amount of hysteresis varies with the output logic levels, resulting in a hysteresis that is not symmetrical around zero.

Another method to implement hysteresis is generated by introducing a differential voltage between the LATCH ENABLE and  $\overline{\text{LATCH ENABLE}}$  inputs (Figure 10). Hysteresis generated in this manner is independent of output swing and is symmetrical around zero. The variation of hysteresis with input voltage is shown in Figure 6.



Figure 5. Comparator Hysteresis Transfer Function



Figure 6. Comparator Hysteresis Transfer Function
Using Latch Enable Input

#### MINIMUM INPUT SLEW RATE REQUIREMENT

As for all high speed comparators, a minimum slew rate must be met to ensure that the device does not oscillate when the input crosses the threshold. This oscillation is due in part to the high input bandwidth of the comparator and the parasitics of the package. Analog Devices recommends a slew rate of 5 V/ $\mu$ s or faster to ensure a clean output transition. If slew rates less than 5 V/ $\mu$ s are used, then hysteresis should be added to reduce the oscillation.

#### **TYPICAL APPLICATION CIRCUITS**



Figure 7. High Speed Sampling Circuits

+V<sub>REF</sub>

ADCMP565

OUTPUTS

ALATCH
ENABLE
INPUTS

ALL RESISTORS 50Ω

Figure 8. High Speed Window Comparator

02820-0-008

02820-0-009



Figure 9. Hysteresis Using Positive Feedback



ALL RESISTORS 50 $\!\Omega$  unless otherwise noted

02820-0-010

Figure 10. Hysteresis Using Latch Enable Input



Figure 11. How to Interface an ECL Output to an Instrument with a 50  $\Omega$  to Ground Input

### TYPICAL PERFORMANCE CHARACTERISTICS

 $(V_{CC} = +5.0 \text{ V}, V_{EE} = -5.2 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ unless otherwise noted.})$ 



Figure 12. Input Bias Current vs. Input Voltage



Figure 13. Input Offset Voltage vs. Temperature



Figure 14. Rise Time vs. Temperature



Figure 15. Input Bias Current vs. Temperature



Figure 16. Hysteresis vs. ΔLatch



Figure 17. Fall Time vs. Temperature

rigare transmit vs. remperature



Figure 18. Propagation Delay vs. Temperature



Figure 19. Propagation Delay Error vs. Overdrive Voltage



Figure 20. Rise and Fall of Outputs vs. Time



Figure 21. Propagation Delay vs. Common-Mode Voltage



Figure 22. Propagation Delay Error vs. Pulsewidth

Pov. 0 | Pago 13 of 16

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-047AA
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 23. 20-Lead Plastic Leaded Chip Carrier [PLCC] (P-20) Dimensions shown in inches and (millimeters)

#### **ORDERING GUIDE**

| Model      | Temperature Range | Package Description | Package Option |
|------------|-------------------|---------------------|----------------|
| ADCMP565BP | –40°C to +85°C    | 20-Lead PLCC        | P-20           |

Notes

| ٨ | n | r  | M   | <b>P5</b> | 65 |
|---|---|----|-----|-----------|----|
| H | U | ı, | IVI | T:I       | กม |

**Notes** 

