

# **DDX-2102**

# All-Digital High Efficiency Power Amplifier

### **FEATURES**

- HIGH OUTPUT CAPABILITY
- DDX<sup>®</sup> Mono-Mode:
  - \* 1 x 130 W, 4Ω, < 10% THD
- DDX® Full-Bridge Mode:
  - \*  $2 \times 50 / 65 \text{ W}$ ,  $6\Omega / 8\Omega$ , < 10% THD
- Binary Half-Bridge Mode:
  - \* 4 x 32 W, 4Ω, < 10% THD
- SINGLE SUPPLY (+9V to +36V)
- MINI SURFACE MOUNT PACKAGE
- HIGH EFFICIENCY, > 90% @ 8Ω, 10%THD
- THERMAL OVERLOAD PROTECTION
- SHORT CIRCUIT PROTECTION

### **BENEFITS**

- COMPLETE SURFACE MOUNT DESIGN
- POWER SUPPLY SAVINGS

### **APPLICATIONS**

- DIGITAL POWERED SPEAKERS
- PC SOUND CARDS
- CAR AUDIO
- SURROUND SOUND SYSTEMS
- DIGITAL AUDIO COMPONENTS

### 1.0 GENERAL DESCRIPTION

The DDX-2102 power device is a monolithic, dual channel H-Bridge that can provide audio power up to 65 watts per channel @10%THD,  $8\Omega$  at very high efficiency.

The device contains a logic interface, integrated bridge drivers, high efficiency MOSFET output transistors and protection circuitry. It may be used in DDX® Mode as a dual bridge or reconfigured as a single bridge with double the output current capability. Alternatively, in Binary Mode, it may be configured as either a dual bridge or (at lower power output) a quad half-bridge or a combination of both types.

The benefits of the DDX® amplification system are: an all-digital design that eliminates the need for a digital to analog converter (DAC), and the high efficiency operation derived from the use of Apogee's patented damped ternary pulse width modulation (PWM). This approach provides an efficiency advantage over conventional PWM designs and more than three times the efficiency of Class A/B amplifiers with music input signal.



Figure 1. Block Diagram



## 1.1 Absolute Maximum Ratings [Note 1]

| SYMBOL           | PARAMETER                                                           | VALUE       | UNIT |
|------------------|---------------------------------------------------------------------|-------------|------|
| V <sub>CC</sub>  | Power supply voltage                                                | 40          | V    |
| $V_L$            | Input logic reference                                               | 5.5         | V    |
| P <sub>TOT</sub> | Power Dissipation, T <sub>heat-spreader</sub> = 25°C [See Figure 5] | 50          | W    |
| Tj               | Operating junction temperature range                                | 0 to +150   | °C   |
| T <sub>stg</sub> | Storage temperature range                                           | -40 to +150 | °C   |

Note 1 - Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# 1.2 Recommended Operating Conditions [Note 2]

| SYMBOL         | PARAMETER             | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------|-----|-----|------|------|
| $V_{CC}$       | Power supply voltage  | 9.0 |     | 36.0 | V    |
| $V_L$          | Input logic reference | 2.7 | 3.3 | 5.0  | V    |
| T <sub>A</sub> | Ambient Temperature   | 0   |     | 70   | °C   |

Note 2 - Performance not guaranteed beyond recommended operating conditions.

### 1.3 Thermal Data

| SYMBOL                 | PARAMETER                                        | MIN | TYP | MAX | UNIT |
|------------------------|--------------------------------------------------|-----|-----|-----|------|
| $\theta_{	extsf{J-C}}$ | Thermal resistance junction-case (heat spreader) |     | 1.1 | 2.5 | °C/W |
| T <sub>j-SD</sub>      | Thermal shut-down junction temperature           |     | 150 |     | °C   |
| T <sub>WARN</sub>      | Thermal warning temperature                      |     | 130 |     | °C   |
| T <sub>hSD</sub>       | Thermal shut-down hysteresis                     |     | 25  |     | °C   |

# **1.4 Electrical Characteristics.** [Refer to circuit in Figure 19] Unless otherwise specified, performance is measured using the DDX-8001/DDX-8229 processor family, $V_{CC}$ =32V, VL=3.3V, fsw=384kHz, $T_{C}$ =25°C, $R_{L}$ =8 $\Omega$ .

| SYMBOL                                             | PARAMETER CONDITIONS MIN 1           |                 |                                      |     |     | TYP  | MAX   | UNIT      |
|----------------------------------------------------|--------------------------------------|-----------------|--------------------------------------|-----|-----|------|-------|-----------|
|                                                    | FARAIVIETER                          | V <sub>cc</sub> | V <sub>CC</sub> THD+N R <sub>L</sub> |     |     | 1117 | IVIAA | ONII      |
| P <sub>O-DM</sub> (DDX <sup>®</sup> Mono Mode)     | Power Per Channel [Note 3][Note 4]   | 32V             | <10%                                 | 4Ω  | 130 |      |       | $W_{RMS}$ |
| [Figure 20]                                        | 1 Ower 1 et Chammer [Note 3][Note 4] | 32 V            | <1%                                  | 452 | 100 |      |       | VVRMS     |
| P <sub>O-DF</sub> (DDX <sup>®</sup> Full Bridge    |                                      |                 | <10%                                 |     | 65  |      |       |           |
| Mode)<br>[Figure 19]                               | Power Per Channel [Note 4]           | 32V             | <1%                                  | 8Ω  | 50  |      |       | $W_{RMS}$ |
| P <sub>O-DF</sub> (DDX <sup>®</sup><br>Full Bridge |                                      |                 | <10%                                 |     | 50  |      |       |           |
| Mode)<br>[Figure 19]                               | Power Per Channel [Note 4]           | 25V             | <1%                                  | 6Ω  | 38  |      |       | $W_{RMS}$ |
| P <sub>O-Bin</sub><br>(Binary Half-                |                                      |                 | <10%                                 |     | 32  |      |       |           |
| Bridge Mode) [Figure 21]                           | Power Per Channel [Note 4]           | 32V             | <1%                                  | 4Ω  | 25  |      |       | $W_{RMS}$ |

Note 3 – Maximum power limited to < 1 second

Note 4 - Power Output Limited by Minimum Current Limit



**1.4 Electrical Characteristics** (continued) [Refer to circuit in Figure 19] Unless otherwise specified, performance is measured using the DDX-8001/DDX-8229 processor family,  $V_{CC}$  =32V, VL=3.3V, fsw=384kHz,  $T_C$ =25°C,  $R_L$ =8 $\Omega$ .

| SYMBOL              | sured using the DDX-8001/DDX-8229 proces PARAMETER                | CONDITION                                    | MIN                 | TYP      | MAX                 | UNIT     |
|---------------------|-------------------------------------------------------------------|----------------------------------------------|---------------------|----------|---------------------|----------|
|                     | Total Harmonic Distortion + Noise,                                | Po = 1 Wrms                                  |                     | 0.09     |                     |          |
| THD+N               | [Note 5]                                                          | Po = 50 Wrms                                 |                     | 0.13     |                     | %        |
| SNR                 | Signal to Noise Ratio,<br>DDX <sup>®</sup> Mode                   | A-Weighted relative to full-                 |                     | 100      |                     | dB       |
| Onn                 | Signal to Noise Ratio,<br>Binary Half-Bridge Mode, [Note 5]       | scale                                        |                     | 92       |                     | <u> </u> |
|                     | Peak Efficiency, DDX <sup>®</sup> Mode                            | Po=2 x 50 W, 10% THD,<br>8Ω                  |                     | 90       |                     | %        |
| η                   | Peak Efficiency,<br>Binary Half-Bridge Mode                       | Po=4 x 25 W, 10% THD,<br>4Ω                  |                     | 87       |                     | /0       |
| I <sub>SC</sub>     | Speaker Output Short-Circuit Protection Limit per Bridge [Note 6] |                                              | 3.5                 | 6        | 8                   | Α        |
| R <sub>ds-on</sub>  | Power MOSFET output resistance                                    | I <sub>d</sub> =1A                           |                     | 200      | 270                 | mΩ       |
| gи                  | Power Nchannel R <sub>ds-on</sub> matching                        | $I_d = 1A$                                   | 95                  |          |                     | %        |
| g₽                  | Power Pchannel R <sub>ds-on</sub> matching                        | $I_d = 1A$                                   | 95                  |          |                     | %        |
| I <sub>dss</sub>    | Power Pchannel/Nchannel leakage                                   | V <sub>CC</sub> = 35 V                       |                     |          | 50                  | uA       |
| UVL                 | Under-voltage Lockout Threshold                                   |                                              |                     | 7        | 9                   | V        |
| I <sub>PD</sub>     | V <sub>CC</sub> supply current, Power-down                        | PWRDN = 0                                    |                     | 1        | 3                   | mA       |
| I <sub>CC-tri</sub> | V <sub>CC</sub> supply current, Tri-state                         | TRISTATE = 0                                 |                     | 22       |                     | mA       |
|                     | DDX® mode V <sub>CC</sub> supply current                          | 2-Channel switching at 384kHz.               |                     | 86       |                     | m A      |
| I <sub>CC</sub>     | Binary mode V <sub>CC</sub> supply current                        | 4-Channel switching at 384kHz.               |                     | 103      |                     | mA       |
| t <sub>on</sub>     | Turn-on delay time                                                | Resistive load                               |                     |          | 100                 | ns       |
| t <sub>off</sub>    | Turn-off delay time                                               | Resistive load                               |                     |          | 100                 | ns       |
| t <sub>r</sub>      | Rise time                                                         | Resistive load                               |                     |          | 25                  | ns       |
| t <sub>f</sub>      | Fall Time                                                         | Resistive load                               |                     |          | 25                  | ns       |
| V <sub>IL</sub>     | Low logic input voltage:<br>PWRDN, TRISTATE pins                  | $V_L = 2.7V$<br>$V_L = 3.3V$<br>$V_L = 5.0V$ | 0.7<br>0.8<br>0.85  |          | -                   | V        |
| V IL                | Low logic input voltage:<br>INLA, INLB, INRA, INRB pins           | $V_L = 2.7V$<br>$V_L = 3.3V$<br>$V_L = 5.0V$ | 1.05<br>1.35<br>2.2 |          |                     | <b>,</b> |
| $V_{IH}$            | High logic input voltage: PWRDN, TRISTATE pins                    | $V_L = 2.7V$<br>$V_L = 3.3V$<br>$V_L = 5.0V$ |                     |          | 1.5<br>1.7<br>1.85  | V        |
| <b>▼</b> IH         | High logic input voltage: INLA, INLB, INRA, INRB pins             | $V_L = 2.7V$<br>$V_L = 3.3V$<br>$V_L = 5.0V$ |                     |          | 1.65<br>1.95<br>2.8 | <b>v</b> |
| I <sub>fault</sub>  | Output Sink Current, FAULT,<br>TWARN pins                         | Fault Active                                 |                     | 1        |                     | mA       |
| P <sub>Wmin</sub>   | Minimum output pulse width                                        | No load                                      | 70                  | <u> </u> | 150                 | ns       |

Note 5 – Performance Characteristics obtained using a DDX-8001/DDX-8229 controller.

Note 6 – If used in single BTL (Mono Mode) configuration, the device may not be short-circuit protected.



### 1.5 Logic Truth Table

| TRISTATE | InxA | INxB | OUTPx | OUTNx | OUTPUT MODE |
|----------|------|------|-------|-------|-------------|
| 0        | Х    | X    | OFF   | OFF   | Hi-Z        |
| 1        | 0    | 0    | GND   | GND   | DAMPED      |
| 1        | 0    | 1    | GND   | VCC   | NEGATIVE    |
| 1        | 1    | 0    | VCC   | GND   | POSITIVE    |
| 1        | 1    | 1    | VCC   | VCC   | Not Used    |

# 2.0 DDX-2102 Pin Function Description:

## 2.1 PWM Inputs

|      | Pin No. | Description                |
|------|---------|----------------------------|
| INLA | 29      | Left A logic input signal  |
| INLB | 30      | Left B logic input signal  |
| INRA | 31      | Right A logic input signal |
| INRB | 32      | Right B logic input signal |

### 2.2 Control/Miscellaneous

| Pin Name        | Pin No. | Description                                                                              |
|-----------------|---------|------------------------------------------------------------------------------------------|
| PWRDN           | 25      | Power Down (0=Shutdown, 1= Normal).                                                      |
| TRI-STATE       | 26      | Tri-State (0=All MOSFETS Hi-Z, 1=Normal).                                                |
| FAULT [Note 7]  | 27      | Fault output indicator; Overcurrent, Overvoltage or Overtemperature (0=Fault, 1=Normal). |
| TWARN [Note 7]  | 28      | Thermal warning output (0=Warning T <sub>J</sub> >= 130°C, 1=Normal).                    |
| CONFIG [Note 8] | 24      | Configuration (0=Normal, 1=Parallel operation for mono).                                 |
| NC              | 18      | Do not connect.                                                                          |

Note 7: FAULT and TWARN outputs are open-drain

Note 8: Connect CONFIG Pin 24 to VREG1 Pins 21, 22 to implement single bridge (mono mode) operation for high current.

# 2.3 Power Outputs for DDX® Mode or Binary Full Bridge Mode [Note 9]

| Pin Name | Pin No. | Description                      |
|----------|---------|----------------------------------|
| OUTPL    | 16, 17  | Left output, positive reference  |
| OUTNL    | 10, 11  | Left output, negative reference  |
| OUTPR    | 8, 9    | Right output, positive reference |
| OUTNR    | 2, 3    | Right output, negative reference |

Note 9: DDX<sup>®</sup> outputs are bridged. The outputs OUTPx produce signals in phase with the input.

### 2.4 Power Outputs for Binary Half-Bridge Mode [Note 10]

| Pin Name | Pin No. | Description                    |
|----------|---------|--------------------------------|
| OUTNR    | 2, 3    | CH4 output, positive reference |
| OUTPR    | 8, 9    | CH3 output, positive reference |
| OUTNL    | 10, 11  | CH2 output, positive reference |
| OUTPL    | 16, 17  | CH1 output, positive reference |

Note 10: Half-Bridge Binary Mode outputs are NOT bridged. All outputs produce signals in phase with the input.



# 2.5 Power Supplies

| Pin Name              | Pin No.      | Description                                           |
|-----------------------|--------------|-------------------------------------------------------|
| VCC [1P, 1N, 2P, 2N]  | 4, 7, 12, 15 | Power                                                 |
| PGND [1P, 1N, 2P, 2N] | 5, 6, 13, 14 | Power grounds                                         |
| VREG1                 | 21, 22       | Internal regulator voltage requires bypass capacitor. |
| VREG2                 | 33, 34       | Internal regulator voltage requires bypass capacitor. |
| VSIG                  | 35, 36       | Signal Positive supply.                               |
| VL [Note 13]          | 23           | Logic reference voltage.                              |
| GNDREF                | 19           | Logic reference ground.                               |
| GNDS                  | 1            | Substrate ground.                                     |
| GNDR1                 | 20           | Internal regulator ground.                            |

Note 11: V<sub>L</sub> (Logic Reference Voltage) is recommended to be powered and stable prior to Vcc achieving > 7V to assure proper power up sequence. V<sub>L</sub> is recommended to remain powered and stable until after Vcc has decayed below 7V during power removal.



Figure 2 – Pin Connection Diagram.

NOTE: Pins numbers increase in the clockwise direction when looking at top of package.



### 3.0 DDX-2102 POWER DEVICE

The DDX-2102 Power Device is a dual channel H-Bridge that can deliver more than 65 watts per channel (<10%THD) of audio output power at very high efficiency. It converts both DDX<sup>®</sup> and binary-controlled PWM signals into audio power at the load. It includes a logic interface, integrated bridge drivers, high efficiency MOSFET outputs, and thermal and short circuit protection circuitry. In DDX<sup>®</sup> mode, two logic level signals per channel are used to control high-speed MOSFET switches to connect the speaker load to the input supply or to ground in a bridge configuration, according to Apogee's patented damped ternary PWM. In Binary Mode operation, both Full Bridge and Half Bridge Modes are supported. This device includes over-current and thermal protection as well as under-voltage lockout with automatic recovery. A thermal warning status is also provided.







Figure 4 - DDX-2102 Block Diagram, Binary Half-Bridge Mode

## 3.1 Logic Interface and Decode

The DDX-2102 power outputs are controlled using one or two logic level timing signals. In order to provide a proper logic interface, the  $V_L$  input must operate at the same voltage as the DDX<sup>®</sup> controller logic supply. VL (Logic Reference Voltage) is recommended to be powered and stable prior to Vcc achieving > 7V to assure proper power up sequence. VL is recommended to remain powered and stable until after Vcc has decayed below 7V during power removal.

### 3.2 Protection Circuitry

The DDX-2102 includes protection circuitry for over-current and thermal overload conditions. A thermal warning pin TWARN is activated low (open-drain MOSFET) when the IC temperature exceeds 130°C, in advance of the thermal shutdown protection. When a fault condition is detected (logical OR of over-current and thermal), an internal fault signal acts to immediately disable the output power MOSFETs, placing both H-bridges in a high impedance state. At the same time an open-drain MOSFET connected to the FAULT pin is switched on.

There are two possible modes subsequent to activating a fault. The first is a SHUTDOWN mode. With FAULT (pull-up resistor) and TRI-STATE pins independent, an activated fault will disable the device, signaling low at the FAULT output. The device may subsequently be reset to normal operation by toggling the TRI-STATE pin from High to Low to High using an external logic signal.

The second is an AUTOMATIC recovery mode. This is depicted in the application circuit in Figure 19. The FAULT and TRI-STATE pins are shorted together and connected to a time constant circuit comprising of  $R_T$  and  $C_T$ . An activated FAULT will force a reset on the TRI-STATE pin causing normal operation to resume following a delay determined by the time constant of the circuit. If the fault condition is still present, the circuit operation will continue repeating until the fault condition is removed.



An increase in the time constant of the circuit will produce a longer recovery interval. Care must be taken in the overall system design so as not to exceed the protection thresholds under normal operation.

#### 3.3 **Power Outputs**

The DDX-2102 power and output pins are duplicated to provide a low impedance path for the device's bridged outputs. All duplicate power, ground and output pins must be connected for proper operation. The PWRDN or TRI-STATE pins should be used to set all MOSFETS to the Hi-Z state during power-up until the logic power supply, V<sub>L</sub>, is settled.

# **Parallel Output/High Current Operation**

When using DDX<sup>®</sup> Mode output, the DDX-2102 outputs can be connected in parallel to increase the output current to a load. In this configuration the device can provide over 130W@4 $\Omega$  (see Figure 7). This mode is enabled with the CONFIG pin connected to VREG1 and the inputs combined INLA = INLB, INRA = INRB and outputs combined OUTLA = OUTLB, OUTRA = OUTRB.

#### 3.5 **ADDITIONAL INFORMATION**

#### 3.6 **Output Filter**

A passive two-pole low-pass filter is used on the DDX-2102 power outputs to reconstruct an analog signal. System performance can be significantly affected by the output filter design and choice of components. (See appnote: AN-15, Component Selection for DDX Amplifiers.) A filter design for  $6\Omega/8\Omega$  loads is shown in the Typical Application Circuit in Figure 19. Figure 20 shows a filter design for  $4\Omega$  loads. Figure 22 shows a filter for ½ bridge mode,  $4\Omega$  loads.

### 3.7 **Power Dissipation & Heat Sink Requirements**

The power dissipated within the device will depend primarily on the supply voltage, load impedance, and output modulation level.

The surface mount package of the DDX-2102 includes an exposed thermal slug on the top of the device to provide a direct thermal path from the integrated circuit to the heatsink. Careful consideration must be given to the overall thermal design. See Figure 5 for power derating.



Figure 5 – Power Derating Curve (Typical)

For additional thermal design

considerations, see: AN19, Power Device Thermal Calculator.

For additional design considerations with binary mode operation, see application note: AN-16, Applying the DDX-8000/DDX-8228 in Binary Mode.



Figure 6. Output Power vs. Supply Voltage for Stereo Bridge.

Figure 6 shows the full-scale output power (0dB FS digital input with unity amplifier gain) as a function of Power Supply Voltage for 4, 6, and 8 Ohm loads in either DDX® Mode or Binary Full Bridge Mode. Output power is constrained for higher impedance loads by the maximum voltage limit of the DDX-2102 IC and by the over-current protection limit for lower impedance loads. The minimum threshold for the over-current protection circuit is 3.5A (at 25 °C) but the typical threshold is 6A. Solid curves depict typical output power capability of each device. Dotted curves depict the output power capability constrained to the minimum current specification of the DDX-2102. The output power curves assume proper thermal management of the power device's internal dissipation. See Figure 5.

NOTE: Output power at 10% THD is approximately 30% higher.





Figure 7. Mono Bridge Output, DDX<sup>®</sup> Mode Only, Power vs Supply <1% THD.

Figure 7 depicts the mono mode output power as a function of power supply voltages for loads of 2, 3, and 4 Ohms. The same current limit observations from Figure 6 apply, except output current is 7A minimum, 12A typical in mono bridge configuration. Solid curves depict typical performance and dotted curves depict the minimum current limit for the DDX-2102. Again, the output power curves assume proper thermal management of the power device's internal dissipation.

NOTE: Output power at 10% THD is approximately 30% higher.





Figure 8. Half-Bridge Binary Mode Output Power vs Supply <1% THD (NOTE: Curves taken at f = 1 kHz and using a 330uF blocking capacitor.)

Figure 8 depicts the output power as a function of power supply voltages for loads of 4, 6, and 8 Ohms when the DDX-2102 is operated in a half-bridge Binary Mode. Solid curves depict typical performance and dotted curves depict the minimum current limit for the DDX-2102. Once again, the output power curves assume proper thermal management of the power device's internal dissipation.

NOTE: Output power at 10% THD is approximately 30% higher.



#### Typical Stereo Mode Performance Characteristics 3.8



using a DDX-8001 controller

using a DDX-8001 controller

# Typical Mono Mode Performance Characteristics: VCC = 32VDC, RL = $4\Omega$



Figure 11. THD+N vs. Output Power @ 1kHz

Figure 12. THD+N vs. Frequency, 1W



## 3.10 Typical Binary Half-Bridge Mode Performance Characteristics, $V_{cc}$ = 32 VDC, $R_L$ - $4\Omega$ .





Figure 13. THD+N vs. Output Power @ 1kHz

Figure 14. THD+N vs. Frequency, 1W

# 3.11 Typical DDX-Mode Performance Characteristics at VCC = 36V, $8\Omega$ Load, <1% THD+N.





Figure 15. Typical Efficiency vs. PowerEfficiency

Figure 16. Typical Frequency Response



Figure 17. Typical FFT @ -60 dB, using a DDX-8001 controller



# 4.0 APPLICATION REFERENCE DESIGNS.

Apogee can provide reference designs for most applications. Contact Apogee Technical Support for more information.



Figure 18 -. Example DDX<sup>®</sup> Layout (Stereo Mode)



# 4.1 STEREO MODE



Figure 19. DDX<sup>®</sup> Stereo Mode Audio Application Circuit

### 4.2 MONO MODE.



Figure 20. DDX<sup>®</sup> Mono Mode Audio Application Circuit



# 4.3 BINARY MODE, 2.1 CHANNEL



Figure 21 Binary Mode, 2.1 Channel Audio Application Circuit (See Note 12)

### 4.4 BINARY MODE, 4 CHANNEL.



Figure 22. Binary Mode, 4-Channel Audio Application Circuit (See Note 12)

Note 12: Channel mappings in Binary mode schematics apply to DDX-8229 PWM output channels.



### 5.0 PACKAGE INFORMATION

# 5.1 Package Outline Drawing

| DIM.  |       | mm   |       | inch  |       |       |
|-------|-------|------|-------|-------|-------|-------|
| Diw.  | MIN.  | TYP. | MAX.  | MIN.  | TYP.  | MAX.  |
| Α     | 2.15  |      | 2.47  | 0.084 |       | 0.097 |
| A2    | 2.15  |      | 2.40  | 0.084 |       | 0.094 |
| a1    | 0     |      | 0.075 | 0     |       | 0.003 |
| b     | 0.18  |      | 0.36  | 0.007 |       | 0.014 |
| С     | 0.23  |      | 0.32  | 0.009 |       | 0.012 |
| D (1) | 10.10 |      | 10.50 | 0.398 |       | 0.413 |
| E (1) | 7.4   |      | 7.6   | 0.291 |       | 0.299 |
| е     |       | 0.50 |       |       | 0.020 |       |
| e3    |       | 8.50 |       |       | 0.035 |       |
| F     |       | 2.3  |       |       | 0.090 |       |
| G     |       |      | 0.10  |       |       | 0.004 |
| G1    |       |      | 0.06  |       |       | 0.002 |
| Н     | 10.10 |      | 10.50 | 0.398 |       | 0.413 |
| h     |       |      | 0.40  |       |       | 0.016 |
| L     | 0.55  |      | 0.85  | 0.022 |       | 0.033 |
| М     |       | 4.3  |       |       | 0.169 |       |
| N     |       |      | 10° ( | (max) |       |       |
| 0     |       | 1.2  |       |       | 0.047 |       |
| Q     |       | 0.8  |       |       | 0.031 |       |
| S     |       | 2.9  |       |       | 0.114 |       |
| T     |       | 3.65 |       |       | 0.144 |       |
| U     |       | 1.0  |       |       | 0.039 |       |
| Х     | 4.10  |      | 4.70  | 0.161 |       | 0.185 |
| Υ     | 6.50  |      | 7.10  | 0.256 |       | 0.279 |

- (1) "D and E" do not include mold flash or protusions.

  Mold flash or protusions shall not exceed 0.15mm (0.006")
- No intrusion allowed inwards the leads.
   Is leash or bleeds on exposed die pad shall not exceed 0.4 mm per side

# OUTLINE AND MECHANICAL DATA



PowerSSO-36SU (slug-up)





# 5.2 Marking Configuration



Information furnished in this publication is believed to be accurate and reliable. However, Apogee Technology, Inc. assumes no responsibility for its use, or for any infringements of patents or other rights of third parties that may result from its use. Specifications in this publication are subject to change without notice. This publication supersedes and replaces all information previous supplied.

© Apogee Technology, Inc. All Rights Reserved

Specifications are subject to change without notice.