SCBS149D - JULY 1994 - REVISED MARCH 2004

- Members of the Texas Instruments Widebus™ Family
- State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V **Operation and Low-Static Power** Dissipation
- Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>)
- Support Unregulated Battery Operation Down to 2.7 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)  $<0.8 \text{ V at } V_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- **Bus-Hold Data Inputs Eliminate the Need** for External Pullup Resistors
- Ioff and Power-Up 3-State Support Hot Insertion
- Distributed V<sub>CC</sub> and GND Pin Configuration **Minimizes High-Speed Switching Noise**
- Flowthrough Architecture Optimizes **PCB Layout**
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- **ESD Protection Exceeds JESD 22** 
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)

### description/ordering information

'LVT16646 devices are transceivers and registers designed for low-voltage (3.3-V) V<sub>CC</sub> operation, but with the capability to provide a TTL interface to a 5-V system environment.

SN54LVT16646 . . . WD PACKAGE SN74LVT16646 . . . DGG OR DL PACKAGE (TOP VIEW)



These devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'LVT16646 devices.

### ORDERING INFORMATION

| TA             | T <sub>A</sub> PACKAGE <sup>†</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-------------------------------------|---------------|--------------------------|---------------------|
|                | 0000 01                             | Tube          | SN74LVT16646DL           | 1)/7/100/10         |
| -40°C to 85°C  | SSOP - DL                           | Tape and reel | SN74LVT16646DLR          | LVT16646            |
| At The         | TSSOP - DGG                         | Tape and reel | SN74LVT16646DGGR         | LVT16646            |
| -55°C to 125°C | CFP – WD                            | Tube          | SNJ54LVT16646WD          | SNJ54LVT16646WD     |

Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





lebus is a trademark of Texas Instruments

SCBS149D - JULY 1994 - REVISED MARCH 2004

### description/ordering information (continued)

Output-enable  $(\overline{OE})$  and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. The direction control (DIR) determines which bus receives data when  $\overline{OE}$  is low. In the isolation mode  $(\overline{OE}$  high), A data may be stored in one register and/or B data may be stored in the other register.

When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

These devices are fully specified for hot-insertion applications using  $I_{off}$  and power-up 3-state. The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### **FUNCTION TABLE**

|    |     | INP    | UTS        |     |     | DATA                     | \ I/Os                   |                                     |
|----|-----|--------|------------|-----|-----|--------------------------|--------------------------|-------------------------------------|
| ŌĒ | DIR | CLKAB  | CLKBA      | SAB | SBA | A1 THRU A8               | B1 THRU B8               | OPERATION OR FUNCTION               |
| Х  | Х   | 1      | Χ          | Х   | Χ   | Input                    | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> |
| Х  | X   | X      | $\uparrow$ | X   | Χ   | Unspecified <sup>†</sup> | Input                    | Store B, A unspecified <sup>†</sup> |
| Н  | Х   | 1      | <b>↑</b>   | Х   | Χ   | Input                    | Input                    | Store A and B data                  |
| Н  | X   | H or L | H or L     | X   | Χ   | Input disabled           | Input disabled           | Isolation, hold storage             |
| L  | L   | Х      | Χ          | Х   | L   | Output                   | Input                    | Real-time B data to A bus           |
| L  | L   | Χ      | H or L     | X   | Н   | Output                   | Input                    | Stored B data to A bus              |
| L  | Н   | Х      | Χ          | L   | Χ   | Input                    | Output                   | Real-time A data to B bus           |
| L  | Н   | H or L | Χ          | Н   | Χ   | Input                    | Output                   | Stored A data to B bus              |

<sup>†</sup> The data output functions may be enabled or disabled by various signals at  $\overline{\text{OE}}$  and DIR. Data input functions always are enabled; i.e., data at the bus pins are stored on every low-to-high transition of the clock inputs.



SCBS149D - JULY 1994 - REVISED MARCH 2004



Figure 1. Bus-Management Functions



## SN54LVT16646, SN74LVT16646 3.3-V ABT 16-BIT BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCBS149D - JULY 1994 - REVISED MARCH 2004

## logic diagram (positive logic)



SCBS149D - JULY 1994 - REVISED MARCH 2004

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V_CC $$                                                                                     |
|-------------------------------------------------------------------------------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1) –0.5 V to 7 V                                                    |
| Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> (see Note 1)0.5 V to 7 V |
| Current into any output in the low state, IO: SN54LVT16646                                                        |
| SN74LVT16646                                                                                                      |
| Current into any output in the high state, I <sub>O</sub> (see Note 2): SN54LVT16646                              |
| SN74LVT16646 64 mA                                                                                                |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                                                                       |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ )                                                                      |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package                                              |
| DL package 56°C/W                                                                                                 |
| Storage temperature range, T <sub>stq</sub> –65°C to 150°C                                                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This current flows only when the output is in the high state and  $V_O > V_{CC}$ .
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.

### recommended operating conditions (see Note 4)

|          |                                    |                 | SN54LV | T16646 | SN74LV | T16646 |      |
|----------|------------------------------------|-----------------|--------|--------|--------|--------|------|
|          |                                    |                 | MIN    | MAX    | MIN    | MAX    | UNIT |
| Vсс      | Supply voltage                     |                 | 2.7    | 3.6    | 2.7    | 3.6    | V    |
| $V_{IH}$ | High-level input voltage           |                 | 2      | FW     | 2      |        | V    |
| $V_{IL}$ | Low-level input voltage            |                 |        | 0.8    |        | 0.8    | V    |
| VI       | Input voltage                      |                 | . 4    | 5.5    |        | 5.5    | V    |
| ІОН      | High-level output current          |                 | Ć,     | -24    |        | -32    | mA   |
| loL      | Low-level output current           |                 | 200    | 48     |        | 64     | mA   |
| Δt/Δν    | Input transition rise or fall rate | Outputs enabled | B      | 10     |        | 10     | ns/V |
| TA       | Operating free-air temperature     | _               | -55    | 125    | -40    | 85     | °C   |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCBS149D - JULY 1994 - REVISED MARCH 2004

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                          | _                                                            | SNS                                                                                   | 54LVT16          | 646   | SN7              | '4LVT16 | 646   |                  |      |      |
|--------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------|-------|------------------|---------|-------|------------------|------|------|
| PARAMETER                |                                                              | EST CONDITIONS                                                                        |                  | MIN   | TYP <sup>†</sup> | MAX     | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
| VIK                      | $V_{CC} = 2.7 \text{ V},$                                    | $I_{I} = -18 \text{ mA}$                                                              |                  |       |                  | -1.2    |       |                  | -1.2 | V    |
|                          | $V_{CC} = MIN \text{ to } MAX^{\ddagger},$                   | $I_{OH} = -100  \mu A$                                                                |                  | VCC-C | ).2              |         | ACC-C | ).2              |      |      |
| V                        | $V_{CC} = 2.7 \text{ V},$                                    | $I_{OH} = -8 \text{ mA}$                                                              |                  | 2.4   |                  |         | 2.4   |                  |      | V    |
| VOH                      | W 2 W                                                        | $I_{OH} = -24 \text{ mA}$                                                             |                  | 2     |                  |         |       |                  |      | V    |
|                          | VCC = 3 V                                                    | $I_{OH} = -32 \text{ mA}$                                                             |                  |       |                  |         | 2     |                  |      |      |
|                          | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                       | $I_{OL} = 100 \mu\text{A}$                                                            |                  |       |                  | 0.2     |       |                  | 0.2  |      |
|                          | V <sub>CC</sub> = 2.7 V                                      | $I_{OL} = 24 \text{ mA}$                                                              |                  |       |                  | 0.5     |       |                  | 0.5  |      |
| V                        |                                                              | $I_{OL} = 16 \text{ mA}$                                                              |                  |       |                  | 0.4     |       |                  | 0.4  | V    |
| VOL                      | N 2 W                                                        | I <sub>OL</sub> = 32 mA                                                               |                  |       |                  | 0.5     |       |                  | 0.5  | V    |
|                          | VCC = 3 V                                                    | $I_{OL} = 48 \text{ mA}$                                                              |                  |       | 0.55             |         |       |                  |      |      |
|                          |                                                              | $I_{OL} = 64 \text{ mA}$                                                              |                  |       |                  | 3       |       |                  | 0.55 |      |
|                          | $V_{CC} = 3.6 \text{ V},$                                    | $V_I = V_{CC}$ or GND                                                                 | Control in mosts |       |                  | ±1      |       |                  | ±1   |      |
|                          | $V_{CC} = 0$ or MAX $^{\ddagger}$ ,                          | V <sub>I</sub> = 5.5 V                                                                | Control inputs   | 10    |                  | 10      | 10    |                  |      |      |
| lį                       | V <sub>CC</sub> = 3.6 V                                      | V <sub>I</sub> = 5.5 V                                                                |                  |       | 6                | 20      |       |                  | 20   | μА   |
|                          |                                                              | $V_I = V_{CC}$                                                                        | A or B ports§    |       | 5                |         | 5     |                  | 5    |      |
|                          |                                                              | V <sub>I</sub> = 0                                                                    |                  | 0     |                  | -10     |       |                  | -10  |      |
| I <sub>Off</sub>         | $V_{CC} = 0$ ,                                               | $V_I$ or $V_O = 0$ to 4.5                                                             | V                | 7     |                  |         |       |                  | ±100 | μΑ   |
|                          |                                                              | V <sub>I</sub> = 0.8 V                                                                | A ou D monto     | 75    |                  |         | 75    |                  |      | ^    |
| l <sub>l(hold)</sub>     | VCC = 3 V                                                    | V <sub>I</sub> = 2 V                                                                  | A or B ports     | -75   |                  |         | -75   |                  |      | μΑ   |
| lozh                     | $V_{CC} = 3.6 \text{ V},$                                    | V <sub>O</sub> = 3 V                                                                  |                  |       |                  | 1       |       |                  | 1    | μΑ   |
| lozL                     | $V_{CC} = 3.6 \text{ V},$                                    | $V_0 = 0.5 V$                                                                         |                  |       |                  | -1      |       |                  | -1   | μΑ   |
|                          |                                                              |                                                                                       | Outputs high     |       |                  | 0.12    |       |                  | 0.12 |      |
| ICC                      | $V_{CC} = 3.6 \text{ V},$<br>$V_{I} = V_{CC} \text{ or GND}$ | $I_{O} = 0$ ,                                                                         | Outputs low      |       |                  | 5       |       |                  | 5    | mA   |
|                          | 11 - 1CC or one                                              |                                                                                       | Outputs disabled |       |                  | 0.12    |       |                  | 0.12 |      |
| $\Delta I_{\mathbb{CC}}$ |                                                              | $_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$ – 0.6 V, ther inputs at $V_{CC}$ or GND |                  |       |                  | 0.2     |       |                  | 0.2  | mA   |
| Ci                       | V <sub>I</sub> = 3 V or 0                                    |                                                                                       |                  |       | 3.5              |         |       | 3.5              |      | pF   |
| C <sub>io</sub>          | $V_O = 3 V \text{ or } 0$                                    |                                                                                       |                  |       | 12               |         |       | 12               |      | pF   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>§</sup> Unused pins at V<sub>CC</sub> or GND

<sup>¶</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.

SCBS149D - JULY 1994 - REVISED MARCH 2004

## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                               |                                    |           |                   | SN54LVT16646 |       |       |                   | SN74LVT16646 |       |       |      |
|-------------------------------|------------------------------------|-----------|-------------------|--------------|-------|-------|-------------------|--------------|-------|-------|------|
|                               |                                    |           | V <sub>CC</sub> = |              | VCC = | 2.7 V | V <sub>CC</sub> = |              | VCC = | 2.7 V | UNIT |
|                               |                                    |           | MIN               | MAX          | MIN   | MAX   | MIN               | MAX          | MIN   | MAX   |      |
| fclock                        | Clock frequency                    |           |                   | 150          | N.    | 150   |                   | 150          |       | 150   | MHz  |
| t <sub>W</sub>                | Pulse duration, CLK high or low    |           | 3.3               |              | 3.3   |       | 3.3               |              | 3.3   |       | ns   |
|                               | Setup time,                        | Data high | 1.3               | É            | 1.4   |       | 1.3               |              | 1.4   |       |      |
| tsu A or B before CLk         | A or B before CLKAB↑ or CLKBA↑     | Data low  | 2.4               | 2            | 3     |       | 2.4               |              | 3     |       | ns   |
| Hold time, A or B after CLKAB | Hold time,                         | Data high | 0.5               | 0            | 0     |       | 0.5               |              | 0     | ·     | 20   |
|                               | A or B after CLKAB↑ or CLKBA↑ Data |           | 0.6               | Q.           | 0.5   |       | 0.5               |              | 0.5   |       | ns   |

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 2)

|                  |                 |                | SN54LVT16646      |     |                   |       | SN74LVT16646 |                     |     |                   |       |      |
|------------------|-----------------|----------------|-------------------|-----|-------------------|-------|--------------|---------------------|-----|-------------------|-------|------|
| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = |     | V <sub>CC</sub> = | 2.7 V |              | CC = 3.3<br>± 0.3 V | V   | V <sub>CC</sub> = | 2.7 V | UNIT |
|                  |                 |                | MIN               | MAX | MIN               | MAX   | MIN          | TYP <sup>†</sup>    | MAX | MIN               | MAX   |      |
| f <sub>max</sub> |                 |                | 150               |     |                   |       | 150          |                     |     |                   |       | MHz  |
| <sup>t</sup> PLH | CLKBA or        | A D            | 1.8               | 6   |                   | 6.9   | 1.8          | 3.8                 | 5.7 |                   | 6.7   |      |
| <sup>t</sup> PHL | CLKAB           | A or B         | 2.1               | 5.9 |                   | 6.6   | 2.1          | 3.9                 | 5.7 |                   | 6.5   | ns   |
| <sup>t</sup> PLH | A D             | D A            | 1.3               | 4.9 | 2                 | 5.6   | 1.3          | 3                   | 4.7 |                   | 5.4   |      |
| <sup>t</sup> PHL | A or B          | B or A         | 1                 | 4.8 | N.                | 5.8   | 1            | 3.1                 | 4.7 |                   | 5.6   | ns   |
| <sup>t</sup> PLH | SBA or SAB‡     |                | 1.4               | 6.4 | 200               | 7.4   | 1.4          | 4                   | 6.2 |                   | 7.2   |      |
| <sup>t</sup> PHL | SBA OF SAB+     | A or B         | 1.4               | 6.4 | 7./               | 7.4   | 1.4          | 4.3                 | 6.2 |                   | 7.2   | ns   |
| <sup>t</sup> PZH | ŌĒ              | A D            | 1                 | 5.7 |                   | 7.4   | 1            | 3                   | 5.4 |                   | 6.4   |      |
| <sup>t</sup> PZL | OE              | A or B         | 1                 | 6.5 |                   | 7.5   | 1            | 3.1                 | 5.6 |                   | 6.5   | ns   |
| <sup>t</sup> PHZ | <u>OE</u>       | A D            | 2.3               | 6.7 |                   | 7.1   | 2.3          | 4.6                 | 6.5 |                   | 6.9   |      |
| <sup>t</sup> PLZ | OE              | A or B         | 2.2               | 6   |                   | 6.5   | 2.2          | 4.5                 | 5.8 |                   | 5.9   | ns   |
| <sup>t</sup> PZH | DIR             | A or D         | 1                 | 5.9 |                   | 7.7   | 1            | 3.3                 | 5.7 |                   | 6.7   | 20   |
| tPZL             | אוט             | A or B         | 1.2               | 5.9 |                   | 7.3   | 1.2          | 3.5                 | 5.8 |                   | 6.7   | ns   |
| <sup>t</sup> PHZ | DIR             | A or B         | 1.7               | 7.3 |                   | 8.5   | 1.7          | 4.7                 | 7.2 |                   | 8.3   | 200  |
| <sup>t</sup> PLZ | DIK             | AUID           | 1.5               | 7.8 |                   | 7.4   | 1.5          | 4.9                 | 6.6 |                   | 7.2   | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



<sup>&</sup>lt;sup>‡</sup> These parameters are measured with the internal output state of the storage register opposite to that of the bus input.

SCBS149D - JULY 1994 - REVISED MARCH 2004

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O} = 50 \,\Omega$ ,  $t_{r} \leq 2.5 \,\text{ns}$ ,  $t_{f} \leq 2.5 \,\text{ns}$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms





### PACKAGE OPTION ADDENDUM

30-Mar-2005

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins I | Package<br>Qty | Eco Plan (2)      | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|------------|-----------------|--------------------|--------|----------------|-------------------|------------------|------------------------------|
| SN74LVT16646DGGR | ACTIVE     | TSSOP           | DGG                | 56     | 2000           | Pb-Free<br>(RoHS) | CU NIPDAU        | Level-1-250C-UNLIM           |
| SN74LVT16646DL   | ACTIVE     | SSOP            | DL                 | 56     | 20             | TBD               | CU NIPDAU        | Level-1-235C-UNLIM           |
| SN74LVT16646DLR  | NRND       | SSOP            | DL                 | 56     | 1000           | TBD               | CU NIPDAU        | Level-1-235C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### DL (R-PDSO-G\*\*)

### **48 PINS SHOWN**

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

## DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265