June 1989 ## **DM54L95 4-Bit Parallel Access Shift Registers** #### **General Description** These 4-bit registers feature parallel and serial inputs, parallel output, mode control, and two clock inputs. The registers have three modes of operation. Parallel (broadside) load Shift right (the direction QA toward QD) Shift left (the direction Q<sub>D</sub> toward Q<sub>A</sub>) Parallel loading is accomplished by applying the four bits of data and taking the mode control input high. The data is loaded into the associated flip-flops and appears at the outputs after the high-to-low transition of the clock-2 input. During loading, the entry of serial data is inhibited. Shift right is accomplished on the high-to-low transition of clock 1 when the mode control is low; shift left is accomplished on the high-to-low transition of clock 2 when the mode control is high by connecting the output of each flipflop to the parallel input of the previous flip-flop (QD to input C, etc.) and serial data is entered at input D. The clock input may be applied simultaneously to clock 1 and clock 2 if both modes can be clocked from the same source. Changes at the mode control input should normally be made while both clock inputs are low; however, conditions described in the last three lines of the truth table will also ensure that register contents are protected. #### **Features** - Typical maximum clock frequency 14 MHz - Typical power dissipation mW #### **Connection Diagram** Order Number DM54L95J or DM54L95W See NS Package Number J14A or W14B #### TL/F/6638- ### **Function Table** | Inputs | | | | | | Outputs | | | | | | |--------------|--------|--------------|---------|------------------|------------------|-----------------|-------|-----------------|-----------------|-----------------|-----------------| | Mode | Clocks | | Serial | Parallel | | | $Q_A$ | Q <sub>B</sub> | Qc | $Q_D$ | | | Control | 2 (L) | 1 (R) | Joernan | Α | В | С | D | QД | αB | Q.C | ~υ | | Н | Н | Х | Х | Х | Х | Χ | Х | Q <sub>AO</sub> | Q <sub>BO</sub> | Q <sub>CO</sub> | $Q_{DO}$ | | Н | ↓ | X | Х | а | b | С | d | a | b | C | d | | Н | ↓ | X | Х | Q <sub>B</sub> † | Q <sub>C</sub> † | $Q_D^{\dagger}$ | d | Q <sub>Bn</sub> | $Q_{Cn}$ | $Q_{Dn}$ | d | | L | L | Н | Х | X | X | X | Χ | Q <sub>AO</sub> | Q <sub>BO</sub> | QCO | QDO | | L | X | $\downarrow$ | Н | Х | X | X | Χ | H | Q <sub>An</sub> | Q <sub>Bn</sub> | QCn | | L | X | $\downarrow$ | L | Х | Χ | Χ | Χ | L | Q <sub>An</sub> | Q <sub>Bn</sub> | Q <sub>Cn</sub> | | 1 | L | Ĺ | Х | Х | Χ | X | X | QAO | Q <sub>Bn</sub> | Qco | QDO | | $\downarrow$ | L | L | X | Х | X | X | X | QAO | QBO | Qco | $Q_{DO}$ | | $\downarrow$ | L | Н | Х | X | X | X | X | QAO | Q <sub>BO</sub> | $Q_{CO}$ | $Q_{DO}$ | | <b>1</b> | Н | L | X | X | X | X | X | QAO | $Q_{BO}$ | QCO | $Q_{DO}$ | | 1 | Н | Н | X | X | X | Χ | X | Q <sub>AO</sub> | $Q_{BO}$ | $Q_{CO}$ | $Q_{DO}$ | †Shifting left requires external connection of QB to A, QC to B, QD to C. Serial data is entered at input D. H = High Level (Steady State), L = Low Level (Steady State), X = Don't Care (Any input, including transitions). Transition from high to low level. Transition from low to high level. By C, C, D, Tespectively. $Q_{AO}$ , $Q_{BO}$ , $Q_{CO}$ , $Q_{DO}$ = The level of $Q_A$ , $Q_B$ , $Q_C$ , or $Q_D$ , respectively, before the indicated steady state input conditions were established. $Q_{An}$ , $Q_{Bn}$ , $Q_{Cn}$ , $Q_{Dn}$ = The level of $Q_{An}$ , $Q_{Bn}$ , $Q_{Cn}$ , or $Q_{Dn}$ , respectively, before the most recent $\downarrow$ transition of the clock. #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 8V Input Voltage 5.5V Operating Free Air Temperature Range DM54L -55°C to +125°C DM54L -55°C to +125°C Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Recommended Operating Conditions** | Symbol | Parameter | | Units | | | | |---------------------|---------------------------------------------|---------|-------|------|-------|----| | Cymbol | T didileter | Min | Nom | Max | Oille | | | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | ٧ | | $V_{IH}$ | High Level Input Voltage | | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.7 | V | | ГОН | High Level Output Current | | | -0.2 | mA | | | loL | Low Level Output Current | | | 2 | mA | | | f <sub>CLK</sub> | Clock Frequency (Note 1) | 0 | | 6 | MHz | | | t <sub>W(CLK)</sub> | Pulse Width of Clock (Note 1) | 90 | | | ns | | | t <sub>SU</sub> | Data Setup Time (Note 1) | | 50 | | | ns | | t <sub>EN</sub> | Time to Enable | Clock 1 | 120 | | | ns | | | Clock (Note 1) | Clock 2 | 100 | | | ns | | t <sub>H</sub> | Data Hold Time (Note 1) | | 0 | | | ns | | t <sub>IN</sub> | Time to Inhibit Clock 1 or Clock 2 (Note 1) | | 0 | | | ns | | T <sub>A</sub> | Free Air Operating Temperature | | -55 | | 125 | °C | Note 1: $T_A = 25^{\circ}C$ and $V_{CC} = 5V$ . ### **Electrical Characteristics** over recommended operating free air temperature (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |-----------------|--------------------------------------------------|-----------------------------------------------------------|--------|-----|-----------------|-------|-------| | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{CC} = Min, I_{OH} = Max$ $V_{IL} = Max, V_{IH} = Min$ | | 2.4 | 3.1 | | ٧ | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{CC} = Min, I_{OL} = Max$ $V_{IL} = Max, V_{IH} = Min$ | | | 0.13 | 0.3 | ٧ | | lı | I <sub>I</sub> Input Current @ Max Input Voltage | $V_{CC} = Max$ $V_{I} = 5.5V$ | Mode | | | 0.2 | mA | | | | | Others | | | 0.1 | | | l <sub>IH</sub> | I <sub>IH</sub> High Level Input Current | $V_{CC} = Max$ $V_{I} = 2.4V$ | Mode | | | 20 | μΑ | | | | | Others | | | 10 | | | I <sub>IL</sub> | I <sub>IL</sub> Low Level Input<br>Current | V <sub>CC</sub> = Max | Mode | | | -0.36 | - mA | | | | $V_I = 0.3V$ | Others | | | -0.18 | | | los | Short Circuit<br>Output Current | V <sub>CC</sub> = Max<br>(Note 2) | | -3 | | -15 | mA | | Icc | Supply Current | V <sub>CC</sub> = Max (Note 3) | | | 4.8 | 8 | mA | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A 25^{\circ}C$ Note 2: Not more than one output should be shorted at a time. Note 3: I<sub>CC</sub> is measured with all outputs and serial input open; A, B, C, and D inputs grounded; mode control at 4.5V; and a momentary 3V, then ground, applied to both clock inputs. # $\textbf{Switching Characteristics} \text{ at V}_{CC} = 5 \text{V and T}_{A} \text{ 25°C (See Section 1 for Test Waveforms and Output Load)}$ | 0 | Downwater | From (Input) | $R_L = 4\Omega$ | Unite | | | |------------------|----------------------------------------------------|--------------------|-----------------|-------|-------|--| | Symbol | Parameter | To (Output) | Min | Max | Units | | | f <sub>MAX</sub> | Maximum Clock Frequency | | 6 | | MHz | | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Output | | 90 | ns | | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Output | | 90 | ns | | ## **Logic Diagram** TL/F/6638-2 ## Physical Dimensions inches (millimeters) 14-Lead Ceramic Dual-In-Line Package (J) Order Number DM54L95J NS Package Number J14A ### Physical Dimensions inches (millimeters) (Continued) 14-Lead Ceramic Flat Package (W) Order Number DM54L95W NS Package Number W14B #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408