

# National Semiconductor

May 1988

# DP8392A/NS32492A Coaxial Transceiver Interface

## **General Description**

The DP8392A Coaxial Transceiver Interface (CTI) is a coaxial cable line driver/receiver for Ethernet/Thin Ethernet (Cheapernet) type local area networks. The CTI is connected between the coaxial cable and the Data Terminal Equipment (DTE). In Ethernet applications the transceiver is usually mounted within a dedicated enclosure and is connected to the DTE via a transceiver cable. In Cheapernet applications, the CTI is typically located within the DTE and connects to the DTE through isolation transformers only. The CTI consists of a Receiver, Transmitter, Collision Detector, and a Jabber Timer. The Transmitter connects directly to a 50 ohm coaxial cable where it is used to drive the coax when transmitting. During transmission, a jabber timer is initiated to disable the CTI transmitter in the event of a longer than legal length data packet. Collision Detection circuitry monitors the signals on the coax to determine the presence of colliding packets and signals the DTE in the event of a collision.

The CTI is part of a three chip set that implements the complete IEEE 802.3 compatible network node electronics as shown below. The other two chips are the DP8391 Serial Network Interface (SNI) and the DP8390 Network Interface Controller (NIC).

The SNI provides the Manchester encoding and decoding functions; whereas the NIC handles the Media Access Protocol and the buffer management tasks. Isolation between the CTI and the SNI is an IEEE 802.3 requirement that can be easily satisfied on signal lines using a set of pulse transformers that come in a standard DIP. However, the power isolation for the CTI is done by DC-to-DC conversion through a power transformer.

#### **Features**

- Compatible with Ethernet II, IEEE 802.3 10Base5 and 10Base2 (Cheapernet)
- Integrates all transceiver electronics except signal & power isolation
- Innovative design minimizes external component count
- Jabber timer function integrated on chip
- Externally selectable CD Heartbeat allows operation with IEEE 802.3 compatible repeaters
- Precision circuitry implements receive mode collision detection
- Squelch circuitry at all inputs rejects noise
- Designed for rigorous reliability requirements of IEEE 802.3
- Standard Outline 16-pin DIP uses a special leadframe that significantly reduces the operating die temperature

#### **Table of Contents**

- 1.0 System Diagram
- 2.0 Block Diagram
- 3.0 Functional Description
- 3.1 Receiver and Squelch
- 3.2 Transmitter and Squelch
- 3.3 Collision and Heartbeat
- 3.4 Jabber Timer
- 4.0 Connection Diagram
- 5.0 Pin Descriptions
- 6.0 Absolute Maximum Ratings
- 7.0 Electrical Characteristics
- 8.0 Switching Characteristics
- 9.0 Timing and Load Diagram
- 10.0 Physical Dimensions

# 1.0 System Diagram



IEEE 802.3 Compatible Ethernet/Cheapernet Local Area Network Chip Set

© 1995 National Semiconductor Corporation TL/F/740

RRD-B30M105/Printed in U. S. A.



### 2.0 Block Diagram



FIGURE 1. DP8392A Block Diagram

TL/F/7405-2

### 3.0 Functional Description

The CTI consists of four main logical blocks:

- a) the Receiver receives data from the coax and sends it to the DTE
- b) the Transmitter accepts data from the DTE and transmits it onto the coax
- c) the Collision Detect circuitry indicates to the DTE any collision on the  $\ensuremath{\text{coax}}$
- d) the Jabber Timer disables the Transmitter in case of longer than legal length packets

#### **3.1 RECEIVER FUNCTIONS**

The Receiver includes an input buffer, a cable equalizer, a 4-pole Bessel low pass filter, a squelch circuit, and a differential line driver

The buffer provides high input impedance and low input capacitance to minimize loading and reflections on the coax.

The equalizer is a high pass filter which compensates for the low pass effect of the cable. The composite result of the maximum length cable and the equalizer is a flatband response at the signal frequencies to minimize jitter.

The 4-pole Bessel low pass filter extracts the average DC level on the coax, which is used by both the Receiver squelch and the collision detection circuits.

The Receiver squelch circuit prevents noise on the coax from falsely triggering the Receiver in the absence of the signal. At the beginning of the packet, the Receiver turns on when the DC level from the low pass filter is lower than the DC squelch threshold. However, at the end of the packet, a quick Receiver turn off is needed to reject dribble bits. This is accomplished by an AC timing circuit that reacts to high level signals of greater than typically 200 ns in duration. The

Receiver then stays off only if within about 1  $\mu$ s, the DC level from the low pass filter rises above the DC squelch threshold. *Figure 2* illustrates the Receiver timing.

The differential line driver provides ECL compatible signals to the DTE with typically 3 ns rise and fall times. In its idle state, its outputs go to differential zero to prevent DC standing current in the isolation transformer.

#### 3.2 TRANSMITTER FUNCTIONS

The Transmitter has a differential input and an open collector output current driver. The differential input common mode voltage is established by the CTI and should not be altered by external circuitry. The transformer coupling of  $\mathsf{TX} \pm \mathsf{will}$  satisfy this condition. The driver meets all IEEE 802.3/Ethernet Specifications for signal levels. Controlled rise and fall times (25 ns V ±5 ns) minimize the higher harmonic components. The rise and fall times are matched to minimize jitter. The drive current levels of the DP8392A meet the tighter recommended limits of IEEE 802.3 and are set by a built-in bandgap reference and an external 1% resistor. An on chip isolation diode is provided to reduce the Transmitter's coax load capacitance. For Ethernet compatible applications, an external isolation diode (see Figure 4) may be added to further reduce coax load capacitance. In Cheapernet compatible applications the external diode is not required as the coax capacitive loading specifications are relaxed.

The Transmitter squelch circuit rejects signals with pulse widths less than typically 20 ns (negative going), or with levels less than -175 mV. The Transmitter turns off at the end of the packet if the signal stays higher than -175 mV for more than approximately 300 ns. *Figure 3* illustrates the Transmitter timing.

### 3.0 Functional Description (Continued)

#### 3.3 COLLISION FUNCTIONS

The collision circuitry consists of two buffers, two 4-pole Bessel low pass filters (section 3.1), a comparator, a heart-beat generator, a 10 MHz oscillator, and a differential line driver.

Two identical buffers and 4-pole Bessel low pass filters extract the DC level on the center conductor (data) and the shield (sense) of the coax. These levels are monitored by the comparator. If the data level is more negative than the sense level by at least the collision threshold (Vth), the collision output is enabled.

At the end of every transmission, the heartbeat generator creates a pseudo collision for a short time to ensure that the collision circuitry is properly functioning. This burst on collision output occurs typically 1.1  $\mu s$  after the transmission, and has a duration of about 1  $\mu s$ . This function can be disabled externally with the HBE (Heartbeat Enable) pin to allow operation with repeaters.

The 10 MHz oscillator generates the signal for the collision and heartbeat functions. It is also used as the timebase for all the jabber functions. It does not require any external components

The collision differential line driver transfers the 10 MHz signal to the CD $\pm$  pair in the event of collision, jabber, or heartbeat conditions. This line driver also features zero differential idle state.

#### 3.4 JABBER FUNCTIONS

The Jabber Timer monitors the Transmitter and inhibits transmission if the Transmitter is active for longer than 20 ms (fault). It also enables the collision output for the fault duration. After the fault is removed, The Jabber Timer waits for about 500 ms (unjab time) before re-enabling the Transmitter. The transmit input must stay inactive during the unjab time





| 5.0 Pin Descriptions |             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|----------------------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin No.              | Name        | 1/0 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 1<br>2               | CD+*<br>CD- | 0   | Collision Output. Balanced differential line driver outputs from the collision detect circuitry. The 10 MHz signal from the internal oscillator is transferred to these outputs in the event of collision, excessive transmission (jabber), or during CD Heartbeat condition. These outputs are open emitters; pulldown resistors to VEE are required. When operating into a $78\Omega$ transmission line, these resistors should be $500\Omega$ . In Cheapernet applications, where the $78\Omega$ drop cable is not used, higher resistor values (up to 1.5k) may be used to save power. |  |  |  |  |  |
| 3<br>6               | RX+*<br>RX- | 0   | <b>Receive Output.</b> Balanced differential line driver outputs from the Receiver. These outputs also require $500\Omega$ pulldown resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 7<br>8               | TX+*<br>TX- | I   | Transmit Input. Balanced differential line receiver inputs to the Transmitter. The common mode voltage for these inputs is determined internally and must not be externally established. Signals meeting Transmitter squelch requirements are waveshaped and output at TXO.                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 9                    | HBE         | I   | Heartbeat Enable. This input enables CD Heartbeat when grounded, disables it when connected to VEE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 11<br>12             | RR+<br>RR-  | I   | External Resistor. A fixed 1k 1% resistor connected between these pins establishes internal operating currents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 14                   | RXI         | I   | <b>Receive Input.</b> Connects directly to the coaxial cable. Signals meeting Receiver squelch requirements are equalized for inter-symbol distortion, amplified, and outputted at RX $\pm$ .                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 15                   | TXO         | 0   | Transmit Output. Connects either directly (Cheapernet) or via an isolation diode (Ethernet) to the coaxial cable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 16                   | CDS         | I   | Collision Detect Sense. Ground sense connection for the collision detect circuit.  This pin should be connected separately to the shield to avoid ground drops from altering the receive mode collision threshold.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 10                   | GND         |     | Positive Supply Pin. A 0.1 $\mu$ F ceramic decoupling capacitor must be connected across GND and VEE as close to the device as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 4<br>5<br>13         | VEE         |     | Negative Supply Pins. In order to make full use of the 3.5W power dissipation capability of this package, these pins should be connected to a large metal frame area on the PC board. Doing this will reduce the operating die temperature of the device thereby increasing the long term reliability.                                                                                                                                                                                                                                                                                     |  |  |  |  |  |

<sup>\*</sup> IEEE names for CD  $\pm$  = CI  $\pm$  , RX  $\pm$  = DI  $\pm$  , TX  $\pm$  = DO  $\pm$ 

## 5.1 P.C. BOARD LAYOUT

The DP8392A package is uniquely designed to ensure that the device meets the 1 million hour Mean Time Between Failure (MTBF) requirement of the IEEE 802.3 standard. In order to fully utilize this heat dissipation design, the three

V<sub>EE</sub> pins are to be connected to a copper plane which should be included in the printed circuit board layout. Refer to National Semiconductor application note AN-442 (Ethernet/Cheapernet Physical Layer Made Easy) for complete board layout instructions.

### **6.0 Absolute Maximum Ratings** (Note 1)

Supply Voltage (V<sub>EE</sub>) -12V
Package Power Rating at 25°C 3.5 Watts\*
(PC Board Mounted) See Section 5

Derate linearly at the rate of 28.6 mW/°C

 $\begin{array}{ll} \mbox{Input Voltage} & \mbox{0 to } -12\mbox{V} \\ \mbox{Storage Temperature} & -65\mbox{° to } 150\mbox{°C} \end{array}$ 

Lead Temp. (Soldering, 10 seconds)

\*For actual power dissipation of the device please refer to section 7.0.

# **Recommended Operating Conditions**

Supply Voltage (V<sub>EE</sub>)  $$-9v~\pm5\%$$  Ambient Temperature  $$0^{\circ}$$  to  $70^{\circ}\text{C}$ 

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

# 7.0 Electrical Characteristics $V_{EE} = -9V~\pm5\%, T_A = 0^{\circ}$ to $70^{\circ}C$ (Notes 2 & 3)

260°C

| Symbol           | Parameter                                              | Min         | Тур   | Max              | Units |
|------------------|--------------------------------------------------------|-------------|-------|------------------|-------|
| I <sub>EE1</sub> | Supply current out of VEE pin—non transmitting         |             | -85   | -130             | mA    |
| I <sub>EE2</sub> | Supply current out of V <sub>EE</sub> pin—transmitting |             | -125  | -180             | mA    |
| I <sub>RXI</sub> | Receive input bias current (RXI)                       | -2          |       | + 25             | μΑ    |
| I <sub>TDC</sub> | Transmit output dc current level (TXO)                 | 37          | 41    | 45               | mA    |
| I <sub>TAC</sub> | Transmit output ac current level (TXO)                 | ±28         |       | I <sub>TDC</sub> | mA    |
| V <sub>CD</sub>  | Collision threshold (Receive mode)                     | -1.45       | -1.53 | -1.58            | V     |
| V <sub>OD</sub>  | Differential output voltage (RX $\pm$ , CD $\pm$ )     | ± 550       |       | ±1200            | mV    |
| V <sub>OC</sub>  | Common mode output voltage (RX±, CD±)                  | -1.5        | -2.0  | -2.5             | V     |
| V <sub>OB</sub>  | Diff. output voltage imbalance (RX $\pm$ , CD $\pm$ )  |             |       | ±40              | mV    |
| V <sub>TS</sub>  | Transmitter squelch threshold (TX $\pm$ )              | <b>-175</b> | -225  | -300             | mV    |
| C <sub>X</sub>   | Input capacitance (RXI)                                |             | 1.2   |                  | pF    |
| R <sub>RXI</sub> | Shunt resistance—non transmitting (RXI)                | 100         |       |                  | ΚΩ    |
| R <sub>TXO</sub> | Shunt resistance—transmitting (TXO)                    |             | 10    |                  | KΩ    |

# **8.0 Switching Characteristics** $V_{EE} = -9V \pm 5\%$ , $T_A = 0^{\circ}$ to $70^{\circ}$ C (Note 3)

| Symbol            | Parameter                                               | Fig    | Min | Тур  | Max  | Units |
|-------------------|---------------------------------------------------------|--------|-----|------|------|-------|
| t <sub>RON</sub>  | Receiver startup delay (RXI to RX±)                     | 5 & 11 |     | 4    |      | bits  |
| t <sub>Rd</sub>   | Receiver propagation delay (RXI to RX±)                 | 5 & 11 |     | 15   | 50   | ns    |
| t <sub>Rr</sub>   | Differential outputs rise time (RX $\pm$ , CD $\pm$ )   | 5 & 11 |     | 4    |      | ns    |
| t <sub>Rf</sub>   | Differential outputs fall time (RX $\pm$ , CD $\pm$ )   | 5 & 11 |     | 4    |      | ns    |
| t <sub>RJ</sub>   | Receiver & cable total jitter                           | 10     |     | ±2   |      | ns    |
| t <sub>TST</sub>  | Transmitter startup delay (TX± to TXO)                  | 6 & 11 |     | 1    |      | bits  |
| t <sub>Td</sub>   | Transmitter propagation delay (TX± to TXO)              | 6 & 11 |     | 25   | 50   | ns    |
| t <sub>Tr</sub>   | Transmitter rise time —10% to 90% (TXO)                 | 6 & 11 |     | 25   |      | ns    |
| t <sub>Tf</sub>   | Transmitter fall time —90% to 10% (TXO)                 | 6 & 11 |     | 25   |      | ns    |
| t <sub>TM</sub>   | t <sub>Tr</sub> and t <sub>Tf</sub> mismatch            |        |     | 0.5  |      | ns    |
| t <sub>TS</sub>   | Transmitter skew (TXO)                                  |        |     | ±0.5 |      | ns    |
| t <sub>TON</sub>  | Transmit turn-on pulse width at $V_{TS}$ (TX $\pm$ )    | 6 & 11 |     | 20   |      | ns    |
| t <sub>TOFF</sub> | Transmit turn-off pulse width at $V_{TS}$ (TX $\pm$ )   | 6 & 11 |     | 250  |      | ns    |
| t <sub>CON</sub>  | Collision turn-on delay                                 | 7 & 11 |     | 7    |      | bits  |
| t <sub>COFF</sub> | Collision turn-off delay                                | 7 & 11 |     |      | 20   | bits  |
| $f_{CD}$          | Collision frequency (CD±)                               | 7 & 11 | 8.0 |      | 12.5 | MHz   |
| t <sub>CP</sub>   | Collision pulse width (CD±)                             | 7 & 11 | 35  |      | 70   | ns    |
| t <sub>HON</sub>  | CD Heartbeat delay (TX± to CD±)                         | 8 & 11 | 0.6 |      | 1.6  | μs    |
| t <sub>HW</sub>   | CD Heartbeat duration (CD±)                             | 8 & 11 | 0.5 | 1.0  | 1.5  | μs    |
| t <sub>JA</sub>   | Jabber activation delay (TX $\pm$ to TXO and CD $\pm$ ) | 9 & 11 | 20  | 29   | 60   | ms    |
| t <sub>JR</sub>   | Jabber reset unjab time (TX $\pm$ to TXO and CD $\pm$ ) | 9 & 11 | 250 | 500  | 750  | ms    |

Note 1: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits.

Note 2: All currents into device pins are positive, all currents out of device pins are negative. All voltages referenced to ground unless otherwise specified.

Note 3: All typicals are given for  $V_{\mbox{EE}}=-9V$  and  $T_{\mbox{A}}=25^{\circ}\mbox{C}.$ 



# 9.0 Timing and Load Diagrams (Continued) TL/F/7405-10 FIGURE 9. Jabber Timing INPUT SIGNAL WITH 30 ns RISE AND FALL TIMES R=1k RXI RX± DP8392A оитрит RECEIVER R AND C NETWORK SIMULATES WORST CASE CABLE JITTER Input jitter $\leq \pm 1$ ns $RX \pm Output jitter \le \pm 7 ns$ TL/F/7405-11 Difference $\leq$ $\pm 6$ ns FIGURE 10. Receive Jitter Timing TRANSMIT OUTPUT RECEIVE (RX±) (TXO) OR COLLISION (CD±) 50 μH\* **₹** 78 Ω :510£ \$510£ $v_{\text{EE}}$ $V_{\text{EE}}$ TL/F/7405-12 \*The 50 $\mu$ H inductance is for testing purposes. Pulse transformers with higher inductances are recommended (see Figure 4)

FIGURE 11. Test Loads



### 10.0 Physical Dimensions inches (millimeters)

Lit. # 103054

N16A (REV.E)



Molded Dual-In-Line Package (N) Order Number DP8392AN NS Package Number N16A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86
Email: cnjwge@tevm2.nsc.com
Deutsch Tel: (+49) 0-180-530 85 85
English Tel: (+49) 0-180-532 78 32
Français Tel: (+49) 0-180-532 78 61
Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408