

## **DS1846**

# NV Tri-Potentiometer, Memory, and MicroMonitor

#### www.maxim-ic.com

### **FEATURES**

- Three linear taper potentiometers
  - Two  $10k\Omega$ , 100-position
  - One  $100k\Omega$ , 256-position
- 248 bytes of user EEPROM memory
- Monitors microprocessor power supply, voltage sense, and external override
- Access to data and potentiometer control through a 2-wire interface
- External write-protect (WP) pin to protect data and potentiometer settings
- Operates from a 5V supply
- Nonvolatile (NV) wiper storage
- Packaging: 20-pin TSSOP
- Programming temperature: 0°C to +70°C
- Industrial operating temperature:
   -40°C to +85°C

#### ORDERING INFORMATION

DS1846E-010 DS1846E-010/T&R (Tape-and-Reel Version)

### PIN CONFIGURATION



20-Pin TSSOP

### **PIN DESCRIPTION**

V<sub>CC</sub> – Power-Supply Input

GND - Ground

SDA – 2-Wire Serial Data Input/Output

SCL – 2-Wire Serial Clock Input

WP – Write-Protect Input A0 – Address Input

H0, H1, H2 - High End of Potentiometer L0, L1, L2 - Low End of Potentiometer

W0, W1, W2 – Wiper Terminal of Potentiometer

PBRST – Pushbutton Reset Input

NMI – Nonmaskable Interrupt

Output

IN – NMI Voltage Input

RST – Active-Low Reset Output
RST – Active-High Reset Output

### **OVERVIEW**

The DS1846 NV tri-potentiometer, memory, and MicroMonitor<sup>TM</sup> consists of two  $10k\Omega$ , 100-position linear taper potentiometers, one  $100k\Omega$ , 256-position linear taper potentiometer; 256 bytes of EEPROM memory; and a MicroMonitor. The device provides an ideal method for setting bias voltages and currents in control applications using a minimum of circuitry.

The EEPROM memory allows a user to store configuration or calibration data for a specific system or device and provides control of the potentiometer wiper settings. Any type of user information can reside in the first 248 bytes (00h to F7h) of this memory. The next three bytes of memory (F8h to FAh) are for potentiometer settings and the last five addresses of EEPROM memory (FBh to FFh) are reserved. These reserved and potentiometer registers should not be used for data storage. Access to this EEPROM is through an industry-standard 2-wire bus. The interface I/O pins consist of SDA and SCL. The wiper positions of the DS1846, as well as EEPROM data, can be hardware write-protected using the WP input pin.

The MicroMonitor is a precision temperature-compensated reference and comparator that monitors certain vital status conditions for a microprocessor. When a sense input detects an out-of-tolerance ( $V_{CC}$ ) condition, a nonmaskable interrupt is generated. As the voltage at the device degrades, an internal powerfail signal is generated that can be used to reset the processor. When  $V_{CC}$  returns to an in-tolerance level, the reset signal is kept in the active state for a minimum time of  $t_{RST}$  to allow for the stabilization of the power supply and the microprocessor. The MicroMonitor also functions as a pushbutton reset control. The pushbutton input is debounced internally and generates an active pulse width of  $t_{RST}$  minimum.

## **DS1846 BLOCK DIAGRAM** Figure 1



#### PIN DESCRIPTIONS

V<sub>CC</sub>—Power-Supply Terminal. The DS1846 will support supply voltages ranging from +4.5V to +5.5V.

#### **GND**—Ground Terminal

- **SDA—2-Wire Serial Data Interface.** The serial data pin is for serial data transfer to and from the DS1846. The pin is open drain and can be wire-ORed with other open-drain or open-collector interfaces.
- SCL—2-Wire Serial Clock Interface. The serial clock input is used to clock data into the DS1846 on rising edges and clock data out on falling edges.
- **WP—Write Protect.** WP must be connected to GND before either the data in memory or potentiometer wiper settings may be changed. WP is pulled high internally and must be either left open or connected to  $V_{CC}$  if write protection is desired.
- **A0—Address Input.** This input pin specifies the address of the device when used in a multidropped configuration. As many as two DS1846s may be addressed on a single 2-wire bus.
- **H0, H1, H2—High-End Terminals of the Potentiometers.** For the three potentiometers, it is not required that these terminals be connected to a potential greater than the low-end terminal of the potentiometer. Voltage applied to the high end of the potentiometers cannot exceed the power-supply voltage,  $V_{CC}$ , or go below ground.
- L0, L1, L2—Low-End Terminals of the Potentiometers. It is not required that these terminals be connected to a potential less than the high-end terminals of the pot. Voltage applied to the low end of the potentiometers cannot exceed the power-supply voltage, V<sub>CC</sub>, or go below ground.
- W0, W1, W2—Wipers of the Potentiometers. These pins are the wiper terminals of the potentiometers. Three bytes in EEPROM memory locations F8h, F9h, and FAh determine each wiper's setting. Voltage applied to either wiper terminal cannot exceed the power-supply voltage,  $V_{CC}$ , or go below ground.
- PBRST—**Pushbutton Reset.** This input pin is active low. It acts as the pushbutton reset pin for the MicroMonitor. Pushbutton reset is pulled high internally.
- NMI—Nonmaskable Interrupt. Active-low signal that is generated to provide for an early power-fail warning.
- **IN—NMI Voltage Input.** An input voltage below VTP on this input forces the NMI output low. This can be used with a voltage-divider to set a secondary voltage monitoring level. (See Figure 4.)
- RST Active-Low Reset Output. This signal provides an output that can be used to reset a microprocessor.
- **RST—Active-High Reset Output.** This signal provides an output that can be used to reset a microprocessor.

#### **MEMORY ORGANIZATION**

The EEPROM of the DS1846 contains 256 bytes. Bytes 00h to F7h are general-purpose user memory. The next three bytes, F8h, F9h, and FAh, contain the wiper settings for each of the potentiometers (see Table 1). The last five bytes, FBh to FFh, are reserved and should not be used.

The memory, internal to the device, is organized as 32 pages of eight bytes each. Once an address byte is clocked into the device through the 2-wire interface, the five MSBs decode which page is to be accessed, and the three LSBs decode a particular byte on that page. The selected page is shadowed in SRAM as a staging area while data is clocked in or out through the 2-wire interface. When reading any number of bytes, all eight bytes of the current page are shadowed in SRAM where the requested byte(s) eventually get clocked out. When reading, the page is incremented automatically, and hence transparent to the user. When performing a write, the page of the starting address is shadowed in SRAM. The new data is then written to the SRAM. When the end of the page is reached, the address returns to the beginning of the same page. When the 2-wire master issues a stop, the entire page (even if only a single byte changed) is copied from the SRAM into EEPROM. All reads and writes to the EEPROM are actually executed as page operations even though they are invisible to the user when performing single byte reads and writes. Understanding the internal memory organization is important when performing sequential address writes due to page boundaries. See the *Write Operations* in the *2-WIRE OPERATION* section for more information.

### **MEMORY LOCATIONS** Table 1

| MEMORY EGGATIONS TABLE T |                         |                                                                                                                                  |  |  |  |  |
|--------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MEMORY                   | NAME OF MEMORY          | FUNCTION OF MEMORY LOCATION                                                                                                      |  |  |  |  |
| LOCATION                 | LOCATION                |                                                                                                                                  |  |  |  |  |
| 00h to F7h               | User Memory             | General-purpose user memory.                                                                                                     |  |  |  |  |
| F8h                      | Potentiometer 1 Setting | Writing to this byte controls the setting of potentiometer 1, a 256-position pot. Valid settings are 00h to FFh.                 |  |  |  |  |
| F9h                      | Potentiometer 0 Setting | Writing to this byte controls the setting of potentiometer 0, a 100-position pot. Valid settings are 00h to 63h. MSB is ignored. |  |  |  |  |
| FAh                      | Potentiometer 2 Setting | Writing to this byte controls the setting of potentiometer 0, a 100-position pot. Valid settings are 00h to 63h. MSB is ignored. |  |  |  |  |
| FBh to FFh               | Reserved                | Reserved                                                                                                                         |  |  |  |  |

#### 2-WIRE OPERATION

Clock and Data Transitions: The SDA pin is normally pulled high with an external resistor or device. Data on the SDA pin may only change during SCL low time periods. Data changes during SCL high periods indicates a start or stop condition depending on the conditions discussed below. See the timing diagrams for further details (Figures 2 and 3).

**Start Condition:** A high-to-low transition of SDA with SCL high is a start condition, which must precede any other command. See the timing diagrams for further details (Figures 2 and 3).

**Stop Condition:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command places the DS1846 into a low-power mode. See the timing diagrams for further details (Figures 2 and 3).

**Acknowledge:** All address and data bytes are transmitted through a serial protocol. The DS1846 pulls the SDA line low during the ninth clock pulse to acknowledge that it has received each word.

**Standby Mode:** The DS1846 features a low-power mode that is automatically enabled after power-on, after a stop command, and after the completion of all internal operations.

**Memory Reset:** After any interruption in protocol, power loss, or system reset, the following steps reset the DS1846:

- 1) Clock up to nine cycles.
- 2) Look for SDA high in each cycle while SCL is high.
- 3) Create a start condition while SDA is high.

**Device Addressing:** The DS1846 must receive an 8-bit device address word following a start condition to enable a specific device for a read or write operation. The address word is clocked into the DS1846 MSB to LSB. The address word consists of 101000 binary followed by A0 then the R/W bit. If the R/W bit is high, a read operation is initiated. If the R/W bit is low, a write operation is initiated. For a device to become active, the value of A0 must be the same as the hard-wired address pins on the DS1846. Upon a match of written and hard-wired addresses, the DS1846 outputs a zero for one clock cycle as an acknowledge. If the address does not match the DS1846 returns to a low-power mode.

Write Operations: After receiving a matching device address byte with the R/W bit set low, the device goes into the write mode of operation. The master must transmit an 8-bit EEPROM memory address to the device to define the address where the data is to be written. After the byte has been received, the DS1846 transmits a zero for one clock cycle to acknowledge the memory address has been received. The master must then transmit an 8-bit data word to be written into this memory address. The DS1846 again transmits a zero for one clock cycle to acknowledge the receipt of the data byte. At this point, the master must terminate the write operation with a stop condition. The DS1846 then enters an internally timed write process t<sub>w</sub> to the EEPROM memory. All inputs other than those controlling the MicroMonitor are disabled during this write cycle.

The DS1846 is capable of an 8-byte page write. A page write is initiated the same way as a byte write, but the master does not send a stop condition after the first data byte. Instead, after the slave acknowledges the data byte has been received, the master can send up to seven more data bytes using the same nine-clock sequence. After a write to the last byte in the page, the address returns to the beginning of the same page. The master must then terminate the write cycle with a stop condition or the data clocked into the

DS1846 is not latched into EEPROM. Note that in order for eight bytes to be stored sequentially (and to prevent looping around), the address byte must be set to the beginning of the desired page (three LSBs of the address are 0). For detailed information concerning page operations, see the *MEMORY ORGANIZATION* section.

The DS1846 is capable of an 8-byte page write. A page write is initiated the same way as a byte write, but the master does not send a stop condition after the first data byte. Instead, after the slave acknowledges receipt of the data byte, the master can send up to seven more data bytes using the same nine-clock sequence. After a write to the last byte in the page, the address returns to the beginning of the page. The master must terminate the write cycle with a stop condition or the data clocked into the DS1846 is not latched into permanent memory.

**Acknowledge Polling:** Once the internally timed write has started and the DS1846 inputs are disabled, acknowledge polling can be initiated. The process involves transmitting a start condition followed by the device address. The R/W bit signifies the type of operation that is desired. The read or write sequence is only allowed to proceed if the internal write cycle has completed and the DS1846 responds with a zero.

**Read Operations:** After receiving a matching address byte with the R/W bit set high, the device goes into the read mode of operation. There are three read operations: current address read, random read, and sequential address read.

### **CURRENT ADDRESS READ**

The DS1846 has an internal address register that maintains the address used during the last read or write operation, incremented by one. This data is maintained as long as  $V_{CC}$  is valid. If the most recent address was the last byte in memory, then the register resets to the first address. This address stays valid between operations as long as power is available.

Once the device address is clocked in and acknowledged by the DS1846 with the R/W bit set to high, the current address data word is clocked out. The master does not respond with a zero, but does generate a stop condition afterwards.

#### RANDOM READ

A random read requires a dummy byte write sequence to load in the data word address. Once the device address and data bytes are clocked in by the master, and acknowledged by the DS1846, the master must generate another start condition. The master now initiates a current address read by sending the device address with the R/W bit set high. The DS1846 acknowledges the device address and serially clocks out the data byte.

#### SEQUENTIAL ADDRESS READ

Sequential reads are initiated by either a current address read or a random address read. After the master receives the first data byte, the master responds with an acknowledge. As long as the DS1846 receives this acknowledge after a byte is read, the master may clock out additional data words from the DS1846. After reaching address FFh, it resets to address 00h.

The sequential read operation is terminated when the master initiates a stop condition. The master does not respond with a zero.

For a more detailed description of 2-wire theory of operation, see the following section.

#### 2-WIRE SERIAL PORT OPERATION

The 2-wire serial port interface supports a bidirectional data transmission protocol with device addressing. A device that sends data on the bus is defined as a transmitter, and a device receiving data as a receiver. The device that controls the message is called a "master." The devices that are controlled by the master are "slaves." The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the start and stop conditions. The DS1846 operates as a slave on the 2-wire bus. Connections to the bus are made through the open-drain I/O lines, SDA and SCL. The following I/O terminals control the 2-wire serial port: SDA, SCL, and A0. Timing diagrams for the 2-wire serial port can be found in Figures 2 and 3. Timing information for the 2-wire serial port is provided in the *AC ELECTRICAL CHARACTERISTICS* table for 2-wire serial communications.

The following bus protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high are interpreted as control signals.

Accordingly, the following bus conditions have been defined:

**Bus Not Busy:** Both data and clock lines remain high.

**Start Data Transfer:** A change in the state of the data line from high to low while the clock is high defines a start condition.

**Stop Data Transfer:** A change in the state of the data line from low to high while the clock line is high defines the stop condition.

**Data Valid:** The state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the high period of the clock signal. The data on the line can be changed during the low period of the clock signal. There is one clock pulse per bit of data. Figures 2 and 3 detail how data transfer is accomplished on the 2-wire bus. Depending upon the state of the R/W bit, two types of data transfer are possible.

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between start and stop conditions is not limited and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

Within the bus specifications, a regular mode (100kHz clock rate) and a fast mode (400kHz clock rate) are defined. The DS1846 works in both modes.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the byte has been received. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable low during the high period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line high to enable the master to generate the stop condition.

- 1) Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the command/control byte. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte.
- 2) Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the command/control byte) to the slave. The slave then returns an acknowledge bit. Next follows a number of data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a 'not acknowledge' can be returned.

The master device generates all serial clock pulses and the start and stop conditions. A transfer is ended with a stop condition or with a repeated start condition. Since a repeated start condition is also the beginning of the next serial transfer, the bus is not released.

The DS1846 can operate in the following two modes:

- 1) **Slave Receiver Mode:** Serial data and clock are received through SDA and SCL, respectively. After each byte is received, an acknowledge bit is transmitted. Start and stop conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after the slave (device) address and direction bit has been received.
- 2) **Slave Transmitter Mode:** The first byte is received and handled as in the slave receiver mode. However, in this mode the direction bit indicates that the transfer direction is reversed. Serial data is transmitted on SDA by the DS1846 while the serial clock is input on SCL. Start and stop conditions are recognized as the beginning and end of a serial transfer.
- 3) **Slave Address:** Command/control byte is the first byte received following the start condition from the master device. The command/control byte consists of a 6-bit control code. For the DS1846, this is set as 101000 binary for read/write operations. The next bit of the command/control byte is the device select bit or slave address (A0). It is used by the master device to select which of two devices is to be accessed. When reading or writing the DS1846, the device-select bits must match the device-select pin (A0). The last bit of the command/control byte (R/W) defines the operation to be performed. When set to a '1', a read operation is selected, and when set to a '0', a write operation is selected.

Following the start condition, the DS1846 monitors the SDA bus checking the device type identifier being transmitted. Upon receiving the 101000 control code, the appropriate device address bit, and the read/write bit, the slave device outputs an acknowledge signal on the SDA line.

#### WRITE PROTECT

The WP pin protects EEPROM data and potentiometer position from alteration in an application. This pin must be open or connected high to protect data from alteration. WP has an internal pullup ( $R_{WP}$ ).

#### READING AND WRITING THE POTENTIOMETER VALUES

Reading from and writing to the potentiometers consists of a standard read or write to EEPROM memory at the addresses F8h, F9h, and FAh. The 8-bit value at address F8h controls the wiper setting for potentiometer 1, which has 256 positions. The 8-bit value at addresses F9h and FAh control the wiper setting of potentiometer 0 and 2, respectively; each has 100 positions. Potentiometer 1 may be set to any value between 00h and FFh. A value of 00h sets the wiper of potentiometer 1 to its lowest value and FFh sets the wiper to its highest. Potentiometer 0 or 2 may be set to any value between 00h and 63h. A value of 00h sets the wiper of potentiometer 0 or 2 to its lowest position and 63h sets the wiper to its highest position. Any hexadecimal value is a valid address. Writing a value greater than 63h will set the potentiometer according to the seven LSBs and the MSB is ignored.

## 2- WIRE DATA TRANSFER PROTOCOL Figure 2



# 2-WIRE AC CHARACTERISTICS Figure 3



#### **DEVICE OPERATION**

#### **Power Monitor**

The DS1846 detects out-of-tolerance power-supply conditions and warns a processor-based system of an impending power failure. When  $V_{CC}$  falls below the minimum  $V_{CC}$  tolerance, a comparator asserts the RST and  $\overline{RST}$  signals. On power-up, RST and  $\overline{RST}$  are kept active for a minimum of  $t_{RST}$  to allow the power supply and processor to stabilize.

#### **Pushbutton Reset**

The DS1846 provides an input pin for direct connection to a pushbutton reset (see Figure 4). The pushbutton reset input requires an active-low signal. Internally, this input is debounced and timed such that RST and  $\overline{RST}$  signals of at least  $t_{RST}$  minimum are generated. The  $t_{RST}$  delay commences as the pushbutton reset input is released from the low level. The pushbutton can be initiated by connecting the  $\overline{NMI}$  output to the  $\overline{PBRST}$  input as shown in Figure 4.

## Nonmaskable Interrupt

The DS1846 generates a nonmaskable interrupt ( $\overline{\text{NMI}}$ ) for early warning of a power failure. A precision comparator monitors the voltage level at the IN pin relative to an on-chip reference generated by an internal bandgap. The IN pin is a high-impedance input allowing for a user-defined sense point. An external resistor voltage-divider network (Figure 4) is used to set a trip point. This sense point may be derived from a regulated supply or from a higher DC voltage level closer to the main system power input. With the IN trip point,  $V_{TP}$ , the proper values for R1 and R2 can be determined by the equation as shown in Figure 4. Proper operation of the DS1846 requires that the voltage at the IN pin be limited to  $V_{CC}$ . Therefore, the maximum allowable voltage at the supply being monitored ( $V_{MAX}$ ) can also be derived as shown in Figure 4. A simple approach to solving the equation is to select a value for R2 high enough to keep power consumption low, and solve for R1. The flexibility of the IN input pin allows for detection of power loss at the earliest point in a power-supply system, maximizing the amount of time for system shut-down between  $\overline{\text{NMI}}$  and  $\overline{\text{RST}/\overline{\text{RST}}}$ .

When the supply being monitored decays to the voltage sense point, the DS1846 pulses the NMI output to the active state for a minimum  $t_{NMI}$ . During a power-up, any detected IN pin levels below  $V_{TP}$  by the comparator are disabled from generating an interrupt until  $V_{CC}$  rises to  $V_{CCTP}$ . As a result, any potential  $\overline{NMI}$  pulse is not initiated until  $V_{CC}$  reaches  $V_{CCTP}$ .

Connecting NMI to PBRST allows the nonmaskable interrupt to generate an automatic reset when an out-of-tolerance condition occurred in a monitored supply. An example is shown in Figure 4.

# **TYPICAL APPLICATION** Figure 4



**Note:** Note is shown by the dotted line in Figure 4.

The following equations are used to calculate the resistor values when using  $V_{\text{SENSE}}$ .

$$V_{SENSE} = \frac{R1 + R2}{R2} \ X \ V_{TPmin} \qquad \qquad V_{MAX} = \frac{V_{SENSE}}{V_{TP}} \ X \ V_{CC}$$

# TIMING DIAGRAM: PUSHBUTTON RESET Figure 5



# TIMING DIAGRAM: NONMASKABLE INTERRUPT Figure 6



# TIMING DIAGRAM: POWER-DOWN Figure 7



# TIMING DIAGRAM: POWER-UP Figure 8



## **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground -0.5V to +6.0V

Operating Temperature Range -40°C to +85°C; Industrial

Programming Temperature Range 0°C to +70°C Storage Temperature Range -55°C to +125°C

Soldering Temperature See IPC/JEDEC J-STD-020A specification

### RECOMMENDED DC OPERATING CONDITIONS

 $(-40^{\circ}C \text{ to } +85^{\circ}C)$ 

|                        |                   |             |     |                 | ,     | ,     |
|------------------------|-------------------|-------------|-----|-----------------|-------|-------|
| PARAMETER              | SYMBOL            | MIN         | TYP | MAX             | UNITS | NOTES |
| Supply Voltage         | $V_{CC}$          | 4.5         |     | 5.5             | V     | 1     |
| Input Range            | $V_{ m IR}$       | GND - 0.3   |     | $V_{CC} + 0.3$  | V     |       |
| PBRST Input High Level | $V_{\mathrm{IH}}$ | 2.0         |     | $V_{CC} + 0.3$  | V     |       |
| PBRST Input Low Level  | V <sub>IL</sub>   | -0.3        |     | +0.5            | V     |       |
| Input Logic 1          | $V_{\mathrm{IH}}$ | $0.7V_{CC}$ |     | $V_{CC} + 0.3$  | V     | 2     |
| Input Logic 0          | $V_{ m IL}$       | GND - 0.3   |     | $0.3V_{\rm CC}$ | V     | 2     |
| Wiper Current          | $I_{\mathrm{W}}$  |             |     | 1               | mA    |       |
| Resistor Inputs        | L, H,W            | GND - 0.3   |     | $V_{CC} + 0.3$  | V     | 18    |

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

DS1846

| DC ELECTRICAL                        | $(-40^{\circ}\text{C to } +85^{\circ}\text{C}; V_{CC} = 4.5\text{V to } 5.5\text{V})$ |                  |      |     |      |       |       |
|--------------------------------------|---------------------------------------------------------------------------------------|------------------|------|-----|------|-------|-------|
| PARAMETER                            | SYMBOL                                                                                | CONDITION        | MIN  | TYP | MAX  | UNITS | NOTES |
| Input Leakage<br>Current             | $ m I_{IL}$                                                                           |                  | -200 |     | +200 | nA    |       |
| Standby Current                      | $I_{STBY}$                                                                            |                  |      | 100 | 200  | μΑ    | 3     |
| Low-Level Output                     | $V_{\mathrm{OL1}}$                                                                    | 3mA sink current | 0    |     | 0.4  | V     |       |
| Voltage (SDA)                        | $V_{\mathrm{OL2}}$                                                                    | 6mA sink current | 0    |     | 0.6  | V     |       |
| I/O Capacitance                      | $C_{I/O}$                                                                             |                  |      |     | 10   | pF    |       |
| Output at 2.4V                       | $I_{OH}$                                                                              |                  | -1.0 |     |      | mA    | 14    |
| NMI Output at 2.4V                   | $I_{\mathrm{OH}}$                                                                     |                  | -0.5 |     |      | mA    |       |
| Output at 0.4V                       | $I_{OL}$                                                                              |                  |      |     | 4    | mA    | 14    |
| WP Internal Pullup<br>Resistance     | $R_{WP}$                                                                              |                  | 40   | 65  | 100  | kΩ    |       |
| /PBRST Internal<br>Pullup Resistance | $R_{PBR}$                                                                             |                  | 25   | 40  | 60   | kΩ    |       |
| V <sub>CC</sub> Trip Point           | $V_{CCTP}$                                                                            |                  | 4.15 | 4.3 | 4.40 | V     |       |
| IN Input Trip Point                  | $V_{TP}$                                                                              |                  | 1.15 | 1.2 | 1.25 | V     |       |

AC ELECTRICAL CHARACTERISTICS (-40°C to +85°C; V<sub>CC</sub> = 4.5V to 5.5V)

| AC ELECTRICAL                      | OHAINAO             | LINGTIO       | ( +0 0 1                | <del>5 . 00</del> | <u>O, vcc</u> | ; <b>-</b> 4.5 v | 10 0.0 v ) |
|------------------------------------|---------------------|---------------|-------------------------|-------------------|---------------|------------------|------------|
| <b>PARAMETER</b>                   | SYMBOL              | CONDITION     | MIN                     | TYP               | MAX           | UNITS            | NOTES      |
| SCL Clock Frequency                | $f_{SCL}$           | Fast mode     | 0                       |                   | 400           | kHz              | 4          |
|                                    | SCL                 | Standard mode | 0                       |                   | 100           |                  |            |
| Bus Free Time                      | $t_{ m BUF}$        | Fast mode     | 1.3                     |                   |               | μs               | 4          |
| Between Stop and                   | Bei                 | Standard mode | 4.7                     |                   |               |                  |            |
| Start Condition                    |                     |               |                         |                   |               |                  |            |
| Hold Time (Repeated)               | $t_{HD:STA}$        | Fast mode     | 0.6                     |                   |               | μs               | 4, 5       |
| Start Condition                    | 110.5171            | Standard mode | 4.0                     |                   |               |                  |            |
| Low Period of SCL                  | $t_{LOW}$           | Fast mode     | 1.3                     |                   |               | μs               | 4          |
| Clock                              | 2011                | Standard mode | 4.7                     |                   |               |                  |            |
| High Period of SCL                 | t <sub>HIGH</sub>   | Fast mode     | 0.6                     |                   |               | μs               | 4          |
| Clock                              | IIIGII              | Standard mode | 4.0                     |                   |               | -                |            |
| Data Hold Time                     | $t_{\rm HD:DAT}$    | Fast mode     | 0                       |                   | 0.9           | μs               | 4, 6, 7    |
|                                    | 112.2111            | Standard mode | 0                       |                   |               |                  |            |
| Data Setup Time                    | t <sub>SU:DAT</sub> | Fast mode     | 100                     |                   |               | ns               | 4          |
|                                    | 50.5711             | Standard mode | 250                     |                   |               |                  |            |
| Rise Time of Both                  | $t_{R}$             | Fast mode     | $20 + 0.1C_{\rm B}$     |                   | 300           | ns               | 8          |
| SDA and SCL Signals                |                     | Standard mode | 20 + 0.1 C <sub>B</sub> |                   | 1000          |                  |            |
| Fall Time of Both                  | $t_{_{\mathrm{F}}}$ | Fast mode     | $20 + 0.1C_{\rm R}$     |                   | 300           | ns               | 8          |
| SDA and SCL Signals                |                     | Standard mode | 20 · 0.10 <sub>B</sub>  |                   | 300           |                  |            |
| Setup Time for Stop                | t <sub>SU:STO</sub> | Fast mode     | 0.6                     |                   |               | μs               |            |
| Condition                          |                     | Standard mode | 4.0                     |                   |               |                  |            |
| Pulse Width of Spikes              | $t_{\mathrm{SP}}$   | Fast mode     | 0                       |                   | 50            | ns               |            |
| (which must be suppressed          |                     |               |                         |                   |               |                  |            |
| by input filter)                   | C                   |               |                         |                   | 400           | n.E              | 8          |
| Capacitive Load for each Bus Line  | $C_{B}$             |               |                         |                   | 400           | pF               | 8          |
| EEPROM Write Time                  | 4                   |               |                         | 3                 | 10            | 122 G            | 9          |
|                                    | $t_{ m W}$          |               | 150                     | 3                 | 10            | ms               | 9          |
| $PBRST = V_{IL}$                   | $t_{\mathrm{PB}}$   |               | 150                     |                   |               | ns               |            |
| Reset Active Time                  | $t_{RST}$           |               | 200                     | 320               | 550           | ms               |            |
| V <sub>CC</sub> Detect to RST and  | $t_{ m RPD}$        |               |                         | 5                 | 8             | μs               | 16         |
| RST (Power-Down)                   |                     |               |                         |                   |               |                  |            |
| V <sub>CC</sub> Slew Rate          | $t_{ m VF}$         |               | 20                      |                   |               | μs               |            |
| V <sub>CC</sub> Detect to RST and  | $t_{ m RPU}$        |               | 200                     | 320               | 550           | ms               | 15         |
| $\frac{\sqrt{CC}}{RST}$ (Power-Up) | •KI U               |               |                         | 320               |               | 1115             |            |
| V <sub>CC</sub> Slew Rate          | t                   |               | 0                       |                   |               | ne               |            |
|                                    | t <sub>VR</sub>     |               | 0                       |                   | 250           | ns               |            |
| PBRST Stable Low to                | $t_{ m PDLY}$       |               |                         |                   | 230           | ns               |            |
| RST and RST                        |                     |               |                         |                   |               |                  |            |
| IN Detect (Falling) to             | $t_{ m IPD}$        |               |                         | 5                 | 8             | μs               | 16         |
| NMI                                |                     |               |                         |                   |               |                  |            |
| IN Detect (Rising) to              | $t_{ m NMI}$        |               | 200                     | 700               |               | μs               |            |
| NMI                                |                     |               |                         |                   |               | ļ                |            |
| 1 /1/11                            | <u> </u>            | <u> </u>      | <u> </u>                | <u> </u>          | ļ             | ļ                | !          |

DS1846

# **ANALOG RESISTOR CHARACTERISTICS** (-40°C to +85°C; $V_{CC}$ = 4.5V to 5.5V)

| PARAMETER          | SYMBOL           | CONDITION            | MIN   | TYP | MAX   | UNITS  | NOTES |
|--------------------|------------------|----------------------|-------|-----|-------|--------|-------|
| Wiper Resistance   | $R_{\mathrm{W}}$ |                      |       | 300 | 600   | Ω      |       |
| End-to-End         |                  | 10kΩ pot             | 7     | 9   | 11    | kΩ     | 15    |
| Resistance         |                  | $100$ k $\Omega$ pot | 70    | 90  | 110   | KUL    |       |
| Absolute Linearity |                  | 10kΩ pot             | -1    |     | +1    | LSB    | 11    |
|                    |                  | $100$ k $\Omega$ pot | -3    |     | +3    |        |       |
| Relative Linearity |                  |                      | -0.25 |     | +0.25 | LSB    | 12    |
| -3dB Cutoff        | $f_{cutoff}$     | 10kΩ pot             |       | 350 |       | kHz    |       |
| Frequency          |                  | $100$ k $\Omega$ pot |       | 34  |       |        |       |
| Temperature        |                  |                      |       | 750 |       | ppm/°C | 13    |
| Coefficient        |                  |                      |       |     |       |        |       |

#### NOTES:

- 1) All voltages are referenced to ground.
- 2) I/O pins of fast-mode devices must not obstruct the SDA and SCL lines if V<sub>CC</sub> is switched off.
- 3)  $I_{STBY}$  specified with  $V_{CC} = 5.0V$  and control port logic pins are driven to the appropriate logic levels. Appropriate logic levels specify that logic inputs are within a 0.5V of ground or  $V_{CC}$  for the corresponding inactive state. All inputs should be connected high.
- 4) A fast-mode device can be used in a standard mode system, but the requirement  $t_{SU:DAT} > 250$ ns must then be met. This is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line  $t_{RMAX} + t_{SU:DAT} = 1000$ ns + 250ns = 1250ns before the SCL line is released.
- 5) After this period, the first clock pulse is generated.
- 6) The maximum  $t_{\text{HD:DAT}}$  has only to be met if the device does not stretch the low period  $(t_{\text{LOW}})$  of the SCL signal.
- 7) A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IN</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 8)  $C_B$ —total capacitance of one bus line in picofarads, timing referenced to (0.9 x  $V_{CC}$ ) and (0.1 x  $V_{CC}$ ).
- 9) EEPROM write begins after a stop condition occurs.
- 10) Resistor inputs can not go beneath GND by more than 0.5V or above  $V_{CC}$  by more than 0.5V.
- 11) Absolute linearity is used to measure expected wiper voltage as determined by wiper position.
- 12) Relative linearity is used to determine the change of wiper voltage between two adjacent wiper positions.
- 13) When used as a rheostat or variable resistor the temperature coefficient applies: 750ppm/°C. When used as a voltage-divider or potentiometer, the effective temperature coefficient approaches 30ppm/°C.
- 14) Valid for  $V_{CC} = 5V$  only.
- 15) Valid at +25°C only.
- 16) Noise immunity pulses  $< 2\mu s$  at  $V_{CCTP}$  minimum do not cause a reset.