

Data Sheet

October 20, 2004

专业PCB打样工

FN7018.1

24小时加急出货**上1881** 

## Sync Separator, Low Power

The EL1881 video sync separator is manufactured using Elantec's high performance analog CMOS process. This device extracts sync timing information from both standard and non-standard video input. It provides composite sync, vertical sync, burst/back porch timing, and odd/even field detection. Fixed 70mV sync tip slicing provides sync edge detection when the video input level is between 0.5VP-P and -2V<sub>P-P</sub> (sync tip amplitude 143mV to 572mV). A single external resistor sets all internal timing to adjust for various video standards. The composite sync output follows video in sync pulses and a vertical sync pulse is output on the rising edge of the first vertical serration following the vertical preequalizing string. For non-standard vertical inputs, a default vertical pulse is output when the vertical signal stays low for longer than the vertical sync default delay time. The odd/even output indicates field polarity detected during the vertical blanking interval. The EL1881 is plug-in compatible with the industry-standard LM1881 and can be substituted for that part in 5V applications with lower required supply current.

The EL1881 is available in the 8-pin PDIP and SO packages and is specified for operation over the full -40°C to +85°C temperature range.

## Ordering Information

| PART NUMBER                 | PACKAGE               | TAPE & REEL | PKG.<br>DWG. # |
|-----------------------------|-----------------------|-------------|----------------|
| EL1881CN                    | 8-Pin PDIP            | 8514        | MDP0031        |
| EL1881CS                    | 8-Pin SO              | NWW.WP      | MDP0027        |
| EL1881CS-T7                 | 8-Pin SO              | 7"          | MDP0027        |
| EL1 <mark>881CS-T1</mark> 3 | 8-Pin SO              | 13"         | MDP0027        |
| EL1881CSZ<br>(See Note)     | 8-Pin SO<br>(Pb-free) | -           | MDP0027        |
| EL1881CSZ-T7<br>(See Note)  | 8-Pin SO<br>(Pb-free) | 7"          | MDP0027        |
| EL1881CSZ-T13<br>(See Note) | 8-Pin SO<br>(Pb-free) | 13"         | MDP0027        |

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C.

## Features

- NTSC, PAL, SECAM, non-standard video sync separation
- Fixed 70mV slicing of video input levels from 0.5V<sub>P-P</sub> to 2VP-P
- Low supply current 1.5mA typ.
- Single +5V supply
- Composite, vertical sync output
- Odd/even field output
- Burst/back porch output
- Available in 8-pin PDIP and SO packages
- Pb-free available

## Applications

- Video amplifiers
- PCMCIA applications
- A/D drivers
- Line drivers
- Portable computers
- WWW.DZSC. High-speed communications
- RGB applications
- Broadcast equipment
- Active filtering

## Demo Board

A dedicated demo board is available.





## Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )

| V <sub>CC</sub> Supply            |  |
|-----------------------------------|--|
| Storage Temperature65°C to +150°C |  |
| Pin Voltages                      |  |

| Operating Ambient Temperature Range | -40°C to +85°C |
|-------------------------------------|----------------|
| Operating Junction Temperature      | 150°C          |
| Power Dissipation                   | 400mW          |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

| DC Electrical Specifications | $V_{DD}$ = 5V, $T_A$ = 25°C, $R_{SET}$ = 681k $\Omega$ , unless otherwise specified. |
|------------------------------|--------------------------------------------------------------------------------------|
|------------------------------|--------------------------------------------------------------------------------------|

| PARAMETER                              | DESCRIPTION                       | MIN  | ТҮР  | MAX  | UNIT |
|----------------------------------------|-----------------------------------|------|------|------|------|
| I <sub>DD</sub> , Quiescent            | V <sub>DD</sub> = 5V              | 0.75 | 1.5  | 3    | mA   |
| Clamp Voltage                          | Pin 2, I <sub>LOAD</sub> = -100µA | 1.35 | 1.5  | 1.65 | V    |
| Clamp Discharge Current                | Pin 2 = 2V                        | 6    | 12   | 16   | μA   |
| Clamp Charge Current                   | Pin 2 = 1V                        | -1.3 | -1   | 0.7  | mA   |
| R <sub>SET</sub> Pin Reference Voltage | Pin 6                             | 1.1  | 1.22 | 1.35 | V    |
| V <sub>OL</sub> Output Low Voltage     | I <sub>OL</sub> = 1.6mA           |      | 0.24 | 0.5  | V    |
| V <sub>OH</sub> Output High Voltage    | Ι <sub>OH</sub> = -40μΑ           | 4    | 4.8  |      | V    |
|                                        | I <sub>OH</sub> = -1.6mA          | 3    | 4.6  |      |      |

### **Dynamic Specifications**

| PARAMETER                                     | DESCRIPTION                                      | MIN | ТҮР | MAX | UNIT             |
|-----------------------------------------------|--------------------------------------------------|-----|-----|-----|------------------|
| Comp Sync Prop Delay, t <sub>CS</sub>         | See Figure 2                                     | 20  | 35  | 75  | ns               |
| Vertical Sync Width, t <sub>VS</sub>          | Normal or Default Trigger, 50%-50%               | 190 | 230 | 300 | μs               |
| Vertical Sync Default Delay, t <sub>VSD</sub> | See Figure 3                                     | 35  | 62  | 85  | μs               |
| Burst/Back Porch Delay, t <sub>BD</sub>       | See Figure 2                                     | 120 | 200 | 300 | ns               |
| Burst/Back Porch Width, tB                    | See Figure 2                                     | 2.5 | 3.5 | 4.5 | μs               |
| Input Dynamic Range                           | Video Input Amplitude to Maintain 50% Slice Spec | 0.5 |     | 2   | V <sub>P-P</sub> |
| Slice Level                                   | VSLICE/VCLAMP                                    | 55  | 70  | 85  | mV               |

# **Pin Descriptions**

| PIN NUMBER | PIN NAME                   | PIN FUNCTION                                                                                                             |
|------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 1          | Composite Sync<br>Out      | Composite sync pulse output; sync pulses start on a falling edge and end on a rising edge                                |
| 2          | Composite Video<br>In      | AC coupled composite video input; sync tip must be at the lowest potential (positive picture phase)                      |
| 3          | Vertical Sync Out          | Vertical sync pulse output; the falling edge of vert sync is the start of the vertical period                            |
| 4          | GND                        | Supply ground                                                                                                            |
| 5          | Burst/Back Porch<br>Output | Burst/back porch output; low during burst portion of composite video                                                     |
| 6          | RSET (Note 1)              | An external resistor to ground sets all internal timing; a 681k 1% resistor will provide correct timing for NTSC signals |
| 7          | Odd/Even Output            | Odd/even field output; high during odd fields, low during even fields; transitions occur at start of vert sync pulse     |
| 8          | VDD 5V                     | Positive supply (5V)                                                                                                     |

NOTE:

1. R<sub>SET</sub> must be a 1% resistor

# Typical Performance Curves











R<sub>SET</sub> vs Horizontal Frequency



## Typical Performance Curves (Continued)











Burst/Back Porch Width vs Temperature

















## **Timing Diagrams**



#### NOTES:

- b. The composite sync output reproduces all the video input sync pulses, with a propagation delay.
- c. Vertical sync leading edge is coincident with the first vertical serration pulse leading edge, with a propagation delay.
- d. Odd-even output is low for even field, and high for odd field.
- e. Back porch goes low for a fixed pulse width on the trailing edge of video input sync pulses. Note that for serration pulses during vertical, the back porch starts on the rising edge of the serration pulse (with propagation delay).
- \* Signal 1a drawing reproduced with permission from EIA.

#### FIGURE 1. STANDARD (NTSC INPUT) TIMING

## **Expanded Timing Diagrams**











FIGURE 4. STANDARD (NTSC INPUT) H. SYNC DETAIL

## Applications Information

### Video In

A simplified block diagram is shown following page.

An AC coupled video signal is input to Video In pin 2 via,  $C_1$  nominally 0.1µF. Clamp charge current will prevent the signal on pin 2 from going any more negative than Sync Tip Ref, about 1.5V. This charge current is nominally about 1mA. A clamp discharge current of about 10µA is always attempting to discharge  $C_1$  to Sync Tip Ref, thus charge is lost between sync pulses that must be replaced during sync pulses. The droop voltage that will occur can be calculated from IT = CV, where V is the droop voltage, I is the discharge current, T is the time between sync pulses (sync period - sync tip width), and C is  $C_1$ .

An NTSC video signal has a horizontal frequency of 15.73kHz, and a sync tip width of 4.7 $\mu$ s. This gives a period of 63.6 $\mu$ s and a time T = 58.9 $\mu$ s. The droop voltage will then

be V = 5.9mV. This is less than 2% of a nominal sync tip amplitude of 286mV. The charge represented by this droop is replaced in a time given by T = CV/I, where I = clamp charge current = 1mA. Here T = 590ns, about 12% of the sync pulse width of 4.7µs. It is important to choose C<sub>1</sub> large enough so that the droop voltage does not approach the switching threshold of the internal comparator.

### Fixed Gain Buffer

The clamped video signal then passes to the fixed gain buffer which places the sync slice level at the equivalent level of 70mV above sync tip. The output of this buffer is presented to the comparator, along with the slice reference. The comparator output is level shifted and buffered to TTL levels, and sent out as Composite Sync to pin 1.

### Burst

A low-going Burst pulse follows each rising edge of sync, and lasts approximately 3.5  $\mu s$  for an  $R_{SET}$  of  $681 k \Omega.$ 

## Vertical Sync

A low-going Vertical Sync pulse is output during the start of the vertical cycle of the incoming video signal. The vertical cycle starts with a pre-equalizing phase of pulses with a duty cycle of about 93%, followed by a vertical serration phase that has a duty cycle of about 15%. Vertical Sync is clocked out of the EL1881 on the first rising edge during the vertical serration phase. In the absence of vertical serration pulses, a vertical sync pulse will be forced out after the vertical sync default delay time, approximately  $60\mu$ S after the last falling edge of the vertical equalizing phase for R<sub>SET</sub> =  $681k\Omega$ .

### Odd/Even

Because a typical television picture is composed of two interlaced fields, there is an odd field that includes all the odd lines, and an even field that consists of the even lines. This odd/even field information is decoded by the EL1881 during the end of picture information and the beginning of vertical information. The odd/even circuit includes a T-flipflop that is reset during full horizontal lines, but not during half lines or vertical equalization pulses. The T-flip-flop is clocked during each falling edge of these half hperiod pulses. Even fields will toggle until a low state is clocked to the odd/even pin 7 at the beginning of vertical sync, and odd fields will cause a high state to be clocked to the odd/even pin at the start of the next vertical sync pulse. Odd/even can be ignored if using non-interlaced video, as there is no change in timing from one field to the next.

### R<sub>SET</sub>

An external R<sub>SET</sub> resistor, connected from R<sub>SET</sub> pin 6 to ground, produces a reference current that is used internally as the timing reference for vertical sync width, vertical sync default delay, burst gate delay and burst width. Decreasing the value of R<sub>SET</sub> increases the reference current, which in turn decreases reference times and pulse widths. A higher frequency video input necessitates a lower R<sub>SET</sub> value.

### Chroma Filter

A chroma filter is suggested to increase the S/N ratio of the incoming video signal. Use of the optional chroma filter is shown in Figure 5. It can be implemented very simply and inexpensively with a series resistor of  $620\Omega$  and a parallel capacitor of 500pF, which gives a single pole roll-off frequency of about 500kHz. This sufficiently attenuates the 3.58MHz (NTSC) or 4.43MHz (PAL) color burst signal, yet passes the approximately 15kHz sync signals without appreciable attenuation. A chroma filter will increase the propagation delay from the composite input to the outputs.



FIGURE 5.

## Simplified Block Diagram



NOTE: \* R<sub>SET</sub> MUST BE AT 1% RESISTOR



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

| 11 | · · · · · · · · · · · · · · · · · · · |
|----|---------------------------------------|