查询EL2120供应商

捷多邦,专业PCB打样工厂,24小时加急出货



EL2120C

### Features

- Excellent differential gain and phase on  $\pm 5V$  to  $\pm 15V$  supplies
- 100 MHz -3 dB bandwidth from gains of  $\pm 1$  to  $\pm 10$
- 700 V/µs slew rate
- 0.1 dB flatness to 20 MHz
  Output disable in 50 ns remains high impedance even when
- driven with large slew rates
- Single + 5V supply operation
- AC characteristics are lot and temperature stable
- Available in small SO-8 package

### Applications

- Video gain block
- Residue amplifier
- Multiplexer
- Current to voltage converter
- Coax cable driver with gain of 2
- ADC driver

### **Ordering Information**

| Part No. | Temp. Range                    | Package     | Outline # |
|----------|--------------------------------|-------------|-----------|
| EL2120CN | $0^{\circ}C$ to $+75^{\circ}C$ | 8-Pin P-DIP | MDP0031   |
| EL2120CS | 0°C to + 75°C                  | 8-Lead SO   | MDP0027   |



### **General Description**

The EL2120C is a wideband current feedback amplifier optimized for video performance. Its 0.01% differential gain and 0.03 degree differential phase performance when at  $\pm 5$ V supplies exceeds the performance of other amplifiers running on  $\pm 15$ V supplies. Operating on  $\pm 8$  to  $\pm 15$ V supplies reduces distortions to 0.01% and 0.01 degrees and below. The EL2120C can operate with supplies as low as  $\pm 2.5$ V or a single  $\pm 5$ V supply.

Being a current feedback design, bandwidth is a relatively constant 100 MHz over the  $\pm 1$  to  $\pm 10$  gain range. The EL2120C has been optimized for flat gain over frequency and all characteristics are maintained at positive unity gain. Because the input slew rate is similar to the 700 V/ $\mu$ s output slew rate the part makes an excellent high-speed buffer.

The EL2120C has a superior output disable function. Time to enable or disable is 50 ns and does not change markedly with temperature. Furthermore, in disable mode the output does not draw excessive currents when driven with 1000 V/ $\mu$ s slew rates. The output appears as a 3 pF load when disabled.





Note: All information contained in this data sheet has been carefully checked and is believed to be accurate as of the date of publication; however, this data sheet cannot be a "controlled document". Current revisions, if any, to these specifications are maintained at the factory and are available upon your request. We recommend checking the revision level before finalization of your design documentation.

©1991 Elantec, Inc.



### Absolute Maximum Ratings $(T_A = 25^{\circ}C)$

| Voltage between V $+$ and V $-$ | 33V                          | Output Current                 | $\pm 50 \text{ mA}$                 |
|---------------------------------|------------------------------|--------------------------------|-------------------------------------|
| Voltage at + IN,                |                              | Internal Power Dissipation     | See Curves                          |
| -IN, V <sub>OUT</sub>           | (V-) - 0.5V to $(V+) + 0.5V$ | Operating Ambient              |                                     |
| Voltage between                 |                              | Temperature Range              | 0° to 75°C                          |
| +IN and -IN                     | $\pm 5V$                     | Operating Junction Temperature |                                     |
| Voltage at /Disable             | (V+) - 10V to $(V+) + 0.5V$  | P-DIP or SO                    | 150°C                               |
| Current into + IN,              |                              | Storage Temperature Range      | $-65^{\circ}$ C to $+150^{\circ}$ C |
| -IN, and /Disable               | $\pm 5 \text{ mA}$           |                                |                                     |

#### **Important Note:**

All parameters having Min/Max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality inspection. Elantec performs most electrical tests using modern high-speed automatic test equipment, specifically the LTX77 Series system. Unless otherwise noted, all tests are pulsed tests, therefore  $T_J=T_C=T_A$ .

| Test Level | Test Procedure                                                                                              |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Ι          | 100% production tested and QA sample tested per QA test plan QCX0002.                                       |  |  |  |  |
| II         | 100% production tested at $T_{ m A}=25^{\circ}{ m C}$ and QA sample tested at $T_{ m A}=25^{\circ}{ m C}$ , |  |  |  |  |
|            | $T_{MAX}$ and $T_{MIN}$ per QA test plan QCX0002.                                                           |  |  |  |  |
| III        | QA sample tested per QA test plan QCX0002.                                                                  |  |  |  |  |
| IV         | IV Parameter is guaranteed (but not tested) by Design and Characterization Data.                            |  |  |  |  |
| v          | Parameter is typical value at $T_A = 25^{\circ}C$ for information purposes only.                            |  |  |  |  |

### **Open Loop DC Electrical Characteristics**

 $V_{S} = \pm 5V$ ;  $R_{L} = 150\Omega$ ,  $T_{A} = 25^{\circ}C$  unless otherwise specified

| Parameter                  | Description                                        | Temp         | Min | Тур  | Max      | Test<br>Level | Units    |
|----------------------------|----------------------------------------------------|--------------|-----|------|----------|---------------|----------|
| V <sub>OS</sub>            | Input Offset Voltage<br>$V_{S} = \pm 15V$          | Full<br>Full |     | 4 2  | 20<br>25 | II<br>II      | mV<br>mV |
| $\Delta V_{OS} / \Delta T$ | Input Offset Drift                                 | Full         |     | 20   |          | v             | μV/°C    |
| $I_{B^+}$                  | + V <sub>IN</sub> Input Bias Current               | Full         |     | 5    | 15       | II            | μΑ       |
| $I_{B-}$                   | -V <sub>IN</sub> Input Bias Current                | Full         |     | 10   | 50       | п             | μΑ       |
| CMRR                       | Common-Mode Rejection<br>(Note 1)                  | Full         | 50  | 55   |          | п             | dB       |
| -ICMR                      | –Input Current Common-Mode<br>Rejection (Note 1)   | Full         |     | 8    | 20       | п             | μA/V     |
| PSRR                       | Power Supply Rejection<br>(Note 2)                 | Full         | 65  | 80   |          | II            | dB       |
| + IPSR                     | + Input Current Power Supply<br>Rejection (Note 2) | 25°C         |     | 0.03 |          | v             | μA/V     |
| -IPSR                      | – Input Current Power Supply<br>Rejection (Note 2) | Full         |     | 0.6  | 5        | п             | μA/V     |
| R <sub>OL</sub>            | Transimpedance                                     | Full         | 70  | 140  |          | п             | kΩ       |
| A <sub>VOL</sub>           | Voltage Gain                                       | Full         | 58  | 66   |          | II            | dB       |
| $+R_{IN}$                  | + V <sub>IN</sub> Input Impedance                  | 25°C         |     | 2    |          | v             | MΩ       |

### Open Loop DC Electrical Characteristics - Contd.

 $V_{S} = \pm 5V$ ;  $R_{L} = 150\Omega$ ,  $T_{A} = 25^{\circ}C$  unless otherwise specified

| Parameter            | Description                                | Temp | Min      | Тур       | Max      | Test<br>Level | Units            |
|----------------------|--------------------------------------------|------|----------|-----------|----------|---------------|------------------|
| VIN                  | $+V_{IN}$ Range                            | Full | ± 3.0    | $\pm 3.5$ |          | II            | v                |
| vo                   | Output Voltage Swing                       | Full | ± 3.0    | $\pm 3.5$ |          | II            | v                |
| I <sub>SC</sub>      | Output Short-Circuit<br>Current            | 25°C |          | 100       |          | п             | mA               |
| I <sub>O,DIS</sub>   | Output Current, Disabled                   | Full |          | 5         | 50       | II            | $\mu \mathbf{A}$ |
| V <sub>DIS,ON</sub>  | Disable Pin Voltage for<br>Output Enabled  | Full | (V+) - 1 |           |          | II            | v                |
| V <sub>DIS,OFF</sub> | Disable Pin Voltage for<br>Output Disabled | Full |          |           | (V+) - 4 | II            | v                |
| I <sub>DIS,ON</sub>  | Disable Pin Current for<br>Output Enabled  | Full |          |           | 5        | II            | μΑ               |
| I <sub>DIS,OFF</sub> | Disable Pin Current for<br>Output Disabled | Full | 1.0      |           |          | II            | mA               |
| I <sub>S</sub>       | Supply Current ( $V_S = \pm 15V$ )         | Full |          | 17        | 20       | II            | mA               |

Note 1: The input is moved from -3V to +3V.

Note 2: The supplies are moved from  $\pm 5V$  to  $\pm 15V$ .

### **Closed Loop AC Electrical Characteristics**

 $\mathbf{V_S}=~\pm~15\mathbf{V};~\mathbf{A_V}=~\mathbf{\hat{+}2}~(\mathbf{R_F}=\mathbf{R_G}=~270\Omega);~\mathbf{R_L}=~150\Omega;~\mathbf{C_L}=~7~\mathbf{pF};~\mathbf{C_{IN}-}=~2~\mathbf{pF};~\mathbf{T_A}=~25^\circ\mathbf{C}$ 

| Parameter | Descrip                             | tion                 | Min | Тур | Max | Test<br>Level | Units |
|-----------|-------------------------------------|----------------------|-----|-----|-----|---------------|-------|
| SR        | Slew Rate; V <sub>OUT</sub> from    | -3V to $+3V$         |     |     |     |               |       |
|           | Measured at $-2V$ and               | + 2V                 |     |     |     |               |       |
|           |                                     | $V_S = \pm 15V$      |     | 750 |     | v             | V/µs  |
|           |                                     | $V_S = \pm 5V$       |     | 550 |     | v             | V/µs  |
| ts        | Settling Time to 0.25%              | of a                 |     |     |     |               |       |
| -         | 0 to $+10V$ Swing; A <sub>V</sub> = | +1 with              |     |     |     |               |       |
|           | $R_F = 270\Omega, R_G = \infty,$    |                      |     | 50  |     | v             | ns    |
| BW        | Bandwidth                           | -3  dB               |     | 95  |     | v             | MHz   |
|           |                                     | $\pm 1  dB$          |     | 50  |     | v             | MHz   |
|           |                                     | $\pm 0.1 \text{ dB}$ |     | 16  |     | v             | MHz   |
| BW@2.5V   | Bandwidth at                        | -3  dB               |     | 75  |     | v             | MHz   |
|           | $V_S = \pm 2.5 V$                   | $\pm 1  dB$          |     | 35  |     | v             | MHz   |
|           |                                     | $\pm 0.1 \text{ dB}$ |     | 11  |     | v             | MHz   |
| Peaking   |                                     |                      |     | 0.5 |     | v             | dB    |

### Closed Loop AC Electrical Characteristics - Contd.

 $V_{S} = \pm 15V; A_{V} = +2 (R_{F} = R_{G} = 270\Omega); R_{L} = 150\Omega; C_{L} = 7 \text{ pF}; C_{IN-} = 2 \text{ pF}; T_{A} = 25^{\circ}C$ 

| Parameter | Description                             | Min | Тур    | Max | Test<br>Level | Units |
|-----------|-----------------------------------------|-----|--------|-----|---------------|-------|
| dG        | Differential Gain; DC Offset            |     |        |     |               |       |
|           | from $-0.7V$ through $+0.7V$ , AC       |     |        |     |               |       |
|           | Amplitude 286 mVp-p                     |     |        |     |               |       |
|           | $V_{S} = \pm 15V, f = 3.58 \text{ MHz}$ |     | < 0.01 |     | v             | %     |
|           | $V_{S} = \pm 15V, f = 30 MHz$           |     | 0.1    |     | v             | %     |
|           | $V_S = \pm 5V$ , f = 3.58 MHz           |     | 0.01   |     | v             | %     |
| dθ        | Differential Phase; DC Offset           |     |        |     |               |       |
|           | from $-0.7V$ through $+0.7V$ , AC       |     |        |     |               |       |
|           | Amplitude 286 mVp-p                     |     |        |     |               |       |
|           | $V_{S} = \pm 15V, f = 3.58 MHz$         |     | 0.01   |     | v             | ٥     |
|           | $V_{S} = \pm 15V, f = 30 MHz$           |     | 0.1    |     | v             | ۰     |
|           | $V_{S} = \pm 5V, f = 3.58 MHz$          |     | 0.06   |     | v             | ۰     |



4





6





#### **Applications Information**

The EL2120C represents the third generation of current-feedback amplifier design. It is designed to provide good high-frequency performance over wide supply voltage, load impedance, gain, temperature, and manufacturing lot variations. It is a well-behaved amplifier in spite of its 100 MHz bandwidth, but a few precautions should be taken to obtain maximum performance.

The power supply pins must be well bypassed. 0.01  $\mu$ F ceramic capacitors are adequate, but lead length should be kept below  $\frac{1}{4}$ " and a ground plane is recommended. Bypassing with 4.7  $\mu$ F tantalum capacitors can improve settling characteristics, and smaller capacitors in parallel will not be needed. The lead length of sockets generally deteriorates the amplifier's frequency response by exaggerating peaking and increasing ringing in response to transients. Short sockets cause little degradation.

Load capacitance also increases ringing and peaking. Capacitance greater than 35 pF should be isolated with a series resistor. Capacitance at the  $V_{IN-}$  terminal has a similar effect, and should be kept below 5 pF. Often, the inductance of the leads of a load capacitance will be self-resonant at frequencies from 40 MHz to 200 MHz and can cause oscillations. A resonant load can be de-Q'ed with a small series or parallel resistor. A "snubber" can sometimes be used to reduce resonances. This is a resistor and capacitor in series connected from output to ground. Values of  $68\Omega$  and 33 pF are typical. Increasing the feedback resistor can also improve frequency flatness.

The  $V_{IN+}$  pin can oscillate in the 200 MHz to 500 MHz realm if presented with a resonant or inductive source impedance. A series 27 $\Omega$  to 68 $\Omega$ resistor right on the  $V_{IN+}$  pin will suppress such oscillations without affecting frequency response.

-3 dB bandwidth is inversely proportional to the value of feedback resistor  $R_{\rm F}$ . The EL2120C will tolerate values as low as 180 $\Omega$  for a maximum bandwidth of about 140 MHz, but peaking will increase and tolerance to stray capacitance will reduce. At gains greater than 5, -3 dB bandwidth begins to reduce, and a smaller  $R_{\rm F}$  can be used to maximize frequency response.

The greatest frequency response flatness (to 0.1 dB, for instance) occurs with  $R_F = 300\Omega$  to  $330\Omega$ . Even the moderate peaking caused by lower values of  $R_F$  will cause the gain to peak out of the 0.1 dB window, and higher values of  $R_F$  will cause an overcompensated response where the gain falls below the 0.1 dB level. Parasitic capacitances will generally degrade the frequency flatness.

The EL2120C should not output a continuous current above 50 mA, as stated in the ABSO-LUTE MAXIMUM RATINGS table. The output current limit is set to 120 mA at a die temperature of 25°C and reduces to 85 mA at a die temperature of 150°C. This large current is needed to slew load capacitance and drive low impedance loads with low distortion but cannot be supported continuously. Furthermore, package dissipation capabilities cannot be met under short-circuit conditions. Current limit should not occur longer than a few seconds.

The output disable function of the EL2120C is optimized for video performance. While in disable mode, the feedthrough of the circuit can be modeled as a 0.2 pF capacitor from  $V_{IN+}$  to the output. No more than  $\pm 5V$  can be placed between  $V_{IN+}$  and  $V_{IN-}$  in disable mode, but this is compatible with common video signal levels. In disabled state the output can withstand about 1000 V/ $\mu$ s slew rate signals impressed on it without the output transistors turning on.

The /Disable pin logic level is referred to V+. With  $\pm 5V$  supplies, a CMOS or TTL driver with pull-up resistor will suffice.  $\pm 15V$  supplies require a  $\pm 14/\pm 11V$  drive span, or  $\pm 15/\pm 10V$ nominally. Open-collector TTL with a tapped pull-up resistor can provide these spans. The impedance of the divider should be 1k or less for optimum enable/disable speed.

The EL2120C enables in 50 ns or less. When  $V_{IN} = 0$ , only a small switching glitch occurs at the output. When  $V_{IN}$  is some other value, the output overshoots by about 0.7V when settling toward its new enabled value.

#### Applications Information - Contd.

When the EL2120C disables, it turns off very rapidly for inputs of  $\pm 1V$  or less, and the output sags more slowly for inputs larger than this. For inputs as large as  $\pm 2.5V$  the output current can be absorbed by another EL2120C simultaneously enabled. Under these conditions, switching will be properly completed in 50 ns or less.

The greater thermal resistance of the SO-8 package requires that the EL2120C be operated from  $\pm 10V$  supplies or less to maintain the 150°C maximum die temperature over the commercial temperature range. The P-DIP package allows the full  $\pm 16.5V$  supply operation.



#### The EL2120C Macromodel

This macromodel has been developed to assist the user in simulating the EL2120C with surrounding circuitry. It was developed for the PSPICE simulator (copywritten by the Microsim corporation), and may need to be rearranged for other simulators, particularly the H operator. It approximates frequency response and small-signal transients as well, although the effects of load capacitance does not show. This model is slightly more complicated than the models used for low-frequency op-amps, but is much more accurate for AC.

The model does not simulate these characteristics accurately:

| noise                      | non-linearities          |
|----------------------------|--------------------------|
| slew rate limitations      | temperature effects      |
| settling time              | manufacturing variations |
| input or output resonances | CMRR and PSRR            |

\* Revision A. March 1992

\* Enhancements include PSRR, CMRR, and Slew Rate Limiting \* Connections: + input

|                     |          |      | ·   | ,     |        | 0 |                 |
|---------------------|----------|------|-----|-------|--------|---|-----------------|
| * Connections:      | + inpu   |      |     |       |        |   |                 |
| *                   |          | -inp |     |       |        |   |                 |
| *                   |          |      | +Vs | upply |        |   |                 |
| *                   |          |      |     | -Vs   | supply |   |                 |
| *                   |          |      |     |       | output |   |                 |
| *                   |          |      |     |       |        |   |                 |
| .subckt M2120<br>*  | 3        | 2    | 7   | 4     | 6      |   |                 |
| * Input Stage       |          |      |     |       |        |   | *               |
| *                   |          |      |     |       |        |   | q1 4 18 19 qp   |
| e1 10 0 3 0 1.0     |          |      |     |       |        |   | q2 7 18 20 qn   |
| vis 10 9 0V         |          |      |     |       |        |   | q3 7 19 21 qn   |
| h2 9 12 vxx 1.0     |          |      |     |       |        |   | q4 4 20 22 qp   |
| r1 2 11 25          |          |      |     |       |        |   | r7 21 6 4       |
| l1 11 12 20nH       |          |      |     |       |        |   | r8 22 6 4       |
| iinp 3 0 10μA       |          |      |     |       |        |   | ios1 7 19 2.5mA |
| iinm 2 0 5μA        |          |      |     |       |        |   | ios2 20 4 2.5mA |
| r12 3 0 2Meg        |          |      |     |       |        |   | * C 1           |
| * Slew Rate Limit   |          |      |     |       |        |   | * Supply<br>*   |
| *                   | ung      |      |     |       |        |   | ips 7 4 10mA    |
| h1 13 0 vis 600     |          |      |     |       |        |   | *               |
| r2 13 14 1K         |          |      |     |       |        |   | * Error Terms   |
| d1 14 0 dclamp      |          |      |     |       |        |   | *               |
| s2 0 14 dclamp      |          |      |     |       |        |   | ivos 0 23 5mA   |
| *                   |          |      |     |       |        |   | vxx 23 0 0V     |
| * High Frequency    | 7 Pole   |      |     |       |        |   | e4 24 0 6 0 1.0 |
| *                   |          |      |     |       |        |   | e5 25 0 7 0 1.0 |
| e2 30 0 14 0 0.0016 | 56666666 | 5    |     |       |        |   | e6 26 0 4 0 1.0 |
| 15 30 17 1μH        |          |      |     |       |        |   | r9 24 23 562    |
| c5 17 0 0.5pF       |          |      |     |       |        |   | r10 25 23 10K   |
| r5 17 0 600<br>*    |          |      |     |       |        |   | r11 26 23 10K   |
| * Transimpedance    | Store    |      |     |       |        |   | * Models        |
| *                   | e otage  |      |     |       |        |   | *               |
| g1 0 18 17 0 1.0    |          |      |     |       |        |   | .model qn npn   |
| rol 18 0 140K       |          |      |     |       |        |   | .model qp pnp   |
| cdp 18 0 7.9pF      |          |      |     |       |        |   | .model dclamp   |
| *                   |          |      |     |       |        |   | .ends           |
| * Output Stage      |          |      |     |       |        |   |                 |
|                     |          |      |     |       |        |   |                 |

mA erms 5mA 0V 01.0 01.0 01.0 01.0 02.5mA

model qn npn (is=5e-15 bf=500 tf=0.1nS) model qp pnp (is=5e-15 bf=500 tf=0.1nS) model dclamp d(is=1e-30 ibv=0.02 bv=4 n =4) ends Ē



#### **General Disclaimer**

Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.



### Elantec, Inc.

1996 Tarob Court Milpitas, CA 95035 Telephone: (408) 945-1323 (800) 333-6314 Fax: (408) 945-9305 European Office: 44-71-482-4596

#### WARNING - Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms & conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.

Printed in U.S.A.