

Data Sheet

May 6, 2005

专业PCB打样工厂

FN7278.1

24小时加急出货 上7154

#### High Speed, Monolithic Pin Driver

The EL7154 3-state pin driver is particularly well suited for ATE and level shifting applications. The 4A peak drive capability, makes the EL7154 an excellent choice when driving high speed capacitive lines.

The p-channel MOSFET is completely isolated from the power supply, providing a high degree of flexibility. Pin (7) can be grounded, and the output can be taken from pin (8) when a "source follower" output is desired. Then n-channel MOSFET has an isolated drain, but shares a common bus with pre-drivers and level shifter circuits. This is necessary to ensure that the nchannel device can turn off effectively when  $V_L$  goes below GND. In some power-FET and IGBT applications, negative drive is desirable to insure effective turn-off. The EL7154 can be used in these applications by returning  $V_L$  to a moderate negative potential.

#### Pinout



#### Truth Table

df.dzsc.com

| 3-STATE | INPUT | Роит | NOUT |
|---------|-------|------|------|
| 0       | 0     | Open | Open |
| 0       | 1     | Open | Open |
| 1       | 0     | HIGH | Open |
| 1       | 1     | Open | LOW  |

Manufactured under U.S. Patent Nos. 5,334,883, #5,341,047, #5,352,578, #5,352,389, #5,351,012, #5,374,898

#### Features

- Comparatively low cost
- 3-State output
- 3V and 5V Input compatible
- Clocking speeds up to 10MHz
- 20ns Switching/delay time
- 4A Peak drive
- Isolated drains
- Low output impedance—2.5Ω
- Low quiescent current—5mA
- Wide operating voltage—4.5V–16V
- Isolated P-channel device
- Separate ground and V<sub>L</sub> pins
- Pb-Free available (RoHS compliant)

#### Applications

- · Loaded circuit board testers
- Digital testers
- Level shifting below GND
- IGBT drivers
- CCD drivers

#### **Ordering Information**

| PART NUMBER                 | PACKAGE                 | TAPE &<br>REEL | PKG. DWG. # |
|-----------------------------|-------------------------|----------------|-------------|
| EL7154CN                    | 8-Pin PDIP              |                | MDP0031     |
| EL7154CS                    | 8-Pin SOIC              | 17070          | MDP0027     |
| EL7154CS-T7                 | 8-Pin SOIC              | 7"             | MDP0027     |
| EL7154CS-T13                | 8-Pin SOIC              | 13"            | MDP0027     |
| EL7154CSZ<br>(See Note)     | 8-Pin SOIC<br>(Pb-free) | -              | MDP0027     |
| EL7154CSZ-T7<br>(See Note)  | 8-Pin SOIC<br>(Pb-free) | 7"             | MDP0027     |
| EL7154CSZ-T13<br>(See Note) | 8-Pin SOIC<br>(Pb-free) | 13"            | MDP0027     |

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

NUTION: Those devices are consitive to electrostatic discharge: follow proper IC Handling Proped

# Nominal Operating Voltage Range

| PIN                             | MIN  | MAX |
|---------------------------------|------|-----|
| VL                              | -3   | 0   |
| V <sub>DD</sub> -V <sub>L</sub> | 5    | 15  |
| V <sub>H</sub> –V <sub>L</sub>  | 2    | 15  |
| V <sub>DD</sub> -V <sub>H</sub> | -0.5 | 15  |
| V <sub>DD</sub>                 | 5    | 15  |

#### Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )

Supply (V<sub>DD</sub> to V<sub>L</sub>; V<sub>H</sub>–V<sub>L</sub>, V<sub>H</sub> to GND),

| V+ to V <sub>H</sub> |                                                           |
|----------------------|-----------------------------------------------------------|
|                      |                                                           |
| •                    | -0.3V below V <sub>L</sub> to +0.3V above V <sub>DD</sub> |

| Storage Temperature Range      | 65°C to +150°C |
|--------------------------------|----------------|
| Ambient Operating Temperature  | 40°C to +85°C  |
| Operating Junction Temperature | 125°C          |
| Power Dissipation              |                |
| SOIC                           | 570mW          |
| PDIP                           | 1050mW         |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

| PARAMETER        | DESCRIPTION                   | TEST CONDITIONS           | MIN | TYP        | MAX | UNITS |
|------------------|-------------------------------|---------------------------|-----|------------|-----|-------|
| INPUT            |                               |                           |     |            |     | 1     |
| V <sub>IH</sub>  | Logic "1" Input Voltage       |                           | 2.4 |            |     | V     |
| IIH              | Logic "1" Input Current       | $V_{IH} = V_{DD}$         |     | 0.1        | 10  | μA    |
| VIL              | Logic "0" Input Voltage       |                           |     |            | 0.6 | V     |
| կլ               | Logic "0" Input Current       | $V_{IL} = 0V$             |     | 0.1        | 10  | μA    |
| V <sub>HVS</sub> | Input Hysteresis              |                           |     | 0.3        |     | V     |
| OUTPUT           |                               |                           |     |            |     | _     |
| R <sub>OH</sub>  | Pull-Up Resistance            | I <sub>OUT</sub> = -100mA |     | 1.5        | 4   | Ω     |
| R <sub>OL</sub>  | Pull-Down Resistance          | I <sub>OUT</sub> = +100mA |     | 2          | 4   | Ω     |
| IOUT             | Output Leakage Current        | V <sub>DD</sub> /GND      |     | 0.2        | 10  | μA    |
| I <sub>PK</sub>  | Peak Output Current           | Source<br>Sink            |     | 4.0<br>4.0 |     | A     |
| I <sub>DC</sub>  | Continuous Output Current     | Source/Sink               | 200 |            |     | mA    |
| POWER SUPPLY     |                               |                           |     |            |     |       |
| IS               | Power Supply Current          | Inputs = V <sub>DD</sub>  |     | 1          | 2.5 | mA    |
| VS               | Operating Voltage             |                           | 4.5 |            | 16  | V     |
| IG               | Current to GND (Pin 4)        |                           |     | 1          | 10  | μA    |
| Ι <sub>Η</sub>   | Off Leakage at V <sub>H</sub> | Pin 8 = 0V                |     | 1          | 10  | μA    |

#### **DC Electrical Specifications** $T_A = 25^{\circ}C$ , $V_{DD} = +12V$ , $V_H = +12V$ , $V_L = -3V$ , unless otherwise specified

## AC Electrical Specifications $T_A = 25^{\circ}C$ unless otherwise specified

| PARAMETER        | DESCRIPTION                                            | TEST CONDITIONS         | MIN | TYP | MAX | UNITS |
|------------------|--------------------------------------------------------|-------------------------|-----|-----|-----|-------|
| SWITCHING CHAR   | ACTERISTICS ( $V_{DD} = V_{H} = 12V$ ; $V_{L} = V_{H}$ | -3V)                    |     |     |     |       |
| <sup>t</sup> R   | Rise Time                                              | C <sub>L</sub> = 100pF  |     | 4   | 25  | ns    |
|                  |                                                        | C <sub>L</sub> = 2000pF |     | 20  |     |       |
| t <sub>F</sub> F | Fall Time                                              | C <sub>L</sub> = 100pF  |     | 4   | 25  | ns    |
|                  |                                                        | C <sub>L</sub> = 2000pF |     | 20  |     |       |
| t <sub>D-1</sub> | Turn-Off Delay Time                                    | C <sub>L</sub> = 2000pF |     | 20  | 25  | ns    |
| t <sub>D-2</sub> | Turn-On Delay Time                                     | C <sub>L</sub> = 2000pF |     | 10  | 25  | ns    |
| t <sub>D-1</sub> | 3-State Delay                                          |                         |     |     | 25  | ns    |
| t <sub>D-2</sub> | 3-State Delay                                          |                         |     |     | 25  | ns    |

### EL7154

## Timing Table



## Standard Test Configuration



#### **Typical Performance Curves**











Average Supply Current vs Voltage and Frequency



Peak Drive vs Supply Voltage



"ON" Resistance vs Supply Voltage



Rise/Fall Time vs Load

#### **Typical Applications**







**6**-2v





All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com