



# 2-W Stereo Audio Power Amplifier with Mute

#### DESCRIPTION

The EUA5202 is a stereo audio power amplifier that delivering 2W of continuous RMS power per channel into 3- $\Omega$  loads. When driving 1W into 8- $\Omega$  speakers, the EUA5202 has less than 0.04% THD+N across its specified frequency range. Included within this device is integrated de-pop circuitry that virtually eliminates transients that cause noise in the speakers.

Amplifier gain is externally configured by means of two resistors per input channel and does not require external compensation for settings of 2 to 20 in BTL mode (1 to 10 in SE mode). An internal input MUX allows two sets of stereo inputs to the amplifier. In notebook applications, where internal speakers are driven as BTL and the line (often headphone drive) outputs are required to be SE, the EUA5202 automatically switches into SE mode when the SE/BTL inputs is activated. Consume only 7mA of supply current during normal operation, and the EUA5202 also features a shutdown function for power sensitive applications, holding the supply current at 1μA.

#### **FEATURES**

- Output Power at  $3\Omega$  Load
  - 2W/ch at V<sub>DD</sub>=5V
  - 800mW/ch at 3V
- Low Supply Current and Shutdown Current
- Integrated Depop Circuit
- Mute and Shutdown Control Function
- Thermal Shutdown Protection
- Stereo Input MUX
- Bridge-Tied Load (BTL) or Single-Ended (SE) Modes.
- TSSOP-24 with Thermal Pad

#### **APPLICATIONS**

- Notebook Computers
- Multimedia Monitors
- Digital Radios and Portable TVs

#### **Block Diagram**







## **Typical Application Circuit**



Figure 1. EUA5202 Minimum Configuration Application Circuit



Figure 2. EUA5202 Full Configuration Application Circuit



## **Pin Configurations**

| Package                                                          | Pin Configurations |    |  |  |
|------------------------------------------------------------------|--------------------|----|--|--|
| TSSOP-24 with Thermal Pad, exposure on the bottom of the package | GND/HS             | 24 |  |  |

## **Pin Description**

| PIN              | PIN            | I/O | DESCRIPTION                                                                                                                   |
|------------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------|
| HP/LINE          | 16             | I   | Input MUX control input, hold high to select LHP IN or RHP IN (5, 20), hold low to select LLINE IN or RLINE IN (4, 21)        |
| LBYPASS          | 6              |     | Tap to voltage divider for left channel internal mid-supply bias                                                              |
| LHPIN            | 5              | I   | Left channel headphone input, selected when HP/LINE terminal (16) is held high                                                |
| LLINE IN         | 4              | I   | Left channel line input, selected when HP/LINE terminal (16) is held low                                                      |
| LOUT+            | 3              | О   | Left channel + output in BTL mode, + output in SE mode                                                                        |
| LOUT-            | 10             | О   | Left channel - output in BTL mode, high-impedance state in SE mode                                                            |
| GND/HS           | 1,12,13,<br>24 |     | Ground connection for circuitry, directly connected to thermal pad                                                            |
| $LV_{ m DD}$     | 7              | I   | Supply voltage input for left channel and for primary bias circuits                                                           |
| MUTE IN          | 11             | I   | Mute all amplifiers, hold low for normal operation, hold high to mute                                                         |
| MUTE OUT         | 9              | О   | Follows MUTE IN terminal (11), provides buffered output                                                                       |
| NC               | 17,23          |     | No internal connection                                                                                                        |
| RBYPASS          | 19             |     | Tap to voltage divider for right channel internal mid-supply bias                                                             |
| RHPIN            | 20             | I   | Right channel headphone input, selected when $\frac{\text{HP}}{\text{LINE}}$ terminal (16) is held high                       |
| RLINEIN          | 21             | I   | Right channel line input, selected when HP/LINE terminal (16) is held low                                                     |
| ROUT+            | 22             | О   | Right channel + output in BTL mode, + output in SE mode                                                                       |
| ROUT-            | 15             | О   | Right channel - output in BTL mode, high-impedance state in SE mode                                                           |
| $RV_{DD}$        | 18             | I   | Supply voltage input for high channel                                                                                         |
| SE/BTL           | 14             | I   | Hold low foe BTL mod, hold high for SE mode                                                                                   |
| SHUTDOWN         | 8              | I   | Places entire IC in shutdown mode when held high, I <sub>DD</sub> =5μA                                                        |
| $T_{\mathrm{J}}$ | 2              | О   | Sources a current proportional to the junction temperature. This terminal should be left unconnected during normal operation. |



**Ordering Information** 

| Order Number | Package Type | Marking           | Operating Temperature range |
|--------------|--------------|-------------------|-----------------------------|
| EUA5202QIR   | TSSOP 24     | ₩ xxxx<br>EUA5202 | -40°C to 85°C               |
| EUA5202QIT   | TSSOP 24     | U xxxx<br>EUA5202 | -40°C to 85°C               |

EUA5202





## **Absolute Maximum Ratings**

| • | Supply voltage, V <sub>DD</sub>                              |                            | 6V    |
|---|--------------------------------------------------------------|----------------------------|-------|
|   | Input voltage, $V_1$                                         | 0.3V to V <sub>DD</sub> +0 | .3V   |
|   | Continuous total power dissipation                           | internally lin             | mited |
| • | Operating free-air temperature range ,T <sub>A</sub>         | –40°C to 8                 | 35°C  |
| • | Operating junction temperature range, T <sub>J</sub>         | -40°C to 15                | 50°C  |
| • | Storage temperature range, T <sub>stg</sub>                  | −65°C to 15                | 50°C  |
| • | Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds | 2/                         | 60°C  |

## **Recommended Operating Conditions**

|                                       |                                                      |                                                                                      | MIN  | NOM | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----|-----|------|
| Supply Voltage, V <sub>DD</sub>       |                                                      |                                                                                      | 3    | 5   | 5.5 | V    |
| On anoting free air tomorphysis       | V <sub>DD</sub> = 5V,<br>250m W/Ch average<br>power, | <b>4-</b> $\Omega$ stereo BTL drive, with proper PCB design                          | -40  |     | 85  |      |
| Operating free-air temperature, $T_A$ | $V_{DD} = 5V$ ,<br>2 W/Ch average power,             | 3-Ω stereo BTL drive,<br>with proper PCB design<br>and 300 CFM<br>forced-air cooling | -40  |     | 85  | °C   |
| Common mode input voltage,            | $V_{DD} = 5V$                                        |                                                                                      | 1.25 |     | 4.5 | V    |
| $V_{ICM}$                             | $V_{DD} = 3.3V$                                      |                                                                                      | 1.25 |     | 2.7 | V    |

# DC Electrical Characteristics, $T_A$ =25°C

| Cymbal                 | Davamatan                                       | Conditions                  |                     | EUA5202 |      |      | Unit |
|------------------------|-------------------------------------------------|-----------------------------|---------------------|---------|------|------|------|
| Symbol                 | Parameter                                       |                             |                     | Min.    | Тур  | Max. | Onit |
|                        |                                                 | V <sub>DD</sub> =5V         | Stereo BTL          |         | 7.1  | 11   | mA   |
| ī                      | Supply Current                                  | A DD_2 A                    | Stereo SE           |         | 3.9  | 6    | mA   |
| $I_{DD}$               | Supply Current                                  | V <sub>DD</sub> =3.3V       | Stereo BTL          |         | 5.7  | 9    | mA   |
|                        |                                                 |                             | Stereo SE           |         | 3.1  | 5    | mA   |
| V <sub>oo</sub>        | Output Offset Voltage (measured differentially) | V <sub>DD</sub> =5V, Gain=2 |                     |         | 5    | 25   | mV   |
| I <sub>DD (Mute)</sub> | Supply Current in Mute Mode                     | V <sub>DD</sub> =5V         |                     |         | 1.55 |      | mA   |
| $I_{\mathrm{DD(SD)}}$  | I <sub>DD</sub> in Shutdown                     |                             | V <sub>DD</sub> =5V |         | 1    | 5    | μΑ   |

UTECH

Typical Ac Operating Characteristics,  $V_{DD}\!\!=\!\!5V, T_A\!\!=\!\!25^{\circ}C, R_L\!\!=\!\!3\Omega$ 

| Symbol          | Parameter                                | Conditions                              | Тур. | Unit                 |
|-----------------|------------------------------------------|-----------------------------------------|------|----------------------|
| $P_{O}$         | Output Power(each                        | THD=0.2%, BTL, See Figure 3             | 2    | W                    |
| 10              | channel)*1                               | THD=1%, BTL, See Figure 3               | 2.2  |                      |
| THD+N           | Total Harmonic Distortion Plus Noise     | P <sub>O</sub> =2W, f=1KHz ,See Figure5 | 200  | m%                   |
|                 |                                          | $V_1=1V, R_L=10k\Omega, A_V=1V/V$       | 100  | m%                   |
| B <sub>OM</sub> | Maximum Output Power<br>Bandwidth        | AV=10V/V THD <1%, See Figure5           | >20  | KHz                  |
|                 | Supply Ripple Rejection                  | f=1KHz, See Figure37                    | 65   | 1D                   |
|                 | Ratio                                    | f=20-20KHz, See Figure37                | 40   | dB                   |
|                 | Mute Attenuation                         |                                         | 85   | dB                   |
|                 | Channel-to- Channel Output<br>Separation | f=1KHz, See Figure 39                   | 85   | dB                   |
|                 | Line/HP Input Separation                 |                                         | 88   | dB                   |
|                 | BTL Attenuation in SE<br>Mode            |                                         | 86   | dB                   |
| $Z_1$           | Input Impedance                          |                                         | 2    | ΜΩ                   |
|                 | Signal-to-Noise Ratio                    | P <sub>O</sub> =2W,BTL, 5V              | 101  | dB                   |
| $V_N$           | Output Noise Voltage                     | See Figure 35                           | 22   | $\mu V (\text{rms})$ |

<sup>\*1:</sup> Output Power is measured at the output terminals of the IC at 1 KHz

Typical Ac Operating Characteristics,  $V_{DD}$ =3.3V,  $T_A$ =25°C,  $R_L$ =3 $\Omega$ 

| Symbol   | Parameter                                | Conditions                               | Тур. | Unit    |
|----------|------------------------------------------|------------------------------------------|------|---------|
| D        | Output Power(each                        | THD=0.2%, BTL, See Figure 10             | 800  | W       |
| $P_{O}$  | channel)*1                               | THD=1%, BTL, See Figure 10               | 900  | ] vv    |
| THD+N    | Total Harmonic Distortion Plus Noise     | P <sub>O</sub> =2W, f=1KHz ,See Figure11 | 350  | m%      |
|          |                                          | $V_1=1V, R_L=10k\Omega, A_V=1V/V$        | 200  | m%      |
| $B_{OM}$ | Maximum Output Power<br>Bandwidth        | AV=10V/V THD <1%, See Figure 11          | >20  | KHz     |
|          | Supply Ripple Rejection                  | f=1KHz, See Figure37                     | 60   | 10      |
|          | Ratio                                    | f=20-20KHz, See Figure37                 | 40   | dB      |
|          | Mute Attenuation                         |                                          | 85   | dB      |
|          | Channel-to- Channel Output<br>Separation | f=1KHz, See Figure 40                    | 80   | dB      |
|          | Line/HP Input Separation                 |                                          | 88   | dB      |
|          | BTL Attenuation in SE<br>Mode            |                                          | 86   | dB      |
| $Z_1$    | Input Impedance                          |                                          | 2    | ΜΩ      |
|          | Signal - to - Noise Ratio                | P <sub>O</sub> =700mW,BTL, 5V            | 96   | dB      |
| $V_N$    | Output Noise Voltage                     | See Figure 36                            | 22   | μV(rms) |

<sup>\*1:</sup> Output Power is measured at the output terminals of the IC at 1 KHz

EUTECH

# **Typical Operating Characteristics**

(Table of Graphs)

| No | Item                   | Conditions                                                                     | Figure | Page |
|----|------------------------|--------------------------------------------------------------------------------|--------|------|
| 1  | THD+N vs. Output Power | VDD=5V , RL=3 & 8 ohm , BTL , f=1KHz                                           | 3      | 9    |
| 2  | THD+N vs. Frequency    | VDD=5V , RL=4 ohm , BTL , Po=1.5W<br>f=20 to 20KHz , Av= -2 & -10 & -20V/V     | 4      | 9    |
| 3  | THD+N vs. Frequency    | VDD=5V , RL=3 & 4 ohm , BTL , Po=1.5W , f=20 to 20KHz                          | 5      | 9    |
| 4  | THD+N vs. Output Power | VDD=5V , RL=3 ohm , BTL , f=20 & 1K & 20KHz                                    | 6      | 9    |
| 5  | THD+N vs. Frequency    | VDD=5V , RL=8 ohm , BTL , f=20 to 20KHz , Av=-2V/V                             | 7      | 9    |
| 6  | THD+N vs. Output Power | VDD=5V , RL=8 ohm , BTL , Po=1W , Av= -2 &-10 & -20V/V , f=20 to 20KHz         | 8      | 9    |
| 7  | THD+N vs. Output Power | VDD=5V , RL=8 ohm , BTL , f=20 & 1K & 20KHz                                    | 9      | 10   |
| 8  | THD+N vs. Output Power | VDD=3.3V , RL=3 & 8 ohm , BTL , f=1KHz                                         | 10     | 10   |
| 9  | THD+N vs. Frequency    | VDD=3.3V , RL=4 ohm , BTL , Po=0.75W , Av= -2 &-10 &-20V/V , f=20 to 20KHz     | 11     | 10   |
| 10 | THD+N vs. Frequency    | VDD=3.3V , RL=4 ohm , BTL , Av=-2V/V , Po=0.1 & 0.35 & 0.75W & 800mW(RL=3 ohm) | 12     | 10   |
| 11 | THD+N vs. Output Power | VDD=3.3V , RL=3 ohm , BTL , Av=-2V/V , f=20 & 1K & 20KHz                       | 13     | 10   |
| 12 | THD+N vs. Frequency    | VDD=3.3V , RL=8 ohm , BTL , Po=0.4W , Av=-2 &-10 & -20V/V                      | 14     | 10   |
| 13 | THD+N vs. Frequency    | VDD=3.3V , RL=8 ohm , BTL , Av=-2V/V , Po=0.1 & 0.25 & 0.4W                    | 15     | 11   |
| 14 | THD+N vs. Output Power | VDD=3.3V , RL=8 ohm , BTL , Av= -2V/V , f=20 & 1K &20KHz                       | 16     | 11   |
| 15 | THD+N vs. Frequency    | VDD=5V , RL=4 ohm , SE , Po=0.5W , Av= -1&-5&-10V/V                            | 17     | 11   |
| 16 | THD+N vs. Frequency    | VDD=5V , RL=4 ohm , SE , Av= -2V/V , Po=0.1 & 0.25 & 0.5W                      | 18     | 11   |
| 17 | THD+N vs. Output Power | VDD=5V , RL=4 ohm , SE , Av= -2V/V , f=100 & 1K & 20KHz                        | 19     | 11   |
| 18 | THD+N vs. Frequency    | VDD=5V , RL=8 ohm , SE , Po=0.25W , Av= -1 &-5 &-10V/V                         | 20     | 11   |
| 19 | THD+N vs. Frequency    | VDD=5V , RL=8 ohm , SE , Av= -2V/V , Po=0.05 & 0.1 & 0.25W                     | 21     | 12   |
| 20 | THD+N vs. Output Power | VDD=5V , RL=8 ohm , SE , Av= -2V/V , f=100 &1K & 20KHz                         | 22     | 12   |
| 21 | THD+N vs. Frequency    | VDD=5V , RL=32 ohm , SE , Po=0.075W , Av= -1 &-5 &-10V/V                       | 23     | 12   |
| 22 | THD+N vs. Frequency    | VDD=5V , RL=32 ohm , SE , Av= -1V/V , Po=25 & 50 & 75mW                        | 24     | 12   |
| 23 | THD+N vs. Output Power | VDD=5V , RL=32 ohm , SE , Av= -1V/V , f=20 & 1K & 20KHz                        | 25     | 12   |
| 24 | THD+N vs. Frequency    | VDD=3.3V , RL=4 ohm , SE , Po=0.2W , Av= -1 &-5 &-10V/V                        | 26     | 12   |
| 25 | THD+N vs. Frequency    | VDD=3.3V , RL=4 ohm , SE , Av= -1V/V , Po=0.05 & 0.1 & 0.2W                    | 27     | 13   |
| 26 | THD+N vs. Output Power | VDD=3.3V , RL=4 ohm , SE , Av= -2V/V , f=100 & 1K & 20KHz                      | 28     | 13   |
| 27 | THD+N vs. Frequency    | VDD=3.3V , RL=8 ohm , SE , Po=100mW , Av= -1 &-5 &-10V/V                       | 29     | 13   |
| 28 | THD+N vs. Frequency    | VDD=3.3V , RL=8 ohm , SE , Av= -1V/V , Po=25 & 50 &100mW                       | 30     | 13   |
| 29 | THD+N vs. Output Power | VDD=3.3V , RL=8 ohm , SE , Av= -1V/V , f=100 & 1K & 20KHz                      | 31     | 13   |
| 30 | THD+N vs. Frequency    | VDD=3.3V , RL=32 ohm , SE , Po=30mW , Av= -1 &-5 &-10V/V                       | 32     | 13   |
| 31 | THD+N vs. Frequency    | VDD=3.3V , RL=32 ohm , SE , Av= -1V/V , Po=10 & 20 & 30mW                      | 33     | 14   |
| 32 | THD+N vs. Output Power | VDD=3.3V , RL=32 ohm , SE , Av=-1V/V , f=20 & 1K & 20KHz                       | 34     | 14   |

7



# EUA5202

|    |                                             | <i>L</i> 07 10                                                       |    |    |
|----|---------------------------------------------|----------------------------------------------------------------------|----|----|
| 33 | Output Noise Voltage vs. Frequency          | VDD=5V , BW=22Hz to 22kHz , RL=4                                     | 35 | 14 |
| 34 | Output Noise Voltage vs. Frequency          | VDD=3.3V , BW=22Hz to 22kHz , RL=4                                   | 36 | 14 |
| 35 | Supply Ripple Rejection Ratio vs. Frequency | RL=4 ohm , CB=4.7uF , BTL , VDD=3.3 & 5V                             | 37 | 14 |
| 36 | Supply Ripple Rejection Ratio vs. Frequency | RL=4 ohm , CB=4.7uF , SE , VDD=3.3 & 5V                              | 38 | 14 |
| 37 | Crosstalk vs .Frequency                     | VDD=5V , Po=1.5W , RL=4 ohm , BTL , Right to Left & Left to Right    | 39 | 15 |
| 38 | Crosstalk vs .Frequency                     | VDD=3.3V , Po=0.75W , RL=4 ohm , BTL , Right to Left & Left to Right | 40 | 15 |
| 39 | Crosstalk vs .Frequency                     | VDD=5V , Po=75mW , RL=32 ohm , SE , Right to Left & Left to Right    | 41 | 15 |
| 40 | Crosstalk vs .Frequency                     | VDD=3.3V , Po=35mW , RL=32 ohm , SE , Right to Left & Left to Right  | 42 | 15 |
| 41 | Closed Loop Response                        | VDD=5V, Av=-2V/V, Po=1.5W, BTL, Gain & Phase                         | 43 | 15 |
| 42 | Closed Loop Response                        | VDD=3.3V , Av= -2V/V , Po=0.75W , BTL , Gain &Phase                  | 44 | 15 |
| 43 | Closed Loop Response                        | VDD=5V, Av=-1V/V, Po=0.5W, SE, Gain &Phase                           | 45 | 16 |
| 44 | Closed Loop Response                        | VDD=3.3V , Av= -1V/V , Po=0.25W , SE , Gain &Phase                   | 46 | 16 |
| 45 | Supply Current vs. Supply Voltage           | Stereo BTL & Stereo SE                                               | 47 | 16 |
| 46 | Output Power vs. Supply Voltage             | THD+N=1%, BTL, Each Channel, RL=3 & 4 & 8 ohm                        | 48 | 16 |
| 47 | Output Power vs. Supply Voltage             | THD+N=1%, SE, Each Channel, RL=3 & 4 & 8 ohm                         | 49 | 16 |
| 48 | Output Power vs. Load Resistance            | THD+N=1%, BTL, Each Channel, VDD=3.3 & 5V                            | 50 | 16 |
| 49 | Output Power vs. Load Resistance            | THD+N=1%, SE, Each Channel, VDD=3.3 & 5V                             | 51 | 17 |
| 50 | Power Dissipation vs. Output Power          | VDD=5V , BTL , Each Channel , RL=3 & 4 & 80hm                        | 52 | 17 |
| 51 | Power Dissipation vs. Output Power          | VDD=3.3V , BTL , Each Channel , RL=3 & 4 & 80hm                      | 53 | 17 |
| 52 | Power Dissipation vs. Output Power          | VDD=5V , SE , Each Channel , RL=4 & 8 &32 ohm                        | 54 | 17 |
| 53 | Power Dissipation vs. Output Power          | VDD=3.3V , SE , Each Channel , RL=4 & 8 &32 ohm                      | 55 | 17 |









Figure 5.



TOTAL HARMONIC DISTORTION PLUS NOISE vs



Figure 4.

#### TOTAL HARMONIC DISTORTION PLUS NOISE



Figure 6.

TOTAL HARMONIC DISTORTION PLUS NOISE



Figure8.















Figure 14.





Figure 15.



Figure 17.





Figure16.



Figure 18.



Figure 20.





Figure21.



Figure 22.





Figure25.



Figure24.



Figure 26.









Figure 29.



TOTAL HARMONIC DISTORTION PLUS NOISE OUTPUT POWER



Figure 28.



Figure 30.



Figure32.





Figure 33.



Figure35.





Figure34.



Figure 36.



Figure 38.











Figure 43.



Figure 40.



Figure 42.



Figure44.





Figure 45.



Figure 47.





Figure 46.



Figure 48.







Figure 51.



Figure 53.



Figure 55.



Figure 52.



Figure 54.



#### **Application Information**

#### Gain Setting Resistors, R<sub>F</sub> and R<sub>I</sub>

The gain for each audio input of the EUA5202 is set by resistors by resistors  $R_F$  and  $R_I$  according to equation 1 for BTL mode.

BTL Gain = 
$$-2\left(\frac{R}{R}\right)$$
 ----(1)

BTL mode operation brings about the factor 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. Given that the EUA5202 is a MOS amplifier, the input impedance is very high, value of  $R_{\rm F}$  increases. In addition, a certain range of  $R_{\rm F}$  values is required for proper start-up operation of the amplifier. Taken together it is recommended that the effective impedance seen by the inverting node of the amplifier be set between  $5k\Omega$  and  $20k\Omega$ . The effective impedance is calculated in equation 2.

EffectiveImpedance = 
$$\frac{R R R}{R + R}$$
 -----(2)

As an example consider an input resistance of  $10k\Omega$  and a feedback resistor of  $50k\Omega$ . The BTL gain of the amplifier would be -10 and the effective impedance at the inverting terminal would be  $8.3k\Omega$ , which is well within the recommended range. For high performance applications metal film resistors are recommended because they tent to have lower noise levels than carbon resistors. For values of  $R_F$  above  $50k\Omega$  the amplifier tends to become unstable due to a pole formed from  $R_F$  and the inherent input capacitance of the MOS input structure. For this reason, a small compensation capacitor of approximately 5pF should be places in parallel with  $R_F$  when  $R_F$  is greater than  $50k\Omega$ . This, in effect, creates a low pass filter network with the cutoff frequency defined in equation 3.

$$f_{c} \text{ (lowpass)} = \frac{1}{2 \pi R_{F}^{C}}$$
 -----(3)



For example, if  $R_F$  is  $100k\Omega$  and  $C_F$  is 5 pF then  $f_C$  is 318 KHz, which is well outside of the audio range.

#### Input Capacitor, C<sub>I</sub>

In the typical application an input capacitor,  $C_I$ , is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency determined in equation 4.

$$f_{\text{c(highpass)}} = \frac{1}{2 \pi R_{\text{I}}^{\text{C}}}$$
 -----(4)



The value of  $C_I$  is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_I$  is  $10k\Omega$  and the specification calls for a flat bass response down to 40Hz. Equation 8 is reconfigured as equation 5.

$$C_{I} = \frac{1}{2 \pi R_{I} f}$$
 -----(5)

In this example,  $C_I$  is 0.40  $\mu F$  so one would likely choose a value in the range of 0.47 $\mu F$  to  $1\mu F$ . A further consideration for this capacitor is the leakage path from the input source through the input network ( $R_I$ ,  $C_I$ ) and the feedback resistor ( $R_F$ ) to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the dc level there is held at  $V_{DD}/2$ , which is likely higher that the source dc level. Please note that it is important to confirm the capacitor polarity in the application.



#### Power Supply Decoupling, C<sub>S</sub>

The EUA5202 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent – series - resistance (ESR) ceramic capacitor, typically  $0.1\mu F$  placed as close as possible to the device  $V_{DD}$  lead works best. For filtering lower – frequency noise signals, a larger aluminum electrolytic capacitor of  $10~\mu F$  or greater placed near the audio power amplifier is recommended.

#### Bypass Capacitor, C<sub>B</sub>

The bypass capacitor,  $C_B$ , is the most critical capacitor and serves several important functions. During startup or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD+N. Bypass capacitor,  $C_B$ , values of 0.1  $\mu F$  to 1  $\mu F$  ceramic of tantalum low-ESR capacitors are recommended for the best THD and noise performance.

In Figure 2, the full feature configuration, two bypass capacitors are used. This provides the maximum separation between right and left drive circuits. When absolute minimum cost and/or component space is required, one bypass capacitor can be used as shown in Figure 1. It is critical that terminals 6 and 19 be tied together in this configuration.

#### Output Coupling Capacitor, C<sub>C</sub>

In the typical single-supply SE configuration, and output coupling capacitor ( $C_{\rm C}$ ) is required to block the dc bias at the output of the amplifier thus preventing dc currents in the load. As with the input coupling capacitor and impedance of the load form a high-pass filter governed by equation 6



The main disadvantage, from a performance standpoint, is the load impedances are typically small, which drives the low-frequency corner higher degrading the bass response. Large values of  $C_C$  are required to pass low frequencies into the load. Consider the example where a  $C_C$  of 330  $\mu F$  is chosen and loads vary from 3 $\Omega$ , 4 $\Omega$ , 8 $\Omega$ , 32 $\Omega$ , 10k $\Omega$ , to 47k $\Omega$ . Table 1 summarizes the frequency response characteristics of each configuration.

Table1. Common Load Impedances vs Low Frequency Output Characteristics in SE Mode

| $R_{\rm L}$    | $C_{\mathbb{C}}$ | <b>Lowest Frequency</b> |
|----------------|------------------|-------------------------|
| 3 Ω            | 330 μF           | 161 Hz                  |
| 4 Ω            | 330 μF           | 120 Hz                  |
| 8 Ω            | 330 μF           | 60 Hz                   |
| 32 Ω           | 330 μF           | 15 Hz                   |
| 10000 Ω        | 330 μF           | 0.05 Hz                 |
| $47000 \Omega$ | 330 μF           | 0.01 Hz                 |

As Table 1 indicates, most of the bass response is attenuated into 4– $\Omega$  load, an 8– $\Omega$  load is adequate, headphone response is good, and drive into line level inputs (a home stereo for example) is exceptional.

#### **Using Low-ESR Capacitors**

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

#### **Bridged-tied Load Versus Single-ended Mode**

Figure 56 show a linear audio power amplifier (APA) in a BTL configuration. The EUA 5202 BTL amplifier consists of two linear amplifiers driving both ends of the load. There are several potential benefits to this differential drive configuration, but initially consider power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance (see equation 7)

$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}} \quad Power = \frac{V_{(rms)}^{2}}{R_{L}} - (7)$$





Figure 56. Bridge-Tied Load Configuration

In a typical computer sound channel operating at 5V, bridging raises the power into an 8- $\Omega$  speaker from a singled -ended (SE, ground reference) limit of 250 mW to 1W. In sound power that is a 6-dB improvement—which is loudness that can be heard. In addition to increased power there are frequency response concerns. Consider the single-supply SE configuration shown in Figure 57. A coupling capacitor is required to block the dc offset voltage from reaching the load. These capacitors can be quite large (approximately 33 $\mu$ F to 1000 $\mu$ F) so they tend to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system.

This frequency limiting effect is due to the high pass filter network created with the speaker impedance and the coupling capacitance and is calculated with equation 8

8. 
$$f_{C} = \frac{1}{2 \pi R_L C_C}$$
 -----(8)

For example, a  $68\mu F$  capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 57. Single-Ended Configuration and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4 x the output power of the SE configuration. Internal dissipation versus output power is discussed further in the crest factor and thermal considerations section.

#### **Single-Ended Operation**

In SE mode (see Figure 56 and Figure 57), the load is driven from the primary amplifier output for each channel (OUT+, terminals 22 and 3).

In SE mode the gain is set by the R<sub>F</sub> and R<sub>I</sub> resistors and is shown in equation 9. Since the inverting amplifier is not used to mirror the voltage swing on the load, the factor of 2, from equation 5, is not included.

SE Gain = 
$$-\left(\frac{R_F}{R_I}\right)$$
 (9)

The output coupling capacitor required in single-supply SE mode also places additional constraints on the selection of other components in the amplifier circuit. The rules described earlier still hold with the addition of the following relationship (see equation 10):

$$\frac{1}{\left(C_{B} \times 25 \,\mathrm{k}\right)} \le \frac{1}{\left(C_{I} R_{I}\right)} < \frac{1}{R_{L} C_{C}}$$
(10)



#### Input MUX operation

Working in concert with the SE/BTL feature, the HP/LINE MUX feature gives the audio designer the flexibility of a multichip design in a single IC (see Figure 58). The primary function of the MUX is to allow different gain settings for BTL versus SE mode. Speakers typically require approximately a factor of 10 more gain for similar volume listening levels as compared to headphones. To achieve headphone and speaker listening parity, the resistor values would need to be set as follows:

SE Gain<sub>(HP)</sub> = 
$$-\left(\frac{R_{F(HP)}}{R_{I(HP)}}\right)$$
 -----(11)

If, for example  $R_{I\,(HP)}$  = 10  $k\Omega$  and  $R_{F\,(HP)}$  = 10k $\Omega$  then SE Gain  $_{(HP)}$  = -1

BTL Gain<sub>(LINE)</sub> = 
$$-2\left(\frac{R_{F(LINE)}}{R_{I(LINE)}}\right)$$
 (12)

If, for example  $R_{I\,(LINE)}\!=10k\Omega$  and  $R_{F\,(LINE)}\!=50k\Omega$  then BTL Gain  $_{(LINE)}\!=$  -10



Figure 58. EUA5202 Example Input MUX Circuit

Another advantage of using the MUX feature is setting the gain of the headphone channel to -1. This provides the optimum distortion performance into the headphones where clear sound is more important. Refer to the SE/BTL operation section for a description of the headphone hack control circuit.

#### SE/BTL Operation

The ability of the EUA5202 to easily switch between BTL and SE modes is one of its most important cost saving features. This feature eliminates the requirement for an additional headphone amplifier in applications where internal stereo speakers are driven in BTL mode but external headphone or speakers must be accommodated. Internal to the EUA5202, two separate amplifiers drive LOUT- and ROUT- (terminals 10 and 15). When SE/BTL is held high, the OUT- amplifier are in high output impedance state, which configures the EUA5202 as an SE driver from LOUT + and ROUT + (terminal 3 and 22). I<sub>DD</sub> is reduced by approximately one-half in SE mode. Control of the SE/BTL input can be from a logic-level CMOS source, or, more typically, from a resistor divider network as shown in Figure 59.



Figure 59. EUA5202 Resistor Divider Network Circuit

Using a readily available 1/8-in. (3.5mm) stereo headphone jack, the control switch is closed when no plug is inserted. When closed the  $100\text{-k}\Omega/1\text{-k}\Omega$  divider pulls the SE/BTL input low. When a plug is inserted, the OUT- amplifier is shutdown causing the speaker to mute (virtually open-circuits the speaker). The OUT+ amplifier then drives through the output capacitor (CO) into the headphone jack. As shown n the full feature application (Figure 2), the input MUX control can be tied to the SE/BTL input. The benefits of doing this are described in the following input MUX operation section.

#### Mute and Shutdown Mode

The EUA5202 employs both a mute and a shutdown mode of operation designed to reduce supply current,  $I_{\rm DD}$ , to the absolute minimum level during periods of nonuse for battery-power conservation. The SHUTDOWN input terminal should be held low during normal operation when the amplifier is in use. Pulling SHUTDOWN high causes the outputs to mute and the amplifier to enter a low-current state,  $I_{\rm DD}=5~\mu A.$  SHUTDOWN or MUTE IN should never be left unconnected because amplifier operation would be unpredictable. Mute mode alone reduces  $I_{\rm DD}$  to 1.5 mA.



### **Package Information**



#### **NOTE**

- 1. Package body sizes exclude mold flash protrusions or gate burrs
- 2. Tolerance  $\pm$  0.1mm unless otherwise specified
- 3. Coplanarity: 0.1mm
- 4. Controlling dimension is millimeter. Converted inch dimensions are not necessarily exact.
- 5. Die pad exposure size is according to lead frame design.
- 6. Standard Solder Map dimension is millimeter.
- 7. Followed from JEDEC MO-153

| SYMBOLS  | DIMENS | DIMENSIONS IN MILLIMETERS |      | DIMENSIONS IN INCHES |       |       |
|----------|--------|---------------------------|------|----------------------|-------|-------|
| STNIBOLS | MIN.   | NOM.                      | MAX. | MIN.                 | NOM.  | MAX.  |
| A        |        |                           | 1.15 |                      |       | 0.045 |
| A1       | 0.00   |                           | 0.10 | 0.000                |       | 0.004 |
| A2       | 0.80   | 1.00                      | 1.05 | 0.031                | 0.039 | 0.041 |
| b        | 0.19   |                           | 0.30 | 0.007                |       | 0.012 |
| С        | 0.09   |                           | 0.20 | 0.004                |       | 0.008 |
| D        | 7.70   | 7.80                      | 7.90 | 0.303                | 0.307 | 0.311 |
| Е        |        | 6.40                      |      |                      | 0.252 |       |
| E1       | 4.30   | 4.40                      | 4.50 | 0.169                | 0.173 | 0.177 |
| e        |        | 0.65                      |      |                      | 0.026 |       |
| L        | 0.45   | 0.60                      | 0.75 | 0.018                | 0.024 | 0.030 |
| y        |        |                           | 0.10 |                      |       | 0.004 |
| θ        | 0      |                           | 8    | 0                    |       | 8     |

EUTECH