# LH28F128SPHTD-PTLZ5 # Flash Memory 128Mbit (8Mbitx16 / 16Mbitx8) (Model Number: LHF12PZ5) Spec. Issue Date: December 15, 2004 Spec No: EL16Y377 | SPEC No. | EL | 16Y377 | | |----------|------|----------|--| | ISSUE: | Dec. | 15, 2004 | | | To; | |-----| |-----| BY: # SPECIFICATIONS Product Type 128 Mbit Flash Memory L H 2 8 F 1 2 8 S P H T D — P T L Z 5 Model No.\_\_\_\_\_ ( L H F 1 2 P Z 5 ) If you have any objections, please contact us before issuing purchasing order. \* This specifications contains 40 pages including the cover and appendix. \* Refer to LH28F640SP series Appendix (FUM03201). **CUSTOMERS ACCEPTANCE** DATE: **PRESENTED** BY: Marali M. NAWAKI Dept. General Manager REVIEWED BY: PREPARED BY: Product Development Dept. II System-Flash Division **Integrated Circuits Group** SHARP CORPORATION Y. Suminaga S. Kouchi # SHARP #### LHF12PZ5 - Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - Office electronics - Instrumentation and measuring equipment - Machine tools - Audiovisual equipment - Home appliance - Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - Mainframe computers - Traffic control systems - Gas leak detectors and automatic cutoff devices - Rescue and security equipment - Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - Aerospace equipment - Communications equipment for trunk lines - Control equipment for the nuclear power industry - Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. 1 # **CONTENTS** | PAGE | PAGE | |------------------------------------------------------|-------------------------------------------------| | 56-Lead TSOP (Normal Bend) Pinout | 1 Electrical Specifications | | Pin Descriptions | 1.1 Absolute Maximum Ratings 17 | | CE <sub>0</sub> , CE <sub>1</sub> , BS Truth Table 5 | 1.2 Operating Conditions | | Memory Map 6 | 1.2.1 Capacitance | | Identifier Codes Address 8 | 1.2.2 AC Input/Output Test Conditions 18 | | OTP Block Address Map | 1.2.3 DC Characteristics | | Bus Operation | 1.2.4 AC Characteristics - Read-Only Operations | | Command Definitions | 1.2.5 AC Characteristics - Write Operations 25 | | Functions of Block Lock | 1.2.6 Reset Operations | | Status Register Definition | 1.2.7 Block Erase, (Page Buffer) Program | | Extended Status Register Definition | and Block Lock Configuration Performance | | STS Configuration Definition | 2 Related Document Information | | | 3 Package and packing specification 30 | # LH28F128SPHTD-PTLZ5 128Mbit (8Mbit×16/16Mbit×8) Page Mode Flash MEMORY - 128-Mbit Density - Bit Organization ×8/×16 - High Performance Page Mode Reads for Memory Array - 120/25ns 4-Word/ 8-Byte Page Mode - $\blacksquare$ V<sub>CC</sub>=2.7V-3.6V Operation - V<sub>CCO</sub> for Input/Output Power Supply Isolation - Automatic Power Savings Mode reduces I<sub>CCR</sub> in Static Mode - OTP (One Time Program) Block - 4-Word/ 8-Byte Factory-Programmed Area - 3963-Word/ 7926-Byte User-Programmable Area - High Performance Program with Page Buffer - 16-Word/ 32-Byte Page Buffer - Page Buffer Program Time 12.5µs/byte (Typ.) - Operating Temperature -40°C to +85°C - Symmetrically-Blocked Architecture - One-hundred and twenty-eight 64-KWord/ 128-KByte Blocks - Enhanced Data Protection Features - Individual Block Lock - Absolute Protection with V<sub>PEN</sub>≤V<sub>PENLK</sub> - Block Erase, (Page Buffer) Program Lockout during Power Transitions - Automated Erase/Program Algorithms - Program Time 210µs (Typ.) - Block Erase Time 1s (Typ.) - Cross-Compatible Command Support - · Basic Command Set - Common Flash Interface (CFI) - Extended Cycling Capability - Minimum 100,000 Block Erase Cycles - 56-Lead TSOP (Normal Bend) - CMOS Process (P-type silicon substrate) - ETOX<sup>TM\*</sup> Flash Technology - Not designed or rated as radiation hardened The product, which is Page Mode Flash memory, is a high density, low cost, nonvolatile read/write storage solution for a wide range of applications. The product can operate at $V_{CC}$ =2.7V-3.6V and $V_{PEN}$ =2.7V-3.6V The product supports high performance page mode. It allows code execution directly from Flash, thus eliminating time consuming wait states. Fast program capability is provided through the use of high speed Page Buffer Program. The block locking scheme is available for memory array and this scheme provides maximum flexibility for safe nonvolatile code and data storage. OTP (One Time Program) block provides an area to store security code and to protect its code. \* ETOX is a trademark of Intel Corporation. Figure 1. 56-Lead TSOP (Normal Bend) Pinout Table 1. Pin Descriptions | Symbol | Type | Name and Function | |-----------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ADDRESS INPUTS: Lowest address input in byte mode (BYTE#= $V_{IL}$ : ×8 bit). | | $A_0$ | INPUT | Address is internally latched during an erase or a program cycle. This pin is not used in word mode (BYTE#= $V_{IH}$ : ×16 bit) | | A <sub>22</sub> -A <sub>1</sub> | INPUT | ADDRESS INPUTS: Inputs for addresses during read, erase and program operations. Addresses are internally latched during an erase or a program cycle. | | BS | INPUT | BANK SELECT: Bank 0 is selected by BS=V <sub>IL</sub> . Bank 1 is selected by BS=V <sub>IH</sub> . | | DQ <sub>15</sub> -DQ <sub>0</sub> | INPUT/<br>OUTPUT | DATA INPUTS/OUTPUTS: Inputs data and commands during CUI (Command User Interface) write cycles, outputs data during memory array, status register, query code, identifier code reads. Data pins float to high-impedance (High Z) when the chip or outputs are deselected. Data is internally latched during an erase or program cycle. $DQ_{15}$ - $DQ_{8}$ pins are not used in byte mode (BYTE#= $V_{IL}$ : ×8 bit). | | CE <sub>0</sub> , CE <sub>1</sub> | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. When the device is de-selected, power consumption reduces to standby levels. Refer to Table 2 to determine whether the device is selected or de-selected depending on the state of $\mathrm{CE}_0$ , $\mathrm{CE}_1$ and $\mathrm{BS}$ . | | RP# | INPUT | RESET: When low $(V_{IL})$ , RP# resets internal automation and inhibits erase and program operations, which provides data protection. RP#-high $(V_{IH})$ enables normal operation. After power-up or reset mode, the device is automatically set to read array mode. RP# must be low during power-up/down. | | OE# | INPUT | OUTPUT ENABLE: Gates the device's outputs during a read cycle. | | WE# | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the first edge of $CE_0$ or $CE_1$ that disables the device or the rising edge of WE# (whichever occurs first). BS transitions must not occur when $CE_0$ = $CE_1$ = $V_{IL}$ and WE#= $V_{IL}$ . | | STS | OPEN DRAIN<br>OUTPUT | STATUS: Indicates the status of the internal WSM (Write State Machine). When configured in level mode (default mode), STS acts as a RY/BY# pin (STS is $V_{OL}$ when the WSM is executing internal erase or program algorithms). When configured in one of its pulse modes, STS can pulse to indicate erase/program completion. Refer to Table 9 for STS configuration. | | BYTE# | INPUT | BYTE ENABLE: BYTE# $V_{IL}$ places the device in byte mode (×8). In this mode, $DQ_{15}$ - $DQ_8$ is floated (High Z) and $A_0$ is the lowest address input. BYTE# $V_{IH}$ places the device in word mode (×16) and $A_1$ is the lowest address input. | | $ m V_{PEN}$ | INPUT | MONITORING POWER SUPPLY VOLTAGE: $V_{PEN}$ is not used for power supply pin. With $V_{PEN} \le V_{PENLK}$ , block erase, (page buffer) program, block lock configuration and OTP program cannot be executed and should not be attempted. | | V <sub>CC</sub> | SUPPLY | DEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \le V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (refer to DC Characteristics) produce spurious results and should not be attempted. | | V <sub>CCQ</sub> | SUPPLY | INPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/output pins. | | GND | SUPPLY | GROUND: Do not float any ground pins. | | NC | | NO CONNECT: Lead is not internally connected; it may be driven or floated. | | Table 2. | $CE_0$ , $C$ | E <sub>1</sub> , BS | Truth | Table | (1), (2) | |----------|--------------|---------------------|-------|-------|----------| |----------|--------------|---------------------|-------|-------|----------| | BS | CE <sub>1</sub> | CE <sub>0</sub> | Device | |-------------------|-----------------|-------------------|----------------| | | $V_{ m IL}$ | $V_{\mathrm{IL}}$ | Bank 0 Enabled | | $V_{\mathrm{IL}}$ | V <sub>IL</sub> | V <sub>IH</sub> | Disabled | | ▼IL | V <sub>IH</sub> | $V_{\mathrm{IL}}$ | Disabled | | | V <sub>IH</sub> | V <sub>IH</sub> | Disabled | | | V <sub>IL</sub> | V <sub>IL</sub> | Bank 1 Enabled | | V <sub>IH</sub> | $V_{ m IL}$ | $V_{\mathrm{IH}}$ | Disabled | | 'IH | V <sub>IH</sub> | V <sub>IL</sub> | Disabled | | | V <sub>IH</sub> | V <sub>IH</sub> | Disabled | - 1. For single-chip applications, $CE_1$ can be connected to GND. 2. BS transitions must not occur when $CE_0$ = $CE_1$ = $V_{IL}$ and $WE\#=V_{IL}$ . Figure 2.1. Memory Map (Memory Area selected by $BS=V_{II}$ ) SHARP Figure 2.2. Memory Map (Memory Area selected by BS=V<sub>IH</sub>) SHARP | Table 3 | Identifier | Codes | Address | |---------|------------|-------|---------| | Table 3 | паенине | COUCS | Audiess | | | Code | Address [A <sub>22</sub> -A <sub>1</sub> ] <sup>(1)</sup> | Data [DQ <sub>7</sub> -DQ <sub>0</sub> ] | Notes | |--------------------------|-------------------|-----------------------------------------------------------|------------------------------------------|-------| | Manufacturer Code | Manufacturer Code | 000000Н | ВОН | 2 | | Device Code | Device Code | 000001H | 18H | 2 | | Block Lock Configuration | Block is Unlocked | Block | $DQ_0 = 0$ | 3 | | Code | Block is Locked | Address<br>+ 2 | $DQ_0 = 1$ | 3 | - 1. The address $A_0$ and BS don't care. 2. "00H" is presented on $DQ_{15}$ - $DQ_8$ in word mode (BYTE#= $V_{IH}$ : ×16 bit). 3. Block Address = The beginning location of a block address. $DQ_{15}$ - $DQ_1$ are reserved for future implementation. Figure 3. OTP Block Address Map (The area not specified in the above figure cannot be used.) 1. BS must be $V_{\text{IL}}$ , when using OTP block. LHF12PZ5 10 | | | | | | 1 | | | | | |------------------------------|-------|-----------------|-----------------------|-----------------|-----------------|---------------------|------------------|---------------------|----------| | Mode | Notes | RP# | CE <sub>0,1</sub> (3) | OE# | WE# | Address | V <sub>PEN</sub> | DQ (4) | STS (10) | | Read Array | 8 | $V_{IH}$ | Enabled | V <sub>IL</sub> | V <sub>IH</sub> | X | X | D <sub>OUT</sub> | X | | Output Disable | | $V_{IH}$ | Enabled | V <sub>IH</sub> | V <sub>IH</sub> | X | X | High Z | X | | Standby | | V <sub>IH</sub> | Disabled | X | X | X | X | High Z | X | | Reset | 5 | $V_{IL}$ | X | X | X | X | X | High Z | High Z | | Read Identifier<br>Codes/OTP | 8 | V <sub>IH</sub> | Enabled | V <sub>IL</sub> | V <sub>IH</sub> | Refer to<br>Table 3 | X | Refer to<br>Table 3 | X | | Read Query | 8,9 | V <sub>IH</sub> | Enabled | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Appendix | X | See<br>Appendix | X | | Write | 678 | VIII | Enabled | VIII | VII | X | X | D <sub>IN</sub> | X | #### Table 4. Bus Operation $^{(1, 2)}$ - 1. Refer to DC Characteristics. When $V_{PEN} \le V_{PENLK}$ , memory contents can be read, but cannot be altered. 2. X can be $V_{IL}$ or $V_{IH}$ for control pins and addresses, and $V_{PENLK}$ or $V_{PENH}$ for $V_{PEN}$ . Refer to DC Characteristics for V<sub>PENLK</sub> and V<sub>PENH</sub> voltages. - 3. Refer to Table 2 to determine whether the device is selected or de-selected depending on the state of CE<sub>0</sub>, CE<sub>1</sub> and BS. - 4. DQ refers to DQ<sub>15</sub>-DQ<sub>0</sub> in word mode (BYTE#=V<sub>IH</sub>: ×16 bit) and DQ<sub>7</sub>-DQ<sub>0</sub> in byte mode (BYTE#=V<sub>II</sub>: ×8 bit). - 5. RP# at GND±0.2V ensures the lowest power consumption. - 6. Command writes involving block erase, (page buffer) program, block lock configuration or OTP program are reliably executed when $V_{PEN}=V_{PENH}$ and $V_{CC}=2.7V-3.6V$ . 7. Refer to Table 5 for valid $D_{IN}$ during a write operation. BS transitions must not occur when $CE_0=CE_1=V_{IL}$ and $WE\#=V_{IL}$ . - 8. Never hold OE# low and WE# low at the same timing. - 9. Refer to Appendix of LH28F640SP series for more information about query code. - 10. STS is V<sub>OL</sub> when the WSM (Write State Machine) is executing internal block erase, (page buffer) program or OTP program algorithms. It is High Z during when the WSM is not busy, in block erase suspend mode (with program and page buffer program inactive), (page buffer) program suspend mode, or reset mode. | THE COMMAND DEFINITIONS | | | | | | | | | |--------------------------------------------------|-----------------|-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | | Bus | | | | Second Bus Cycle | | | | | Command | Cycles<br>Req'd | Notes | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | | Read Array | 1 | | Write | Bnk | FFH | | | | | Read Identifier Codes/OTP | ≥ 2 | 4 | Write | Bnk | 90H | Read | IA or OA | ID or OD | | Read Query | ≥ 2 | 4 | Write | Bnk | 98H | Read | QA | QD | | Read Status Register | 2 | | Write | Bnk | 70H | Read | Bnk | SRD | | Clear Status Register | 1 | | Write | Bnk | 50H | | | | | Block Erase | 2 | 5 | Write | BA | 20H | Write | BA | D0H | | Program | 2 | 5,6 | Write | WA | 40H or<br>10H | Write | WA | WD | | Page Buffer Program | ≥ 4 | 5,7 | Write | BA | E8H | Write | BA | N-1 | | Block Erase and (Page Buffer)<br>Program Suspend | 1 | 8 | Write | Bnk | ВОН | | | | | Block Erase and (Page Buffer)<br>Program Resume | 1 | 8 | Write | Bnk | D0H | | | | | STS Configuration | 2 | | Write | Bnk | B8H | Write | Bnk | CC | | Set Block Lock Bit | 2 | | Write | BA | 60H | Write | BA | 01H | | Clear Block Lock Bits | 2 | 9 | Write | Bnk | 60H | Write | Bnk | D0H | | OTP Program | 2 | | Write | OA | СОН | Write | OA | OD | Table 5. Command Definitions (10) - 1. Bus operations are defined in Table 4. Each command is valid for the bank to which the command is written. - BS transitions must not occur when $CE_0=CE_1=V_{II}$ and $WE\#=V_{II}$ . - 2. Bnk=Any valid address within the bank selected by BS. - IA=Identifier codes address (Refer to Table 3). - QA=Query codes address. Refer to Appendix of LH28F640SP series for details. - BA=Address within the block for block erase, page buffer program or set block lock bit. - WA=Address of memory location for the Program command. - OA=Address of OTP block to be read or programmed (Refer to Figure 3). - 3. The upper byte of the data bus ( $DQ_{15}$ - $DQ_{8}$ ) during command writes is ignored in word mode (BYTE#= $V_{IH}$ : ×16 bit). ID=Data to be read from identifier codes. (Refer to Table 3). - QD=Data to be read from query database. Refer to Appendix of LH28F640SP series for details. - SRD=Data to be read from status register. Refer to Table 7 for a description of the status register bits. - WD=Data to be programmed at location WA. Data is latched on the first edge of CE<sub>0</sub> or CE<sub>1</sub> that disables the device or the rising edge of WE# (whichever occurs first) during command write cycles. - N-1=N is the number of the words /bytes to be loaded into a page buffer. - OD=Data within OTP block. Data is latched on the first edge of CE<sub>0</sub> or CE<sub>1</sub> that disables - the device or the rising edge of WE# (whichever occurs first) during command write cycles. - CC= STS configuration code (Refer to Table 9). STS configuration must be set for every bank. - 4. Following the Read Identifier Codes/OTP command, read operations access manufacturer code, device code, block lock configuration code and the data within OTP block (Refer to Table 3). - The Read Query command is available for reading CFI (Common Flash Interface) information. - 5. Block erase or (page buffer) program cannot be executed when the selected block is locked. Unlocked block can be erased or programmed when RP# is V<sub>IH</sub>. - 6. Either 40H or 10H are recognized by the CUI (Command User Interface) as the program setup. - 7. Following the third bus cycle, write the program sequential address and data of "N" times. Finally, write the any valid address within the block to be programmed and the confirm command (D0H). Refer to Appendix of LH28F640SP series for details. LHF12PZ5 12 | <ul> <li>8. If both block erase operation and (page buffer) program operation are suspended, the suspended (page buffer) program operation is resumed when writing the Block Erase and (Page Buffer) Program Resume (D0H) command.</li> <li>9. Following the Clear Block Lock Bits command, all the blocks within the bank to which the command is written are unlocked at a time.</li> <li>10. Commands other than those shown above are reserved by SHARP for future device implementations and should not be</li> </ul> | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | used. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LHF12PZ5 13 Table 6. Functions of Block Lock (1), (2) | DQ <sub>0</sub> <sup>(3)</sup> | State Name | Erase/Program Allowed (4) | |--------------------------------|------------|---------------------------| | 0 | Unlocked | Yes | | 1 | Locked | No | - 1. Selected block is locked by the Set Block Lock Bit command. Following the Clear Block Lock Bits command, all the blocks within the bank to which the command is written are unlocked at a time. - 2. Locked and unlocked states remain unchanged even after power-up/down and device reset. - 3. After writing the Read Identifier Codes/OTP command, read operation outputs the block lock bit status on $DQ_0$ (refer to Table 3). - 4. Erase and program are general terms, respectively, to express: block erase and (page buffer) program operations. | R | R | R | R | R | R | R | R | |------|------|--------|-----------|-------|-------|-----|---| | 15 | 14 | 13 | 12 | 11 10 | | 9 | 8 | | WSMS | BESS | BECBLS | PBPOPSBLS | VPENS | PBPSS | DPS | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | SR.15 - SR.8 = RESERVED FOR FUTURE ENHANCEMENTS (R) NOTES: SR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy Check SR.7 or STS to determine block erase, (page buffer) program, block lock configuration or OTP program completion. SR.6 - SR.1 are invalid while SR.7="0". SR.6 = BLOCK ERASE SUSPEND STATUS (BESS) 1 = Block Erase Suspended 0 = Block Erase in Progress/Completed SR.5 = BLOCK ERASE AND CLEAR BLOCK LOCK BITS STATUS (BECBLS) 1 = Error in Block Erase or Clear Block Lock Bits 0 = Successful Block Erase or Clear Block Lock Bits If both SR.5 and SR.4 are "1"s after a block erase, page buffer program, block lock configuration, STS configuration attempt, an improper command sequence was entered. SR.4 = (PAGE BUFFER) PROGRAM, OTP PROGRAM AND SET BLOCK LOCK BIT STATUS (PBPOPSBLS) 1 = Error in (Page Buffer) Program, OTP Program or Set Block Lock Bit 0 = Successful (Page Buffer) Program, OTP Program or Set Block Lock Bit $SR.3 = V_{PEN} STATUS (VPENS)$ $1 = V_{PEN}$ LOW Detect, Operation Abort $0 = V_{PEN} OK$ (PBPSS) SR.2 = (PAGE BUFFER) PROGRAM SUSPEND STATUS 1 = (Page Buffer) Program Suspended 0 = (Page Buffer) Program in Progress/Completed SR.1 = DEVICE PROTECT STATUS (DPS) 1 = Erase or Program Attempted on a Locked Block, Operation Abort 0 = Unlocked SR.3 does not provide a continuous indication of $V_{PEN}$ level. The WSM interrogates and indicates the $V_{PEN}$ level only after Block Erase, (Page Buffer) Program, Set Block Lock Bit, Clear Block Lock Bits or OTP Program command sequences. SR.3 is not guaranteed to report accurate feedback when $V_{PEN} \neq V_{PENH}$ or $V_{PENLK}$ . SR.1 does not provide a continuous indication of block lock bit. The WSM interrogates the block lock bit only after Block Erase, (Page Buffer) Program or OTP Program command sequences. It informs the system, depending on the attempted operation, if the block lock bit is set. Reading the block lock configuration codes after writing the Read Identifier Codes/OTP command indicates block lock bit status. SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R) SR.15 - SR.8 and SR.0 are reserved for future use and should be masked out when polling the status register. | Table 8. | Extended | Status | Register | Definition | |----------|----------|--------|----------|------------| | | | | | | | R | R | R | R | R | R | R | R | |-----|----|----|----|-------|---|---|---| | 15 | 14 | 13 | 12 | 11 10 | | 9 | 8 | | SMS | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ## XSR.15-8 = RESERVED FOR FUTUREENHANCEMENTS (R) # XSR.7 = STATE MACHINE STATUS (SMS) 1 = Page Buffer Program available 0 =Page Buffer Program not available XSR.6-0 = RESERVED FOR FUTURE ENHANCEMENTS (R) #### NOTES: After issue a Page Buffer Program command (E8H), XSR.7="1" indicates that the entered command is accepted. If XSR.7 is "0", the command is not accepted and a next Page Buffer Program command (E8H) should be issued again to check if page buffer is available or not. XSR.15-8 and XSR.6-0 are reserved for future use and should be masked out when polling the extended status register. | Toble 0 | STS Configuration Def | inition (1), (2) | ) | |----------|-------------------------|------------------|---| | Table 9. | S I S Configuration Def | inition \-'' \- | ′ | | R | R | R | R | R | R | R | R | |----|----|----|----|----|----|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | R | R | R | R | R | R | CC | CC | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ### $DQ_{15}$ - $DQ_2$ = RESERVED FOR FUTURE **ENHANCEMENTS (R)** HAR #### $DQ_1$ - $DQ_0$ = STS CONFIGURATION CODE (CC) 00 = level mode: RY/BY# indication. (Default) 01 = pulse mode on erase complete. 10 = pulse mode on program complete. 11 = pulse mode on erase or program complete. In STS configuration = "00", STS is $V_{OL}$ when the WSM is STS configuration 01 executing internal erase or program algorithms. STS configuration codes "01", "10" and "11" are all pulse modes such that the STS pin pulses low then high when the operation indicated by the configuration code is completed. #### NOTES: After power-up or device reset, STS configuration is set to "00". #### STS configuration 00 The output of the STS pin is the control signal to prevent accessing a flash memory while the internal WSM is busy (SR.7="0"). The output of the STS pin is the control signal to indicate that the erase operation is completed and the flash memory is available for the next operation. #### STS configuration 10 The output of the STS pin is the control signal to indicate that the program operation is completed and the flash memory is available for the next operation. #### STS configuration 11 The output of the STS pin is the control signal to indicate that the erase or program operation is completed and the flash memory is available for the next operation. - 1. When the device is configured in one of the pulse modes, the STS pin pulses low with a typical pulse width of 250ns. - 2. STS configuration must be set for every bank. #### 1 Electrical Specifications # 1.1 Absolute Maximum Ratings\* **Operating Temperature** During Read, Erase and Program ...-40°C to +85°C (1) Storage Temperature During under Bias.....-40°C to +85°C During non Bias....-65°C to +125°C Voltage On Any Pin (except $V_{CC}$ , $V_{CCQ}$ and $V_{PEN}$ ) .....-0.5V to $V_{CCO}$ +0.5V $^{(2)}$ $V_{CC}$ and $V_{CCQ}$ Supply Voltage ...... -0.2V to +3.9V $^{(2)}$ $V_{PEN}$ Supply Voltage.....-0.2V to +3.9V $^{(2)}$ Output Short Circuit Current ...... 100mA (3) \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - 1. Operating temperature is for extended temperature product defined by this specification. - 2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on $V_{CC}$ , $V_{CCQ}$ and $V_{PEN}$ pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins is $V_{CC}$ +0.5V which, during transitions, may overshoot to $V_{CC}$ +2.0V for periods <20ns. - 3. Output shorted for no more than one second. No more than one output shorted at a time. # 1.2 Operating Conditions | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|----------------------------------------------------------|-------|---------|------|------|--------|------------------------| | T <sub>A</sub> | Operating Temperature | | -40 | +25 | +85 | °C | Ambient<br>Temperature | | V <sub>CC</sub> | V <sub>CC</sub> Supply Voltage | 1, 2 | 2.7 | 3.0 | 3.6 | V | | | V <sub>CCQ</sub> | I/O Supply Voltage | 1, 2 | 2.7 | 3.0 | 3.6 | V | | | V <sub>PENH</sub> | V <sub>PEN</sub> Voltage | 1 | 2.7 | 3.0 | 3.6 | V | | | | Block Erase Cycling: V <sub>PEN</sub> =V <sub>PENH</sub> | | 100,000 | | | Cycles | | #### NOTES. - 1. Refer to DC Characteristics tables for voltage range-specific specification. - 2. $V_{CC}$ and $V_{CCO}$ should be the same voltage. HARP 18 # 1.2.1 Capacitance $^{(1)}$ (T<sub>A</sub>=+25°C, f=1MHz) | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |------------------|--------------------|------|------|------|------|------------------------| | C <sub>IN</sub> | Input Capacitance | | 12 | 16 | pF | V <sub>IN</sub> =0.0V | | C <sub>OUT</sub> | Output Capacitance | | 16 | 24 | pF | V <sub>OUT</sub> =0.0V | #### NOTE: 1. Sampled, not 100% tested. ## 1.2.2 AC Input/Output Test Conditions Figure 4. Transient Input/Output Reference Waveform for $V_{CC}$ =2.7V-3.6V Figure 5. Transient Equivalent Testing Load Circuit Table 10. Configuration Capacitance Loading Value | Test Configuration | $C_L(pF)$ | |----------------------------|-----------| | V <sub>CC</sub> =2.7V-3.6V | 30 | # 1.2.3 DC Characteristics # $V_{CC} = 2.7V - 3.6V$ | Symbol | Parame | eter | Notes | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|--------------------------------------------------------------------|------------------|---------|------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | $I_{LI}$ | Input Load Current | | 1 | -2 | | +2 | μΑ | V <sub>CC</sub> =V <sub>CC</sub> Max., | | $I_{LO}$ | Output Leakage Current | | 1 | -10 | | +10 | μΑ | $V_{CCQ} = V_{CCQ}Max.,$ $V_{IN}/V_{OUT} = V_{CCQ}$ or $GND$ | | I | V. Standby Current | | 1 2 0 | | 50 | 120 | μА | CMOS Inputs, $V_{CC}=V_{CC}Max.,$ $V_{CCQ}=V_{CCQ}Max.,$ Device is disabled (refer to Table 2), $RP\#=V_{CCQ}\pm0.2V$ | | I <sub>CCS</sub> | V <sub>CC</sub> Standby Current | | 1, 2, 8 | | 0.71 | 2 | mA | TTL Inputs, V <sub>CC</sub> =V <sub>CC</sub> Max., V <sub>CCQ</sub> =V <sub>CCQ</sub> Max., Device is disabled (refer to Table 2), RP#=V <sub>IH</sub> | | I <sub>CCAS</sub> | V <sub>CC</sub> Automatic Power Savings Current | | 1, 2, 5 | | 50 | 120 | μА | CMOS Inputs, $V_{CC}=V_{CC}Max.,$ $V_{CCQ}=V_{CCQ}Max.,$ Device is enabled (refer to Table 2) | | $I_{CCD}$ | V <sub>CC</sub> Reset Current | | 1 | | 50 | 120 | μΑ | RP#=GND±0.2V<br>I <sub>OUT</sub> (STS)=0mA | | | Average V <sub>CC</sub> Page 4 word/ 8 byte Mode Read Current read | 4 word/ 8 byte | 1, 2 | | 15 | 20 | mA | CMOS Inputs, $V_{CC}=V_{CC}Max.,$ $V_{CCQ}=V_{CCQ}Max.,$ Device is enabled (refer to Table 2), f=5MHz, I <sub>OUT</sub> =0mA | | $I_{CCR}$ | | read | 1, 2 | | 24 | 29 | mA | CMOS Inputs, $V_{CC}=V_{CC}Max.,$ $V_{CCQ}=V_{CCQ}Max.,$ Device is enabled (refer to Table 2), f=33MHz, I <sub>OUT</sub> =0mA | | | Average V <sub>CC</sub> Read 1 word/1 byte read | | 1, 2 | | 40 | 50 | mA | CMOS Inputs, $V_{CC}=V_{CC}Max.,$ $V_{CCQ}=V_{CCQ}Max.,$ Device is enabled (refer to Table 2), f=5MHz, I <sub>OUT</sub> =0mA | | $I_{CCW}$ | V <sub>CC</sub> (Page Buffer) Pr | ogram, Set Block | 1, 2, 6 | | 35 | 60 | mA | CMOS Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub> | | -CCW | Lock Bit Current | | 1, 2, 6 | | 40 | 70 | mA | TTL Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub> | #### DC Characteristics (Continued) #### $V_{CC} = 2.7V - 3.6V$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Test Conditions | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------|------|------------------------|------|------------------------------------------------------------------------------------------------------------| | $I_{CCE}$ | V <sub>CC</sub> Block Erase, Clear Block Lock | 1, 2, 6 | | 35 | 70 | mA | CMOS Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub> | | CCE | Bits Current | 1, 2, 6 | | 40 | 80 | mA | TTL Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub> | | I <sub>CCWS</sub><br>I <sub>CCES</sub> | V <sub>CC</sub> (Page Buffer) Program or<br>Block Erase Suspend Current | 1, 3 | | | 10 | mA | Device is disabled (refer to Table 2). | | $V_{IL}$ | Input Low Voltage | 6 | -0.5 | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 6 | 2.0 | | V <sub>CCQ</sub> + 0.5 | V | | | $V_{ m OL}$ | Output Low Voltage | 6, 8 | | | 0.4 | V | $\begin{aligned} &V_{CC} = &V_{CC}Min., \\ &V_{CCQ} = &V_{CCQ}Min., \\ &I_{OL} = &2mA \end{aligned}$ | | V OL | Output Low voltage | 0, 8 | | | 0.2 | V | $V_{CC}=V_{CC}Min.,$<br>$V_{CCQ}=V_{CCQ}Min.,$<br>$I_{OL}=100\mu A$ | | $V_{\mathrm{OH}}$ | Output High Voltage | 6, 8 | 0.85×<br>V <sub>CCQ</sub> | | | V | $V_{CC}=V_{CC}Min.,$ $V_{CCQ}=V_{CCQ}Min.,$ $I_{OH}=-1.5mA$ | | * OH | | 0, 8 | V <sub>CCQ</sub><br>-0.2 | | | V | $\begin{aligned} &V_{CC} = &V_{CC}Min., \\ &V_{CCQ} = &V_{CCQ}Min., \\ &I_{OH} = &-100\mu A \end{aligned}$ | | V <sub>PENLK</sub> | V <sub>PEN</sub> Lockout Voltage during Normal<br>Operations | 4, 6, 7 | | | 1.0 | V | | | V <sub>PENH</sub> | V <sub>PEN</sub> Voltage during Block Erase,<br>(Page Buffer) Program, Set Block Lock<br>Bit, Clear Block Lock Bits or OTP<br>Program Operations | 4, 7 | 2.7 | 3.0 | 3.6 | V | | | $V_{LKO}$ | V <sub>CC</sub> Lockout Voltage | 4 | 2.0 | | | V | | - 1. All currents are in RMS unless otherwise noted. Typical values are the reference values at $V_{CC}$ =3.0V, $V_{CCO}$ =3.0V and T<sub>A</sub>=+25°C unless V<sub>CC</sub> is specified. 2. CMOS inputs are either V<sub>CCQ</sub>±0.2V or GND±0.2V. TTL inputs are either V<sub>IL</sub> or V<sub>IH</sub>. - 3. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or (page buffer) program is executed while in block erase suspend mode, the device's current draw is the sum of $I_{CCES}$ and $I_{CCR}$ or $I_{CCW}$ . If read is executed while in (page buffer) program suspend mode, the device's current draw is the sum of I<sub>CCWS</sub> and I<sub>CCR</sub>. - 4. Block erase, (page buffer) program, block lock configuration and OTP program operations are inhibited when $V_{PEN} \le V_{PENLK}$ or $V_{CC} \le V_{LKO}$ . These operations are not guaranteed outside the specified voltage ( $V_{CC} = 2.7V - 3.6V$ and $V_{PEN} = 2.7V - 3.6V$ ). - 5. The Automatic Power Savings (APS) feature automatically places the device in power save mode after read cycle completion. Standard address access timings (t<sub>AVOV</sub>) provide new data when addresses are changed. - 6. Sampled, not 100% tested. - 7. $V_{PEN}$ is not used for power supply pin. With $V_{PEN} \le V_{PENLK}$ , block erase, (page buffer) program, block lock configuration and OTP program operations are inhibited. - 8. Includes STS. # 1.2.4 AC Characteristics - Read-Only Operations (1) $T_A = -40^{\circ} \text{C}$ to $+85^{\circ} \text{C}$ | | | V <sub>CC</sub> | 3.0V- | -3.6V | 2.7V- | -3.6V | | |--------------------------------------|-------------------------------------------------------------------|-----------------|-------|-------|-------|-------|------| | | | $V_{CCQ}$ | 3.0V | -3.6V | 2.7V- | -3.6V | | | Symbol | Parameter | Notes | Min. | Max. | Min. | Max. | Unit | | t <sub>AVAV</sub> | Read Cycle Time | | 120 | | 120 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 120 | | 120 | ns | | t <sub>ELQV</sub> | CE <sub>X</sub> to Output Delay | 3, 4 | | 120 | | 120 | ns | | t <sub>APA</sub> | Page Address Access Time | | | 25 | | 30 | ns | | t <sub>GLQV</sub> | OE# to Output Delay | 3 | | 25 | | 30 | ns | | t <sub>PHQV</sub> | RP# High to Output Delay | | | 180 | | 180 | ns | | t <sub>ELQX</sub> | CE <sub>X</sub> to Output in Low Z | 2, 4 | 0 | | 0 | | ns | | $t_{GLQX}$ | OE# to Output in Low Z | 2 | 0 | | 0 | | ns | | $t_{\rm EHQZ}$ | CE <sub>X</sub> to Output in High Z | 2, 5 | | 35 | | 35 | ns | | $t_{GHQZ}$ | OE# to Output in High Z | 2 | | 15 | | 15 | ns | | t <sub>OH</sub> | Output Hold from First Occurring Address, $CE_X$ or $OE\#$ change | 2, 5 | 0 | | 0 | | ns | | t <sub>ELFL</sub> /t <sub>ELFH</sub> | CEx Setup to BYTE# Going Low or High | 2, 4 | | 10 | | 10 | ns | | $t_{FLQV}/t_{FHQV}$ | BYTE# to Output Delay | | | 1000 | | 1000 | ns | | t <sub>FLQZ</sub> /t <sub>FHQZ</sub> | BYTE# to Output in High Z | 2 | | 1000 | | 1000 | ns | - 1. Refer to AC input/output reference waveform for timing measurements and maximum allowable input slew rate. - 2. Sampled, not 100% tested. - 3. OE# may be delayed up to $t_{ELQV}$ — $t_{GLQV}$ after the first edge of $CE_0$ , $CE_1$ or BS that enables the device (refer to Table 2) without impact to t<sub>ELQV</sub>. 4. The timing is defined from the first edge of CE<sub>0</sub>, CE<sub>1</sub> or BS that enables the device. 5. The timing is defined from the first edge of CE<sub>0</sub>, CE<sub>1</sub> or BS that disables the device. Figure 6. AC Waveform for 1-Word/ 1-Byte Read Operations (Status Register, Identifier Codes, OTP Block or Query Code) 1. Status register, identifier codes, OTP block and query code can only be read in 1 word/ 1 byte read operations. Figure 7. AC Waveform for 4-Word Page Mode Read Operations (Memory Array) 1. Memory array supports page mode read operations. Figure 8. AC Waveform for 8-Byte Page Mode Read Operations (Memory Array) 1. Memory array supports page mode read operations. # 1.2.5 AC Characteristics - Write Operations (1), (2) #### $V_{CC}$ =2.7V-3.6V, $T_{A}$ =-40°C to +85°C | Symbol | Parameter | Notes | Min. | Max. | Unit | |------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------|------|------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | $t_{PHWL} (t_{PHEL})$ | RP# High Recovery to WE# (CE <sub>X</sub> ) Going Low | 3, 9 | 1 | | μs | | t <sub>ELWL</sub> (t <sub>WLEL</sub> ) | CE <sub>X</sub> (WE#) Setup to WE# (CE <sub>X</sub> ) Going Low | 9 | 0 | | ns | | t <sub>WLWH</sub> (t <sub>ELEH</sub> ) | WE# (CE <sub>X</sub> ) Pulse Width Low | 4, 9, 10 | 70 | | ns | | t <sub>DVWH</sub> (t <sub>DVEH</sub> ) | Data Setup to WE# (CE <sub>X</sub> ) Going High | 7, 10 | 50 | | ns | | t <sub>AVWH</sub> (t <sub>AVEH</sub> ) | Address Setup to WE# (CE <sub>X</sub> ) Going High | 7, 10 | 55 | | ns | | t <sub>WHEH</sub> (t <sub>EHWH</sub> ) | CE <sub>X</sub> (WE#) Hold from WE# (CE <sub>X</sub> ) High | 10 | 0 | | ns | | $t_{WHDX} (t_{EHDX})$ | Data Hold from WE# (CE <sub>X</sub> ) High | 10 | 0 | | ns | | t <sub>WHAX</sub> (t <sub>EHAX</sub> ) | Address Hold from WE# (CE <sub>X</sub> ) High | 10 | 0 | | ns | | t <sub>WHWL</sub> (t <sub>EHEL</sub> ) | WE# (CE <sub>X</sub> ) Pulse Width High | 5, 9, 10 | 30 | | ns | | t <sub>VVWH</sub> (t <sub>VVEH</sub> ) | V <sub>PEN</sub> Setup to WE# (CE <sub>X</sub> ) Going High | 3, 10 | 0 | | ns | | $t_{\mathrm{WHGL}} (t_{\mathrm{EHGL}})$ | Write Recovery before Read | 8 | 35 | | ns | | $t_{\mathrm{WHR0}} (t_{\mathrm{EHR0}})$<br>$t_{\mathrm{WHRL}} (t_{\mathrm{EHRL}})$ | WE# (CE <sub>X</sub> ) High to SR.7 Going "0", STS Going Low | 10, 11 | | 500 | ns | | t <sub>QVVL</sub> | V <sub>PEN</sub> Hold from Valid SRD, STS High Z | 3, 6, 11 | 0 | | ns | | t <sub>FLWH</sub> /t <sub>FHWH</sub><br>(t <sub>FLEH</sub> /t <sub>FHEH</sub> ) | BYTE# Setup to WE# (CE <sub>X</sub> ) Going High | 10 | 50 | | ns | | t <sub>WHFL</sub> /t <sub>WHFH</sub><br>(t <sub>EHFL</sub> /t <sub>EHFH</sub> ) | BYTE# Hold from WE# (CE <sub>X</sub> ) High | 10 | 90 | | ns | - 1. The timing characteristics for reading the status register during block erase, (page buffer) program, block lock configuration and OTP program operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations. - 2. A write operation can be initiated and terminated with either $CE_0$ , $CE_1$ or WE#. BS transitions must not occur when $CE_0=CE_1=V_{II}$ and $WE\#=V_{II}$ . - 3. Sampled, not 100% tested. - 4. Write pulse width low (t<sub>WP</sub>) is defined from the first edge of CE<sub>0</sub> or CE<sub>1</sub> that enables the device or the falling edge of WE# (whichever occurs last) to the first edge of CE<sub>0</sub> or CE<sub>1</sub> that disables the device or the rising edge of WE# (whichever occurs first). Hence, t<sub>WP</sub>=t<sub>WLWH</sub>=t<sub>ELEH</sub>=t<sub>WLEH</sub>=t<sub>ELWH</sub>. - 5. Write pulse width high (t<sub>WPH</sub>) is defined from the first edge of CE<sub>0</sub> or CE<sub>1</sub> that disables the device or the rising edge of WE# (whichever occurs first) to the first edge of CE<sub>0</sub> or CE<sub>1</sub> that enables the device or the falling edge of WE# (whichever occurs last). Hence, t<sub>WPH</sub>=t<sub>WHWL</sub>=t<sub>EHEL</sub>=t<sub>WHEL</sub>=t<sub>EHWL</sub>. - V<sub>PEN</sub> should be held at V<sub>PEN</sub>=V<sub>PENH</sub> until determination of block erase, (page buffer) program, block lock configuration or OTP program success (SR.1/3/4/5=0). - 7. Refer to Table 5 for valid address and data for block erase, (page buffer) program, block lock configuration and OTP program. - 8. The output delay time t<sub>AVOV</sub> or t<sub>ELOV</sub> is required in addition to t<sub>WHGL</sub> (t<sub>EHGL</sub>) for read operations after command writes. - 9. The timing is defined from the first edge of $CE_0$ or $CE_1$ that enables the device. - 10. The timing is defined from the first edge of $\overrightarrow{CE_0}$ or $\overrightarrow{CE_1}$ that disables the device. - 11. STS timings depend on STS configuration. Figure 9. AC Waveform for Write Operations #### 1.2.6 Reset Operations Figure 10. AC Waveform for Reset Operations Reset AC Specifications ( $V_{CC}$ =2.7V-3.6V, $T_A$ =-40°C to +85°C) | Symbol | Parameter | | Min. | Max. | Unit | |-------------------|--------------------------------------------------------------------|---------|------|------|------| | t <sub>PLPH</sub> | RP# Low to Reset during Read<br>(RP# must be low during power-up.) | 1, 2, 3 | 100 | | ns | | t <sub>PLRH</sub> | RP# Low to Reset during Erase or Program | 1, 3, 4 | | 30 | μs | | t <sub>2VPH</sub> | V <sub>CC</sub> 2.7V to RP# High | 1, 3, 5 | 100 | | ns | | t <sub>VHQV</sub> | V <sub>CC</sub> 2.7V to Output Delay | 3 | | 1 | ms | - 1. A reset time, t<sub>PHQV</sub>, is required from the later of SR.7 (STS) going "1" (High Z) or RP# going high until outputs are valid. Refer to AC Characteristics Read-Only Operations for t<sub>PHQV</sub>. - 2. The device may reset if $t_{PLPH}$ is <100ns, but this is not guaranteed. - 3. Sampled, not 100% tested. - 4. If RP# asserted while a block erase, (page buffer) program, block lock configuration or OTP program operation is not executing, the reset will complete within 100ns. - 5. When the device power-up, holding RP# low minimum 100ns is required after $V_{CC}$ has been in predefined range and also has been in stable there. # 1.2.7 Block Erase, (Page Buffer) Program and Block Lock Configuration Performance<sup>(3)</sup> $$V_{CC}$$ =2.7V-3.6V, $T_{A}$ =-40°C to +85°C LHF12PZ5 | Crymh ol | Parameter | Notes | $V_1$ | PEN=V <sub>PEI</sub> | NH | Unit | |--------------------------------------------|-----------------------------------------------------------------------------------|-------|-------|----------------------|------|------| | Symbol | Parameter | Notes | Min. | Typ.(1) | Max. | Unit | | | Page Buffer Program Time<br>(Time to Program 16 words/ 32 bytes) | 2, 6, | | 400 | 1200 | μs | | t <sub>WHQV3</sub> /<br>t <sub>EHQV3</sub> | Program Time | 2 | | 210 | 630 | μs | | | Block Program Time<br>(Using Page Buffer Program Command) | | | 1.6 | 4.8 | s | | $t_{WHQV4}/$ $t_{EHQV4}$ | Block Erase Time | 2 | | 1 | 5 | s | | t <sub>WHQV5</sub> /<br>t <sub>EHQV5</sub> | Set Block Lock Bit Time | 2 | | 64 | 85 | μs | | t <sub>WHQV6</sub> /<br>t <sub>EHQV6</sub> | Clear Block Lock Bits Time | 2 | | 0.5 | 0.7 | s | | t <sub>WHRH1</sub> /<br>t <sub>EHRH1</sub> | (Page Buffer) Program Suspend<br>Latency Time to Read | 4 | | 25 | 90 | μs | | t <sub>WHRH2</sub> /<br>t <sub>EHRH2</sub> | Block Erase Suspend<br>Latency Time to Read | | | 26 | 40 | μs | | t <sub>ERES</sub> | Latency Time from Block Erase<br>Resume Command to Block<br>Erase Suspend Command | | 600 | | | μs | - 1. Typical values measured at $V_{CC}$ =3.0V, $V_{PEN}$ =3.0V and $T_A$ =+25°C. Assumes corresponding lock bits are not set. Subject to change based on device characterization. - 2. Excludes external system-level overhead. - 3. Sampled, but not 100% tested. - 4. A latency time is required from writing suspend command (the first edge of $CE_0$ or $CE_1$ that disables the device or the rising edge of WE#) until SR.7 going "1" or STS going High Z. - 5. If the interval time from a Block Erase Resume command to a subsequent Block Erase Suspend command is shorter than t<sub>ERES</sub> and its sequence is repeated, the block erase operation may not be finished. - 6. These values are valid when the page buffer is full, and the start address is aligned on a 16-word/32-byte boundary. - 7. Program time per byte $(t_{WHQV1}/t_{EHQV1})$ is 12.5 $\mu$ s/byte (typical). Program time per word $(t_{WHQV2}/t_{EHQV2})$ is 25.0 $\mu$ s/word (typical). 29 | | | | | (1) | |----|---------|------------|-------------|-----------| | 2 | Palatad | Document | Information | $n^{(1)}$ | | /. | Neiaieu | LOCUIDEIII | HIHOHHAHO | 11` ′ | | Document No. | Document Name | |--------------|----------------------------| | FUM03201 | LH28F640SP series Appendix | ### NOTE: 1. International customers should contact their local SHARP or distribution sales offices. #### Package and packing specification #### [Applicability] This specification applies to IC package of the LEAD-FREE delivered as a standard specification. #### 1.Storage Conditions. - 1-1. Storage conditions required before opening the dry packing. - Normal temperature : 5~40°C - Normal humidity: 80%( Relative humidity) max. - \*"Humidity" means "Relative humidity" #### 1-2. Storage conditions required after opening the dry packing. In order to prevent moisture absorption after opening, ensure the following storage conditions apply: - (1) Storage conditions for one-time soldering. (Convection reflow.\*1, IR/Convection reflow.\*1, or Manual soldering.) - Temperature : 5~25°C - Humidity: 60% max. - Period: 96 hours max. after opening. - (2) Storage conditions for two-time soldering. (Convection reflow.\*1, IR/Convection reflow.\*1) - a. Storage conditions following opening and prior to performing the 1st reflow. - Temperature : 5~25℃ - · Humidity: 60% max. - Period: 96 hours max. after opening. - b. Storage conditions following completion of the 1st reflow and prior to performing the 2nd reflow. - Temperature : $5\sim25^{\circ}$ C - · Humidity: 60% max. - Period: 96 hours max. after completion of the 1st reflow. #### 1-3. Temporary storage after opening. To re-store the devices before soldering, do so only once and use a dry box or place desiccant (with a blue humidity indicator) with the devices and perform dry packing again using heat-sealing. The storage period, temperature and humidity must be as follows: - (1) Storage temperature and humidity. - ★1: External atmosphere temperature and humidity of the dry packing. #### (2) Storage period. - X1+X2: Refer to Section 1-2(1) and (2)a, depending on the mounting method. - Y : Two weeks max. <sup>\*1:</sup>Air or nitrogen environment. #### 2. Baking Condition. - (1) Situations requiring baking before mounting. - Storage conditions exceed the limits specified in Section 1-2 or 1-3. - Humidity indicator in the desiccant was already red (pink) when opened. ( Also for re-opening.) - (2) Recommended baking conditions. - · Baking temperature and period : 120°C for 16~24 hours. - · The above baking conditions apply since the trays are heat-resistant. - (3) Storage after baking. - After baking, store the devices in the environment specified in Section 1-2 and mount immediately. - 3. Surface mount conditions. The following soldering condition are recommended to ensure device quality. - 3-1. Soldering. - (1) Convection reflow or IR/Convection. (one-time soldering or two-time soldering in air or nitrogen environment) - · Temperature and period: A) Peak temperature. 250°C max. B) Heating temperature. 40 to 60 seconds as 220°C C) Preheat temperature. It is 150 to 200°C, and is 120±30 seconds D) Temperature increase rate. It is 1 to 3℃/seconds - Measuring point : IC package surface. - · Temperature profile: SHARP (2) Manual soldering ( soldering iron ) ( one-time soldering only ) Soldering iron should only touch the IC's outer leads. · Temperature and period: 380℃ max. for 3 seconds / pin max. (Soldering iron should only touch the IC's outer leads.) - · Measuring point : Soldering iron tip. - 4. Condition for removal of residual flux. - (1) Ultrasonic washing power: 25 watts / liter max. - (2) Washing time: Total 1 minute max. - (3) Solvent temperature : 15~40°C - 5. Package outline specification. Refer to the attached drawing. (Plastic body dimensions do not include burr of resin.) The contents of LEAD-FREE TYPE application of the specifications. (\*2) #### 6. Markings. - 6-1. Marking details. (The information on the package should be given as follows.) - (1) Product name - LH28F128SPHTD-PTLZ5 - (2) Company name - SHARP - (3) Date code - (Example) YYWW XXX - $YY \rightarrow$ - Denotes the production year. (Last two digits of the year.) - WW - Denotes the production week. $(01 \cdot 02 \cdot \sim \cdot 52 \cdot 53)$ - XXX - $\rightarrow$ Denotes the production ref. code (1 $\sim$ 3 digits). - (4) "JAPAN" indicates the country of origin. - 6-2. Marking layout. The layout is shown in the attached drawing. (However, this layout does not specify the size of the marking character and marking position.) \*2 The contents of LEAD-FREE TYPE application of the specifications. | LEAD FINISH or<br>BALL TYPE | LEAD-FREE TYPE<br>(Sn-Bi) | |---------------------------------------------------------|-----------------------------------| | DATE CODE | They are those with an underline. | | The word of "LEAD FREE" is printed on the packing label | Printed | (Note) It is those with an underline printing in a date code because of a LEAD-FREE type. TSOP056-P-1420-AA1115 | LEAD TYPE | | | LEAD F | INISH | LEAD MATERIAL | | |-------------|-----------|---------------------------------------------------------|--------|---------------|--------------------------------------|---------| | LEAD I | IFE | Sn-Bi PL | | Sn-Bi PLATING | | 42Alloy | | NAME | TSOP056-P | SOP056-P-1420 NOTE : Plastic body dimensions do not inc | | | nsions do not include burr of resin. | | | DRAWING NO. | AA1115 | UNIT | mm | | | | SHARP 7. Packing Specifications (Dry packing for surface mount packages.) 7-1. Packing materials. | Material name | Material specifications | Purpose | |--------------------|----------------------------------------------|---------------------------------------------------| | Inner carton | Cardboard (910 devices / inner carton | Packing the devices. | | | max.) | (10 trays / inner carton) | | Tray | Conductive plastic (91 devices / tray) | Securing the devices. | | Upper cover tray | Conductive plastic (1 tray / inner carton) | Securing the devices. | | Laminated aluminum | Aluminum polyethylene | Keeping the devices dry. | | bag | | | | Desiccant | Silica gel | Keeping the devices dry. | | Label | Paper | Indicates part number, quantity, and packed date. | | PP band | Polypropylene (3 pcs. / inner carton) | Securing the devices. | | Outer carton | Cardboard (3640 devices / outer carton max.) | Outer packing. | ( Devices must be placed on the tray in the same direction.) 7-2. Outline dimension of tray. Refer to the attached drawing. 7-3. Outline dimension of carton. Refer to the attached drawing. #### 8. Precautions for use. - (1) Opening must be done on an anti-ESD treated workbench. All workers must also have undergone anti-ESD treatment. - (2) The trays have undergone either conductive or anti-ESD treatment. If another tray is used, make sure it has also undergone conductive or anti-ESD treatment. - (3) The devices should be mounted within one year of the date of delivery. | 名称 : | | | - | 備考 | <br> | | |-------------|-----------|-----------|-----|------|------|--| | NAME | TS0P56-14 | 20-JCM-RF | I-N | NOTE | | | | | | 単位 | 1** | | | | | DRAWING NO. | CV912 | UNIT | mm | | | | (Former) EIAJ B Standard conforming #### A-1 RECOMMENDED OPERATING CONDITIONS #### A-1.1 At Device Power-Up AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. Figure A-1. AC Timing at Device Power-Up For the AC specifications $t_{VR}$ , $t_R$ , $t_F$ in the figure, refer to the next page. See the "ELECTRICAL SPECIFICATIONS" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page. # A-1.1.1 Rise and Fall Time | Symbol | Parameter | | Min. | Max. | Unit | |-----------------|---------------------------|------|------|-------|------| | t <sub>VR</sub> | V <sub>CC</sub> Rise Time | | 0.5 | 30000 | μs/V | | t <sub>R</sub> | Input Signal Rise Time | 1, 2 | | 1 | μs/V | | t <sub>F</sub> | Input Signal Fall Time | 1, 2 | | 1 | μs/V | - 1. Sampled, not 100% tested. - 2. This specification is applied for not only the device power-up but also the normal operations. #### A-1.2 Glitch Noises Do not input the glitch noises which are below $V_{IH}$ (Min.) or above $V_{IL}$ (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a). Figure A-2. Waveform for Glitch Noises See the "DC CHARACTERISTICS" described in specifications for $V_{IH}$ (Min.) and $V_{IL}$ (Max.). # A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup> | Document No. | Document Name | |--------------|-----------------------------------------------------------| | AP-001-SD-E | Flash Memory Family Software Drivers | | AP-006-PT-E | Data Protection Method of SHARP Flash Memory | | AP-007-SW-E | RP#, V <sub>PP</sub> Electric Potential Switching Circuit | ### NOTE: 1. International customers should contact their local SHARP or distribution sales office. #### SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage. #### **NORTH AMERICA** www.sharpsma.com SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 Fast Info: (1) 800-833-9437 #### **TAIWAN** SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328 #### **CHINA** SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 **Head Office:** No. 360, Bashen Road, Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: smc@china.global.sharp.co.jp #### **EUROPE** SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com #### **SINGAPORE** SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855 #### HONG KONG SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk #### **Shenzhen Representative Office:** Room 13B1, Tower C, Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731 Fax: (86) 755-3273735 #### **JAPAN** **SHARP Corporation** Electronic Components & Devices 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 Fax: (81) 6117-725300/6117-725301 www.sharp-world.com #### **KOREA** SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819